SConscript revision 6397
12086SN/A# -*- mode:python -*-
22086SN/A
35268Sksewell@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan
42086SN/A# All rights reserved.
52086SN/A#
62086SN/A# Redistribution and use in source and binary forms, with or without
72086SN/A# modification, are permitted provided that the following conditions are
82086SN/A# met: redistributions of source code must retain the above copyright
92086SN/A# notice, this list of conditions and the following disclaimer;
102086SN/A# redistributions in binary form must reproduce the above copyright
112086SN/A# notice, this list of conditions and the following disclaimer in the
122086SN/A# documentation and/or other materials provided with the distribution;
132086SN/A# neither the name of the copyright holders nor the names of its
142086SN/A# contributors may be used to endorse or promote products derived from
152086SN/A# this software without specific prior written permission.
162086SN/A#
172086SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
182086SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
192086SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
202086SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
212086SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
222086SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
232086SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
242086SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
252086SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
262086SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
272086SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
282665Ssaidi@eecs.umich.edu#
292665Ssaidi@eecs.umich.edu# Authors: Steve Reinhardt
302665Ssaidi@eecs.umich.edu
312686Sksewell@umich.eduImport('*')
322086SN/A
334202Sbinkertn@umich.edu#################################################################
342086SN/A#
354202Sbinkertn@umich.edu# Generate StaticInst execute() method signatures.
364202Sbinkertn@umich.edu#
376313Sgblack@eecs.umich.edu# There must be one signature for each CPU model compiled in.
384997Sgblack@eecs.umich.edu# Since the set of compiled-in models is flexible, we generate a
395222Sksewell@umich.edu# header containing the appropriate set of signatures on the fly.
404202Sbinkertn@umich.edu#
415222Sksewell@umich.edu#################################################################
424997Sgblack@eecs.umich.edu
434997Sgblack@eecs.umich.edu# CPU model-specific data is contained in cpu_models.py
445192Ssaidi@eecs.umich.edu# Convert to SCons File node to get path handling
455192Ssaidi@eecs.umich.edumodels_db = File('cpu_models.py')
464202Sbinkertn@umich.edu# slurp in contents of file
475222Sksewell@umich.eduexecfile(models_db.srcnode().abspath)
485647Sgblack@eecs.umich.edu
495222Sksewell@umich.edu# Template for execute() signature.
505222Sksewell@umich.eduexec_sig_template = '''
515222Sksewell@umich.eduvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0;
525222Sksewell@umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
535222Sksewell@umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
545222Sksewell@umich.eduvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const
555222Sksewell@umich.edu{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN };
565222Sksewell@umich.eduvirtual Fault completeAcc(Packet *pkt, %(type)s *xc,
574202Sbinkertn@umich.edu                          Trace::InstRecord *traceData) const
584202Sbinkertn@umich.edu{ panic("completeAcc not defined!"); M5_DUMMY_RETURN };
594202Sbinkertn@umich.edu'''
604202Sbinkertn@umich.edu
612086SN/Amem_ini_sig_template = '''
624202Sbinkertn@umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
634202Sbinkertn@umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
644202Sbinkertn@umich.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN };
654202Sbinkertn@umich.edu'''
664202Sbinkertn@umich.edu
674202Sbinkertn@umich.edumem_comp_sig_template = '''
68virtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN };
69'''
70
71# Generate a temporary CPU list, including the CheckerCPU if
72# it's enabled.  This isn't used for anything else other than StaticInst
73# headers.
74temp_cpu_list = env['CPU_MODELS'][:]
75
76if env['USE_CHECKER']:
77    temp_cpu_list.append('CheckerCPU')
78    SimObject('CheckerCPU.py')
79
80# Generate header.
81def gen_cpu_exec_signatures(target, source, env):
82    f = open(str(target[0]), 'w')
83    print >> f, '''
84#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__
85#define __CPU_STATIC_INST_EXEC_SIGS_HH__
86'''
87    for cpu in temp_cpu_list:
88        xc_type = CpuModel.dict[cpu].strings['CPU_exec_context']
89        print >> f, exec_sig_template % { 'type' : xc_type }
90    print >> f, '''
91#endif  // __CPU_STATIC_INST_EXEC_SIGS_HH__
92'''
93
94# Generate string that gets printed when header is rebuilt
95def gen_sigs_string(target, source, env):
96    return "Generating static_inst_exec_sigs.hh: " \
97           + ', '.join(temp_cpu_list)
98
99# Add command to generate header to environment.
100env.Command('static_inst_exec_sigs.hh', models_db,
101            Action(gen_cpu_exec_signatures, gen_sigs_string,
102                   varlist = temp_cpu_list))
103
104env.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER']))
105env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS']))
106
107# List of suppported CPUs by the Checker.  Errors out if USE_CHECKER=True
108# and one of these are not being used.
109CheckerSupportedCPUList = ['O3CPU', 'OzoneCPU']
110
111SimObject('BaseCPU.py')
112SimObject('FuncUnit.py')
113SimObject('ExeTracer.py')
114SimObject('IntelTrace.py')
115SimObject('NativeTrace.py')
116
117Source('activity.cc')
118Source('base.cc')
119Source('cpuevent.cc')
120Source('exetrace.cc')
121Source('func_unit.cc')
122Source('inteltrace.cc')
123Source('nativetrace.cc')
124Source('pc_event.cc')
125Source('quiesce_event.cc')
126Source('static_inst.cc')
127Source('simple_thread.cc')
128Source('thread_context.cc')
129Source('thread_state.cc')
130
131if env['FULL_SYSTEM']:
132    SimObject('IntrControl.py')
133
134    Source('intr_control.cc')
135    Source('profile.cc')
136
137    if env['TARGET_ISA'] == 'sparc':
138        SimObject('LegionTrace.py')
139        Source('legiontrace.cc')
140
141if env['USE_CHECKER']:
142    Source('checker/cpu.cc')
143    TraceFlag('Checker')
144    checker_supports = False
145    for i in CheckerSupportedCPUList:
146        if i in env['CPU_MODELS']:
147            checker_supports = True
148    if not checker_supports:
149        print "Checker only supports CPU models",
150        for i in CheckerSupportedCPUList:
151            print i,
152        print ", please set USE_CHECKER=False or use one of those CPU models"
153        Exit(1)
154
155TraceFlag('Activity')
156TraceFlag('Commit')
157TraceFlag('Context')
158TraceFlag('Decode')
159TraceFlag('DynInst')
160TraceFlag('ExecEnable')
161TraceFlag('ExecCPSeq')
162TraceFlag('ExecEffAddr')
163TraceFlag('ExecFetchSeq')
164TraceFlag('ExecOpClass')
165TraceFlag('ExecRegDelta')
166TraceFlag('ExecResult')
167TraceFlag('ExecSpeculative')
168TraceFlag('ExecSymbol')
169TraceFlag('ExecThread')
170TraceFlag('ExecTicks')
171TraceFlag('ExecMicro')
172TraceFlag('ExecMacro')
173TraceFlag('Fetch')
174TraceFlag('IntrControl')
175TraceFlag('PCEvent')
176TraceFlag('Quiesce')
177
178CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread',
179    'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro' ])
180CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread',
181    'ExecEffAddr', 'ExecResult', 'ExecMicro' ])
182