SConscript revision 6179
12139SN/A# -*- mode:python -*- 22139SN/A 32139SN/A# Copyright (c) 2006 The Regents of The University of Michigan 42139SN/A# All rights reserved. 52139SN/A# 62139SN/A# Redistribution and use in source and binary forms, with or without 72139SN/A# modification, are permitted provided that the following conditions are 82139SN/A# met: redistributions of source code must retain the above copyright 92139SN/A# notice, this list of conditions and the following disclaimer; 102139SN/A# redistributions in binary form must reproduce the above copyright 112139SN/A# notice, this list of conditions and the following disclaimer in the 122139SN/A# documentation and/or other materials provided with the distribution; 132139SN/A# neither the name of the copyright holders nor the names of its 142139SN/A# contributors may be used to endorse or promote products derived from 152139SN/A# this software without specific prior written permission. 162139SN/A# 172139SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 182139SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 192139SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 202139SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 212139SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 222139SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 232139SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 242139SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 252139SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 262139SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 272139SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 282665Ssaidi@eecs.umich.edu# 292665Ssaidi@eecs.umich.edu# Authors: Steve Reinhardt 302139SN/A 314202Sbinkertn@umich.eduImport('*') 322139SN/A 334202Sbinkertn@umich.edu################################################################# 342152SN/A# 352152SN/A# Generate StaticInst execute() method signatures. 362139SN/A# 372139SN/A# There must be one signature for each CPU model compiled in. 382139SN/A# Since the set of compiled-in models is flexible, we generate a 392139SN/A# header containing the appropriate set of signatures on the fly. 402139SN/A# 412152SN/A################################################################# 422152SN/A 432139SN/A# CPU model-specific data is contained in cpu_models.py 442139SN/A# Convert to SCons File node to get path handling 452139SN/Amodels_db = File('cpu_models.py') 464781Snate@binkert.org# slurp in contents of file 474781Snate@binkert.orgexecfile(models_db.srcnode().abspath) 487799Sgblack@eecs.umich.edu 494781Snate@binkert.org# Template for execute() signature. 504781Snate@binkert.orgexec_sig_template = ''' 513170Sstever@eecs.umich.eduvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0; 525664Sgblack@eecs.umich.eduvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const 538105Sgblack@eecs.umich.edu{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN }; 546179Sksewell@umich.eduvirtual Fault completeAcc(Packet *pkt, %(type)s *xc, 554781Snate@binkert.org Trace::InstRecord *traceData) const 564781Snate@binkert.org{ panic("completeAcc not defined!"); M5_DUMMY_RETURN }; 576329Sgblack@eecs.umich.eduvirtual int memAccSize(%(type)s *xc) 584781Snate@binkert.org{ panic("memAccSize not defined!"); M5_DUMMY_RETURN }; 594781Snate@binkert.org''' 604781Snate@binkert.org 614781Snate@binkert.orgmem_ini_sig_template = ''' 624781Snate@binkert.orgvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN }; 634781Snate@binkert.org''' 642139SN/A 652139SN/Amem_comp_sig_template = ''' 663546Sgblack@eecs.umich.eduvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN }; 674202Sbinkertn@umich.edu''' 682152SN/A 692152SN/A# Generate a temporary CPU list, including the CheckerCPU if 702152SN/A# it's enabled. This isn't used for anything else other than StaticInst 712152SN/A# headers. 722152SN/Atemp_cpu_list = env['CPU_MODELS'][:] 732152SN/A 742152SN/Aif env['USE_CHECKER']: 752152SN/A temp_cpu_list.append('CheckerCPU') 762152SN/A SimObject('CheckerCPU.py') 772152SN/A 782152SN/A# Generate header. 792152SN/Adef gen_cpu_exec_signatures(target, source, env): 802504SN/A f = open(str(target[0]), 'w') 812504SN/A print >> f, ''' 822504SN/A#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__ 832504SN/A#define __CPU_STATIC_INST_EXEC_SIGS_HH__ 842152SN/A''' 852504SN/A for cpu in temp_cpu_list: 862152SN/A xc_type = CpuModel.dict[cpu].strings['CPU_exec_context'] 872152SN/A print >> f, exec_sig_template % { 'type' : xc_type } 882152SN/A print >> f, ''' 892152SN/A#endif // __CPU_STATIC_INST_EXEC_SIGS_HH__ 902152SN/A''' 912152SN/A 926993Snate@binkert.org# Generate string that gets printed when header is rebuilt 936993Snate@binkert.orgdef gen_sigs_string(target, source, env): 946993Snate@binkert.org return "Generating static_inst_exec_sigs.hh: " \ 956993Snate@binkert.org + ', '.join(temp_cpu_list) 966993Snate@binkert.org 976993Snate@binkert.org# Add command to generate header to environment. 986993Snate@binkert.orgenv.Command('static_inst_exec_sigs.hh', models_db, 996993Snate@binkert.org Action(gen_cpu_exec_signatures, gen_sigs_string, 1006993Snate@binkert.org varlist = temp_cpu_list)) 1016993Snate@binkert.org 1026993Snate@binkert.orgenv.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER'])) 1036993Snate@binkert.orgenv.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS'])) 1046993Snate@binkert.org 1056993Snate@binkert.org# List of suppported CPUs by the Checker. Errors out if USE_CHECKER=True 1066993Snate@binkert.org# and one of these are not being used. 1076993Snate@binkert.orgCheckerSupportedCPUList = ['O3CPU', 'OzoneCPU'] 1086993Snate@binkert.org 1096998Snate@binkert.orgSimObject('BaseCPU.py') 1106998Snate@binkert.orgSimObject('FuncUnit.py') 1116998Snate@binkert.orgSimObject('ExeTracer.py') 1127756SAli.Saidi@ARM.comSimObject('IntelTrace.py') 1136993Snate@binkert.org 1146993Snate@binkert.orgSource('activity.cc') 1156993Snate@binkert.orgSource('base.cc') 1166993Snate@binkert.orgSource('cpuevent.cc') 1176993Snate@binkert.orgSource('exetrace.cc') 1186993Snate@binkert.orgSource('func_unit.cc') 1196993Snate@binkert.orgSource('inteltrace.cc') 1206993Snate@binkert.orgSource('pc_event.cc') 1217816Ssteve.reinhardt@amd.comSource('quiesce_event.cc') 1222152SN/ASource('static_inst.cc') 1232766Sktlim@umich.eduSource('simple_thread.cc') 1242766Sktlim@umich.eduSource('thread_context.cc') 1256993Snate@binkert.orgSource('thread_state.cc') 1262152SN/A 1272152SN/Aif env['FULL_SYSTEM']: 1285944Sgblack@eecs.umich.edu SimObject('IntrControl.py') 1298335Snate@binkert.org 1308335Snate@binkert.org Source('intr_control.cc') 1318335Snate@binkert.org Source('profile.cc') 1325944Sgblack@eecs.umich.edu 133 if env['TARGET_ISA'] == 'sparc': 134 SimObject('LegionTrace.py') 135 Source('legiontrace.cc') 136 137if env['TARGET_ISA'] == 'x86': 138 SimObject('NativeTrace.py') 139 Source('nativetrace.cc') 140 141if env['USE_CHECKER']: 142 Source('checker/cpu.cc') 143 TraceFlag('Checker') 144 checker_supports = False 145 for i in CheckerSupportedCPUList: 146 if i in env['CPU_MODELS']: 147 checker_supports = True 148 if not checker_supports: 149 print "Checker only supports CPU models", 150 for i in CheckerSupportedCPUList: 151 print i, 152 print ", please set USE_CHECKER=False or use one of those CPU models" 153 Exit(1) 154 155TraceFlag('Activity') 156TraceFlag('Commit') 157TraceFlag('Context') 158TraceFlag('Decode') 159TraceFlag('DynInst') 160TraceFlag('ExecEnable') 161TraceFlag('ExecCPSeq') 162TraceFlag('ExecEffAddr') 163TraceFlag('ExecFetchSeq') 164TraceFlag('ExecOpClass') 165TraceFlag('ExecRegDelta') 166TraceFlag('ExecResult') 167TraceFlag('ExecSpeculative') 168TraceFlag('ExecSymbol') 169TraceFlag('ExecThread') 170TraceFlag('ExecTicks') 171TraceFlag('ExecMicro') 172TraceFlag('ExecMacro') 173TraceFlag('Fetch') 174TraceFlag('IntrControl') 175TraceFlag('PCEvent') 176TraceFlag('Quiesce') 177 178CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread', 179 'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro' ]) 180CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread', 181 'ExecEffAddr', 'ExecResult', 'ExecMicro' ]) 182