SConscript revision 6165
16757SAli.Saidi@ARM.com# -*- mode:python -*- 26757SAli.Saidi@ARM.com 310037SARM gem5 Developers# Copyright (c) 2006 The Regents of The University of Michigan 46757SAli.Saidi@ARM.com# All rights reserved. 56757SAli.Saidi@ARM.com# 67090SAli.Saidi@ARM.com# Redistribution and use in source and binary forms, with or without 77090SAli.Saidi@ARM.com# modification, are permitted provided that the following conditions are 87090SAli.Saidi@ARM.com# met: redistributions of source code must retain the above copyright 97090SAli.Saidi@ARM.com# notice, this list of conditions and the following disclaimer; 107090SAli.Saidi@ARM.com# redistributions in binary form must reproduce the above copyright 117090SAli.Saidi@ARM.com# notice, this list of conditions and the following disclaimer in the 127090SAli.Saidi@ARM.com# documentation and/or other materials provided with the distribution; 137090SAli.Saidi@ARM.com# neither the name of the copyright holders nor the names of its 147090SAli.Saidi@ARM.com# contributors may be used to endorse or promote products derived from 156757SAli.Saidi@ARM.com# this software without specific prior written permission. 166757SAli.Saidi@ARM.com# 176757SAli.Saidi@ARM.com# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 186757SAli.Saidi@ARM.com# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 196757SAli.Saidi@ARM.com# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 206757SAli.Saidi@ARM.com# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 216757SAli.Saidi@ARM.com# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 226757SAli.Saidi@ARM.com# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 236757SAli.Saidi@ARM.com# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 246757SAli.Saidi@ARM.com# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 256757SAli.Saidi@ARM.com# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 266757SAli.Saidi@ARM.com# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 276757SAli.Saidi@ARM.com# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 286757SAli.Saidi@ARM.com# 296757SAli.Saidi@ARM.com# Authors: Steve Reinhardt 306757SAli.Saidi@ARM.com 316757SAli.Saidi@ARM.comImport('*') 326757SAli.Saidi@ARM.com 336757SAli.Saidi@ARM.com################################################################# 346757SAli.Saidi@ARM.com# 356757SAli.Saidi@ARM.com# Generate StaticInst execute() method signatures. 366757SAli.Saidi@ARM.com# 376757SAli.Saidi@ARM.com# There must be one signature for each CPU model compiled in. 386757SAli.Saidi@ARM.com# Since the set of compiled-in models is flexible, we generate a 396757SAli.Saidi@ARM.com# header containing the appropriate set of signatures on the fly. 406757SAli.Saidi@ARM.com# 416757SAli.Saidi@ARM.com################################################################# 428739Sgblack@eecs.umich.edu 4310801Srene.dejong@arm.com# CPU model-specific data is contained in cpu_models.py 4410801Srene.dejong@arm.com# Convert to SCons File node to get path handling 459525SAndreas.Sandberg@ARM.commodels_db = File('cpu_models.py') 467584SAli.Saidi@arm.com# slurp in contents of file 4710802Srene.dejong@arm.comexecfile(models_db.srcnode().abspath) 4810396Sakash.bagdia@arm.com 4910916Sandreas.sandberg@arm.com# Template for execute() signature. 5012740Sandreas.sandberg@arm.comexec_sig_template = ''' 516757SAli.Saidi@ARM.comvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0; 528282SAli.Saidi@ARM.comvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const 537584SAli.Saidi@arm.com{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN }; 547584SAli.Saidi@arm.comvirtual Fault completeAcc(Packet *pkt, %(type)s *xc, 559525SAndreas.Sandberg@ARM.com Trace::InstRecord *traceData) const 5610801Srene.dejong@arm.com{ panic("completeAcc not defined!"); M5_DUMMY_RETURN }; 5710037SARM gem5 Developersvirtual int memAccSize(%(type)s *xc) 589525SAndreas.Sandberg@ARM.com{ panic("memAccSize not defined!"); M5_DUMMY_RETURN }; 5910749Smatt.evans@arm.com''' 607584SAli.Saidi@arm.com 617753SWilliam.Wang@arm.commem_ini_sig_template = ''' 629646SChris.Emmons@arm.comvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN }; 637754SWilliam.Wang@arm.com''' 647584SAli.Saidi@arm.com 6510916Sandreas.sandberg@arm.commem_comp_sig_template = ''' 6611296Sandreas.sandberg@arm.comvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN }; 677584SAli.Saidi@arm.com''' 687584SAli.Saidi@arm.com 698869SAli.Saidi@ARM.com# Generate a temporary CPU list, including the CheckerCPU if 708512Sgeoffrey.blake@arm.com# it's enabled. This isn't used for anything else other than StaticInst 7112077Sgedare@rtems.org# headers. 7210037SARM gem5 Developerstemp_cpu_list = env['CPU_MODELS'][:] 7312740Sandreas.sandberg@arm.com 7410802Srene.dejong@arm.comif env['USE_CHECKER']: 7510396Sakash.bagdia@arm.com temp_cpu_list.append('CheckerCPU') 767584SAli.Saidi@arm.com SimObject('CheckerCPU.py') 778335Snate@binkert.org 7810801Srene.dejong@arm.com# Generate header. 799646SChris.Emmons@arm.comdef gen_cpu_exec_signatures(target, source, env): 808335Snate@binkert.org f = open(str(target[0]), 'w') 8110749Smatt.evans@arm.com print >> f, ''' 828335Snate@binkert.org#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__ 838335Snate@binkert.org#define __CPU_STATIC_INST_EXEC_SIGS_HH__ 849958Smatt.evans@arm.com''' 8510396Sakash.bagdia@arm.com for cpu in temp_cpu_list: 8610802Srene.dejong@arm.com xc_type = CpuModel.dict[cpu].strings['CPU_exec_context'] 8710037SARM gem5 Developers print >> f, exec_sig_template % { 'type' : xc_type } 8810916Sandreas.sandberg@arm.com print >> f, ''' 89#endif // __CPU_STATIC_INST_EXEC_SIGS_HH__ 90''' 91 92# Generate string that gets printed when header is rebuilt 93def gen_sigs_string(target, source, env): 94 return "Generating static_inst_exec_sigs.hh: " \ 95 + ', '.join(temp_cpu_list) 96 97# Add command to generate header to environment. 98env.Command('static_inst_exec_sigs.hh', models_db, 99 Action(gen_cpu_exec_signatures, gen_sigs_string, 100 varlist = temp_cpu_list)) 101 102env.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER'])) 103env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS'])) 104 105# List of suppported CPUs by the Checker. Errors out if USE_CHECKER=True 106# and one of these are not being used. 107CheckerSupportedCPUList = ['O3CPU', 'OzoneCPU'] 108 109SimObject('BaseCPU.py') 110SimObject('FuncUnit.py') 111SimObject('ExeTracer.py') 112SimObject('IntelTrace.py') 113 114Source('activity.cc') 115Source('base.cc') 116Source('cpuevent.cc') 117Source('exetrace.cc') 118Source('func_unit.cc') 119Source('inteltrace.cc') 120Source('pc_event.cc') 121Source('quiesce_event.cc') 122Source('static_inst.cc') 123Source('simple_thread.cc') 124Source('thread_context.cc') 125Source('thread_state.cc') 126 127if env['FULL_SYSTEM']: 128 SimObject('IntrControl.py') 129 130 Source('intr_control.cc') 131 Source('profile.cc') 132 133 if env['TARGET_ISA'] == 'sparc': 134 SimObject('LegionTrace.py') 135 Source('legiontrace.cc') 136 137if env['TARGET_ISA'] == 'x86': 138 SimObject('NativeTrace.py') 139 Source('nativetrace.cc') 140 141if env['USE_CHECKER']: 142 Source('checker/cpu.cc') 143 TraceFlag('Checker') 144 checker_supports = False 145 for i in CheckerSupportedCPUList: 146 if i in env['CPU_MODELS']: 147 checker_supports = True 148 if not checker_supports: 149 print "Checker only supports CPU models", 150 for i in CheckerSupportedCPUList: 151 print i, 152 print ", please set USE_CHECKER=False or use one of those CPU models" 153 Exit(1) 154 155TraceFlag('Activity') 156TraceFlag('Commit') 157TraceFlag('Context') 158TraceFlag('Decode') 159TraceFlag('DynInst') 160TraceFlag('ExecEnable') 161TraceFlag('ExecCPSeq') 162TraceFlag('ExecEffAddr') 163TraceFlag('ExecFetchSeq') 164TraceFlag('ExecOpClass') 165TraceFlag('ExecRegDelta') 166TraceFlag('ExecResult') 167TraceFlag('ExecSpeculative') 168TraceFlag('ExecSymbol') 169TraceFlag('ExecThread') 170TraceFlag('ExecTicks') 171TraceFlag('ExecMicro') 172TraceFlag('ExecMacro') 173TraceFlag('Fetch') 174TraceFlag('IntrControl') 175TraceFlag('PCEvent') 176TraceFlag('Quiesce') 177 178CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread', 179 'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro' ]) 180CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread', 181 'ExecEffAddr', 'ExecResult', 'ExecMicro' ]) 182