SConscript revision 4776
15584Snate@binkert.org# -*- mode:python -*-
25584Snate@binkert.org
35584Snate@binkert.org# Copyright (c) 2006 The Regents of The University of Michigan
45584Snate@binkert.org# All rights reserved.
55584Snate@binkert.org#
65584Snate@binkert.org# Redistribution and use in source and binary forms, with or without
75584Snate@binkert.org# modification, are permitted provided that the following conditions are
85584Snate@binkert.org# met: redistributions of source code must retain the above copyright
95584Snate@binkert.org# notice, this list of conditions and the following disclaimer;
105584Snate@binkert.org# redistributions in binary form must reproduce the above copyright
115584Snate@binkert.org# notice, this list of conditions and the following disclaimer in the
125584Snate@binkert.org# documentation and/or other materials provided with the distribution;
135584Snate@binkert.org# neither the name of the copyright holders nor the names of its
145584Snate@binkert.org# contributors may be used to endorse or promote products derived from
155584Snate@binkert.org# this software without specific prior written permission.
165584Snate@binkert.org#
175584Snate@binkert.org# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
185584Snate@binkert.org# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
195584Snate@binkert.org# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
205584Snate@binkert.org# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
215584Snate@binkert.org# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
225584Snate@binkert.org# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
235584Snate@binkert.org# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
245584Snate@binkert.org# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
255584Snate@binkert.org# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
265584Snate@binkert.org# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
275584Snate@binkert.org# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
285584Snate@binkert.org#
295584Snate@binkert.org# Authors: Steve Reinhardt
305584Snate@binkert.org
315584Snate@binkert.orgImport('*')
325584Snate@binkert.org
337768SAli.Saidi@ARM.com#################################################################
347768SAli.Saidi@ARM.com#
357768SAli.Saidi@ARM.com# Generate StaticInst execute() method signatures.
367841Sgblack@eecs.umich.edu#
377841Sgblack@eecs.umich.edu# There must be one signature for each CPU model compiled in.
385584Snate@binkert.org# Since the set of compiled-in models is flexible, we generate a
395584Snate@binkert.org# header containing the appropriate set of signatures on the fly.
405584Snate@binkert.org#
415584Snate@binkert.org#################################################################
425584Snate@binkert.org
435584Snate@binkert.org# CPU model-specific data is contained in cpu_models.py
445584Snate@binkert.org# Convert to SCons File node to get path handling
455584Snate@binkert.orgmodels_db = File('cpu_models.py')
465584Snate@binkert.org# slurp in contents of file
475584Snate@binkert.orgexecfile(models_db.srcnode().abspath)
485584Snate@binkert.org
497824Sgblack@eecs.umich.edu# Template for execute() signature.
505584Snate@binkert.orgexec_sig_template = '''
518235Snate@binkert.orgvirtual Fault execute(%s *xc, Trace::InstRecord *traceData) const = 0;
528235Snate@binkert.orgvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const
538235Snate@binkert.org{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN };
548235Snate@binkert.orgvirtual Fault completeAcc(Packet *pkt, %s *xc,
558235Snate@binkert.org                          Trace::InstRecord *traceData) const
565584Snate@binkert.org{ panic("completeAcc not defined!"); M5_DUMMY_RETURN };
575584Snate@binkert.org'''
585584Snate@binkert.org
59mem_ini_sig_template = '''
60virtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN };
61'''
62
63mem_comp_sig_template = '''
64virtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN };
65'''
66
67# Generate a temporary CPU list, including the CheckerCPU if
68# it's enabled.  This isn't used for anything else other than StaticInst
69# headers.
70temp_cpu_list = env['CPU_MODELS'][:]
71
72if env['USE_CHECKER']:
73    temp_cpu_list.append('CheckerCPU')
74
75# Generate header.
76def gen_cpu_exec_signatures(target, source, env):
77    f = open(str(target[0]), 'w')
78    print >> f, '''
79#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__
80#define __CPU_STATIC_INST_EXEC_SIGS_HH__
81'''
82    for cpu in temp_cpu_list:
83        xc_type = CpuModel.dict[cpu].strings['CPU_exec_context']
84        print >> f, exec_sig_template % (xc_type, xc_type, xc_type)
85    print >> f, '''
86#endif  // __CPU_STATIC_INST_EXEC_SIGS_HH__
87'''
88
89# Generate string that gets printed when header is rebuilt
90def gen_sigs_string(target, source, env):
91    return "Generating static_inst_exec_sigs.hh: " \
92           + ', '.join(temp_cpu_list)
93
94# Add command to generate header to environment.
95env.Command('static_inst_exec_sigs.hh', models_db,
96            Action(gen_cpu_exec_signatures, gen_sigs_string,
97                   varlist = temp_cpu_list))
98
99env.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER']))
100env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS']))
101
102# List of suppported CPUs by the Checker.  Errors out if USE_CHECKER=True
103# and one of these are not being used.
104CheckerSupportedCPUList = ['O3CPU', 'OzoneCPU']
105
106SimObject('BaseCPU.py')
107SimObject('FuncUnit.py')
108SimObject('ExeTracer.py')
109SimObject('IntelTrace.py')
110
111Source('activity.cc')
112Source('base.cc')
113Source('cpuevent.cc')
114Source('exetrace.cc')
115Source('func_unit.cc')
116Source('inteltrace.cc')
117Source('pc_event.cc')
118Source('quiesce_event.cc')
119Source('static_inst.cc')
120Source('simple_thread.cc')
121Source('thread_state.cc')
122
123if env['FULL_SYSTEM']:
124    SimObject('IntrControl.py')
125
126    Source('intr_control.cc')
127    Source('profile.cc')
128
129    if env['TARGET_ISA'] == 'sparc':
130        SimObject('LegionTrace.py')
131        Source('legiontrace.cc')
132
133if env['TARGET_ISA'] == 'x86':
134    SimObject('NativeTrace.py')
135    Source('nativetrace.cc')
136
137if env['USE_CHECKER']:
138    Source('checker/cpu.cc')
139    checker_supports = False
140    for i in CheckerSupportedCPUList:
141        if i in env['CPU_MODELS']:
142            checker_supports = True
143    if not checker_supports:
144        print "Checker only supports CPU models",
145        for i in CheckerSupportedCPUList:
146            print i,
147        print ", please set USE_CHECKER=False or use one of those CPU models"
148        Exit(1)
149