process.cc revision 12458
14166Sgblack@eecs.umich.edu/*
210554Salexandru.dutu@amd.com * Copyright (c) 2014 Advanced Micro Devices, Inc.
37087Snate@binkert.org * Copyright (c) 2007 The Hewlett-Packard Development Company
47087Snate@binkert.org * All rights reserved.
57087Snate@binkert.org *
67087Snate@binkert.org * The license below extends only to copyright in the software and shall
77087Snate@binkert.org * not be construed as granting a license to any other intellectual
87087Snate@binkert.org * property including but not limited to intellectual property relating
97087Snate@binkert.org * to a hardware implementation of the functionality of the software
107087Snate@binkert.org * licensed hereunder.  You may use the software subject to the license
117087Snate@binkert.org * terms below provided that you ensure that this notice is replicated
127087Snate@binkert.org * unmodified and in its entirety in all distributions of the software,
137087Snate@binkert.org * modified or unmodified, in source code or in binary form.
147087Snate@binkert.org *
154166Sgblack@eecs.umich.edu * Copyright (c) 2003-2006 The Regents of The University of Michigan
164166Sgblack@eecs.umich.edu * All rights reserved.
174166Sgblack@eecs.umich.edu *
184166Sgblack@eecs.umich.edu * Redistribution and use in source and binary forms, with or without
194166Sgblack@eecs.umich.edu * modification, are permitted provided that the following conditions are
204166Sgblack@eecs.umich.edu * met: redistributions of source code must retain the above copyright
214166Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer;
224166Sgblack@eecs.umich.edu * redistributions in binary form must reproduce the above copyright
234166Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the
244166Sgblack@eecs.umich.edu * documentation and/or other materials provided with the distribution;
254166Sgblack@eecs.umich.edu * neither the name of the copyright holders nor the names of its
264166Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from
274166Sgblack@eecs.umich.edu * this software without specific prior written permission.
284166Sgblack@eecs.umich.edu *
294166Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
304166Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
314166Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
324166Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
334166Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
344166Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
354166Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
364166Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
374166Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
384166Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
394166Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
404166Sgblack@eecs.umich.edu *
414166Sgblack@eecs.umich.edu * Authors: Gabe Black
424166Sgblack@eecs.umich.edu *          Ali Saidi
434166Sgblack@eecs.umich.edu */
444166Sgblack@eecs.umich.edu
4511793Sbrandon.potter@amd.com#include "arch/x86/process.hh"
4611793Sbrandon.potter@amd.com
4711854Sbrandon.potter@amd.com#include <string>
4811854Sbrandon.potter@amd.com#include <vector>
4911854Sbrandon.potter@amd.com
5011793Sbrandon.potter@amd.com#include "arch/x86/isa_traits.hh"
518229Snate@binkert.org#include "arch/x86/regs/misc.hh"
528229Snate@binkert.org#include "arch/x86/regs/segment.hh"
5310554Salexandru.dutu@amd.com#include "arch/x86/system.hh"
544166Sgblack@eecs.umich.edu#include "arch/x86/types.hh"
558229Snate@binkert.org#include "base/loader/elf_object.hh"
564166Sgblack@eecs.umich.edu#include "base/loader/object_file.hh"
5712334Sgabeblack@google.com#include "base/logging.hh"
585004Sgblack@eecs.umich.edu#include "base/trace.hh"
594166Sgblack@eecs.umich.edu#include "cpu/thread_context.hh"
608232Snate@binkert.org#include "debug/Stack.hh"
6110554Salexandru.dutu@amd.com#include "mem/multi_level_page_table.hh"
624166Sgblack@eecs.umich.edu#include "mem/page_table.hh"
6312431Sgabeblack@google.com#include "params/Process.hh"
6411854Sbrandon.potter@amd.com#include "sim/aux_vector.hh"
654434Ssaidi@eecs.umich.edu#include "sim/process_impl.hh"
6611794Sbrandon.potter@amd.com#include "sim/syscall_desc.hh"
6711800Sbrandon.potter@amd.com#include "sim/syscall_return.hh"
684166Sgblack@eecs.umich.edu#include "sim/system.hh"
694166Sgblack@eecs.umich.edu
704166Sgblack@eecs.umich.eduusing namespace std;
714166Sgblack@eecs.umich.eduusing namespace X86ISA;
724166Sgblack@eecs.umich.edu
735958Sgblack@eecs.umich.edustatic const int ArgumentReg[] = {
745958Sgblack@eecs.umich.edu    INTREG_RDI,
755958Sgblack@eecs.umich.edu    INTREG_RSI,
765958Sgblack@eecs.umich.edu    INTREG_RDX,
7711906SBrandon.Potter@amd.com    // This argument register is r10 for syscalls and rcx for C.
785958Sgblack@eecs.umich.edu    INTREG_R10W,
7911906SBrandon.Potter@amd.com    // INTREG_RCX,
805958Sgblack@eecs.umich.edu    INTREG_R8W,
815958Sgblack@eecs.umich.edu    INTREG_R9W
825958Sgblack@eecs.umich.edu};
8311704Santhony.gutierrez@amd.com
8411704Santhony.gutierrez@amd.comstatic const int NumArgumentRegs M5_VAR_USED =
8511704Santhony.gutierrez@amd.com    sizeof(ArgumentReg) / sizeof(const int);
8611704Santhony.gutierrez@amd.com
875959Sgblack@eecs.umich.edustatic const int ArgumentReg32[] = {
885959Sgblack@eecs.umich.edu    INTREG_EBX,
895959Sgblack@eecs.umich.edu    INTREG_ECX,
905959Sgblack@eecs.umich.edu    INTREG_EDX,
915959Sgblack@eecs.umich.edu    INTREG_ESI,
925959Sgblack@eecs.umich.edu    INTREG_EDI,
9311385Sbrandon.potter@amd.com    INTREG_EBP
945959Sgblack@eecs.umich.edu};
9511704Santhony.gutierrez@amd.com
9611704Santhony.gutierrez@amd.comstatic const int NumArgumentRegs32 M5_VAR_USED =
9711704Santhony.gutierrez@amd.com    sizeof(ArgumentReg) / sizeof(const int);
984166Sgblack@eecs.umich.edu
9912431Sgabeblack@google.comX86Process::X86Process(ProcessParams *params, ObjectFile *objFile,
10011851Sbrandon.potter@amd.com                       SyscallDesc *_syscallDescs, int _numSyscallDescs)
10112431Sgabeblack@google.com    : Process(params, params->useArchPT ?
10212448Sgabeblack@google.com                      static_cast<EmulationPageTable *>(
10312457Sgabeblack@google.com                              new ArchPageTable(
10412457Sgabeblack@google.com                                      params->name, params->pid,
10512457Sgabeblack@google.com                                      params->system, PageBytes,
10612458Sgabeblack@google.com                                      PageTableLayout)) :
10712448Sgabeblack@google.com                      new EmulationPageTable(params->name, params->pid,
10812448Sgabeblack@google.com                                             PageBytes),
10912431Sgabeblack@google.com              objFile),
11012431Sgabeblack@google.com      syscallDescs(_syscallDescs), numSyscallDescs(_numSyscallDescs)
1114166Sgblack@eecs.umich.edu{
11211886Sbrandon.potter@amd.com}
11311886Sbrandon.potter@amd.com
11411886Sbrandon.potter@amd.comvoid X86Process::clone(ThreadContext *old_tc, ThreadContext *new_tc,
11511886Sbrandon.potter@amd.com                       Process *p, TheISA::IntReg flags)
11611886Sbrandon.potter@amd.com{
11711886Sbrandon.potter@amd.com    Process::clone(old_tc, new_tc, p, flags);
11811886Sbrandon.potter@amd.com    X86Process *process = (X86Process*)p;
11911886Sbrandon.potter@amd.com    *process = *this;
1205956Sgblack@eecs.umich.edu}
1214166Sgblack@eecs.umich.edu
12211851Sbrandon.potter@amd.comX86_64Process::X86_64Process(ProcessParams *params, ObjectFile *objFile,
12311851Sbrandon.potter@amd.com                             SyscallDesc *_syscallDescs, int _numSyscallDescs)
12411851Sbrandon.potter@amd.com    : X86Process(params, objFile, _syscallDescs, _numSyscallDescs)
1255956Sgblack@eecs.umich.edu{
1266709Svince@csl.cornell.edu
1276709Svince@csl.cornell.edu    vsyscallPage.base = 0xffffffffff600000ULL;
12810318Sandreas.hansson@arm.com    vsyscallPage.size = PageBytes;
1296709Svince@csl.cornell.edu    vsyscallPage.vtimeOffset = 0x400;
1309679Smjleven@sandia.gov    vsyscallPage.vgettimeofdayOffset = 0x0;
1316709Svince@csl.cornell.edu
13211905SBrandon.Potter@amd.com    Addr brk_point = roundUp(objFile->dataBase() + objFile->dataSize() +
13311905SBrandon.Potter@amd.com                             objFile->bssSize(), PageBytes);
13411905SBrandon.Potter@amd.com    Addr stack_base = 0x7FFFFFFFF000ULL;
13511905SBrandon.Potter@amd.com    Addr max_stack_size = 8 * 1024 * 1024;
13611905SBrandon.Potter@amd.com    Addr next_thread_stack_base = stack_base - max_stack_size;
13711905SBrandon.Potter@amd.com    Addr mmap_end = 0x7FFFF7FFF000ULL;
1384166Sgblack@eecs.umich.edu
13911905SBrandon.Potter@amd.com    memState = make_shared<MemState>(brk_point, stack_base, max_stack_size,
14011905SBrandon.Potter@amd.com                                     next_thread_stack_base, mmap_end);
1414166Sgblack@eecs.umich.edu}
1424166Sgblack@eecs.umich.edu
1435973Sgblack@eecs.umich.eduvoid
14411877Sbrandon.potter@amd.comI386Process::syscall(int64_t callnum, ThreadContext *tc, Fault *fault)
1455973Sgblack@eecs.umich.edu{
1467720Sgblack@eecs.umich.edu    TheISA::PCState pc = tc->pcState();
1477720Sgblack@eecs.umich.edu    Addr eip = pc.pc();
1485973Sgblack@eecs.umich.edu    if (eip >= vsyscallPage.base &&
1495973Sgblack@eecs.umich.edu            eip < vsyscallPage.base + vsyscallPage.size) {
1507720Sgblack@eecs.umich.edu        pc.npc(vsyscallPage.base + vsyscallPage.vsysexitOffset);
1517720Sgblack@eecs.umich.edu        tc->pcState(pc);
1525973Sgblack@eecs.umich.edu    }
15311877Sbrandon.potter@amd.com    X86Process::syscall(callnum, tc, fault);
1545973Sgblack@eecs.umich.edu}
1555973Sgblack@eecs.umich.edu
1565973Sgblack@eecs.umich.edu
15711851Sbrandon.potter@amd.comI386Process::I386Process(ProcessParams *params, ObjectFile *objFile,
15811851Sbrandon.potter@amd.com                         SyscallDesc *_syscallDescs, int _numSyscallDescs)
15911851Sbrandon.potter@amd.com    : X86Process(params, objFile, _syscallDescs, _numSyscallDescs)
1604166Sgblack@eecs.umich.edu{
1619026Sgblack@eecs.umich.edu    _gdtStart = ULL(0xffffd000);
16210318Sandreas.hansson@arm.com    _gdtSize = PageBytes;
1635973Sgblack@eecs.umich.edu
1645973Sgblack@eecs.umich.edu    vsyscallPage.base = 0xffffe000ULL;
16510318Sandreas.hansson@arm.com    vsyscallPage.size = PageBytes;
1665973Sgblack@eecs.umich.edu    vsyscallPage.vsyscallOffset = 0x400;
1675973Sgblack@eecs.umich.edu    vsyscallPage.vsysexitOffset = 0x410;
1685973Sgblack@eecs.umich.edu
16911905SBrandon.Potter@amd.com    Addr brk_point = roundUp(objFile->dataBase() + objFile->dataSize() +
17011905SBrandon.Potter@amd.com                             objFile->bssSize(), PageBytes);
17111905SBrandon.Potter@amd.com    Addr stack_base = _gdtStart;
17211905SBrandon.Potter@amd.com    Addr max_stack_size = 8 * 1024 * 1024;
17311905SBrandon.Potter@amd.com    Addr next_thread_stack_base = stack_base - max_stack_size;
17411905SBrandon.Potter@amd.com    Addr mmap_end = 0xB7FFF000ULL;
1755956Sgblack@eecs.umich.edu
17611905SBrandon.Potter@amd.com    memState = make_shared<MemState>(brk_point, stack_base, max_stack_size,
17711905SBrandon.Potter@amd.com                                     next_thread_stack_base, mmap_end);
1785956Sgblack@eecs.umich.edu}
1795956Sgblack@eecs.umich.edu
1805956Sgblack@eecs.umich.eduSyscallDesc*
18111851Sbrandon.potter@amd.comX86Process::getDesc(int callnum)
1825956Sgblack@eecs.umich.edu{
1835956Sgblack@eecs.umich.edu    if (callnum < 0 || callnum >= numSyscallDescs)
1845956Sgblack@eecs.umich.edu        return NULL;
1855956Sgblack@eecs.umich.edu    return &syscallDescs[callnum];
1864166Sgblack@eecs.umich.edu}
1874166Sgblack@eecs.umich.edu
1884166Sgblack@eecs.umich.eduvoid
18911851Sbrandon.potter@amd.comX86_64Process::initState()
1904166Sgblack@eecs.umich.edu{
19111851Sbrandon.potter@amd.com    X86Process::initState();
1925183Ssaidi@eecs.umich.edu
19311884Sbrandon.potter@amd.com    argsInit(PageBytes);
1945140Sgblack@eecs.umich.edu
19511906SBrandon.Potter@amd.com    // Set up the vsyscall page for this process.
1968601Ssteve.reinhardt@amd.com    allocateMem(vsyscallPage.base, vsyscallPage.size);
1976709Svince@csl.cornell.edu    uint8_t vtimeBlob[] = {
1986709Svince@csl.cornell.edu        0x48,0xc7,0xc0,0xc9,0x00,0x00,0x00,    // mov    $0xc9,%rax
1996709Svince@csl.cornell.edu        0x0f,0x05,                             // syscall
2006709Svince@csl.cornell.edu        0xc3                                   // retq
2016709Svince@csl.cornell.edu    };
2028852Sandreas.hansson@arm.com    initVirtMem.writeBlob(vsyscallPage.base + vsyscallPage.vtimeOffset,
2036709Svince@csl.cornell.edu            vtimeBlob, sizeof(vtimeBlob));
2046709Svince@csl.cornell.edu
2056709Svince@csl.cornell.edu    uint8_t vgettimeofdayBlob[] = {
2066709Svince@csl.cornell.edu        0x48,0xc7,0xc0,0x60,0x00,0x00,0x00,    // mov    $0x60,%rax
2076709Svince@csl.cornell.edu        0x0f,0x05,                             // syscall
2086709Svince@csl.cornell.edu        0xc3                                   // retq
2096709Svince@csl.cornell.edu    };
2108852Sandreas.hansson@arm.com    initVirtMem.writeBlob(vsyscallPage.base + vsyscallPage.vgettimeofdayOffset,
2116709Svince@csl.cornell.edu            vgettimeofdayBlob, sizeof(vgettimeofdayBlob));
2126709Svince@csl.cornell.edu
21310554Salexandru.dutu@amd.com    if (kvmInSE) {
21410554Salexandru.dutu@amd.com        PortProxy physProxy = system->physProxy;
2155140Sgblack@eecs.umich.edu
21612458Sgabeblack@google.com        Addr syscallCodePhysAddr = system->allocPhysPages(1);
21712458Sgabeblack@google.com        Addr gdtPhysAddr = system->allocPhysPages(1);
21812458Sgabeblack@google.com        Addr idtPhysAddr = system->allocPhysPages(1);
21912458Sgabeblack@google.com        Addr istPhysAddr = system->allocPhysPages(1);
22012458Sgabeblack@google.com        Addr tssPhysAddr = system->allocPhysPages(1);
22112458Sgabeblack@google.com        Addr pfHandlerPhysAddr = system->allocPhysPages(1);
22212458Sgabeblack@google.com
22310554Salexandru.dutu@amd.com        /*
22410554Salexandru.dutu@amd.com         * Set up the gdt.
22510554Salexandru.dutu@amd.com         */
22610554Salexandru.dutu@amd.com        uint8_t numGDTEntries = 0;
22710554Salexandru.dutu@amd.com        uint64_t nullDescriptor = 0;
22812458Sgabeblack@google.com        physProxy.writeBlob(gdtPhysAddr + numGDTEntries * 8,
22910554Salexandru.dutu@amd.com                            (uint8_t *)(&nullDescriptor), 8);
23010554Salexandru.dutu@amd.com        numGDTEntries++;
2315140Sgblack@eecs.umich.edu
23210554Salexandru.dutu@amd.com        SegDescriptor initDesc = 0;
23310554Salexandru.dutu@amd.com        initDesc.type.codeOrData = 0; // code or data type
23410554Salexandru.dutu@amd.com        initDesc.type.c = 0;          // conforming
23510554Salexandru.dutu@amd.com        initDesc.type.r = 1;          // readable
23610554Salexandru.dutu@amd.com        initDesc.dpl = 0;             // privilege
23710554Salexandru.dutu@amd.com        initDesc.p = 1;               // present
23810554Salexandru.dutu@amd.com        initDesc.l = 1;               // longmode - 64 bit
23910554Salexandru.dutu@amd.com        initDesc.d = 0;               // operand size
24010554Salexandru.dutu@amd.com        initDesc.g = 1;               // granularity
24110554Salexandru.dutu@amd.com        initDesc.s = 1;               // system segment
24210554Salexandru.dutu@amd.com        initDesc.limitHigh = 0xFFFF;
24310554Salexandru.dutu@amd.com        initDesc.limitLow = 0xF;
24410554Salexandru.dutu@amd.com        initDesc.baseHigh = 0x0;
24510554Salexandru.dutu@amd.com        initDesc.baseLow = 0x0;
24610554Salexandru.dutu@amd.com
24710554Salexandru.dutu@amd.com        //64 bit code segment
24810554Salexandru.dutu@amd.com        SegDescriptor csLowPLDesc = initDesc;
24910554Salexandru.dutu@amd.com        csLowPLDesc.type.codeOrData = 1;
25010554Salexandru.dutu@amd.com        csLowPLDesc.dpl = 0;
25110554Salexandru.dutu@amd.com        uint64_t csLowPLDescVal = csLowPLDesc;
25212458Sgabeblack@google.com        physProxy.writeBlob(gdtPhysAddr + numGDTEntries * 8,
25310554Salexandru.dutu@amd.com                            (uint8_t *)(&csLowPLDescVal), 8);
25410554Salexandru.dutu@amd.com
25510554Salexandru.dutu@amd.com        numGDTEntries++;
25610554Salexandru.dutu@amd.com
25710554Salexandru.dutu@amd.com        SegSelector csLowPL = 0;
25810554Salexandru.dutu@amd.com        csLowPL.si = numGDTEntries - 1;
25910554Salexandru.dutu@amd.com        csLowPL.rpl = 0;
26010554Salexandru.dutu@amd.com
26110554Salexandru.dutu@amd.com        //64 bit data segment
26210554Salexandru.dutu@amd.com        SegDescriptor dsLowPLDesc = initDesc;
26310554Salexandru.dutu@amd.com        dsLowPLDesc.type.codeOrData = 0;
26410554Salexandru.dutu@amd.com        dsLowPLDesc.dpl = 0;
26510554Salexandru.dutu@amd.com        uint64_t dsLowPLDescVal = dsLowPLDesc;
26612458Sgabeblack@google.com        physProxy.writeBlob(gdtPhysAddr + numGDTEntries * 8,
26710554Salexandru.dutu@amd.com                            (uint8_t *)(&dsLowPLDescVal), 8);
26810554Salexandru.dutu@amd.com
26910554Salexandru.dutu@amd.com        numGDTEntries++;
27010554Salexandru.dutu@amd.com
27110554Salexandru.dutu@amd.com        SegSelector dsLowPL = 0;
27210554Salexandru.dutu@amd.com        dsLowPL.si = numGDTEntries - 1;
27310554Salexandru.dutu@amd.com        dsLowPL.rpl = 0;
27410554Salexandru.dutu@amd.com
27510554Salexandru.dutu@amd.com        //64 bit data segment
27610554Salexandru.dutu@amd.com        SegDescriptor dsDesc = initDesc;
27710554Salexandru.dutu@amd.com        dsDesc.type.codeOrData = 0;
27810554Salexandru.dutu@amd.com        dsDesc.dpl = 3;
27910554Salexandru.dutu@amd.com        uint64_t dsDescVal = dsDesc;
28012458Sgabeblack@google.com        physProxy.writeBlob(gdtPhysAddr + numGDTEntries * 8,
28110554Salexandru.dutu@amd.com                            (uint8_t *)(&dsDescVal), 8);
28210554Salexandru.dutu@amd.com
28310554Salexandru.dutu@amd.com        numGDTEntries++;
28410554Salexandru.dutu@amd.com
28510554Salexandru.dutu@amd.com        SegSelector ds = 0;
28610554Salexandru.dutu@amd.com        ds.si = numGDTEntries - 1;
28710554Salexandru.dutu@amd.com        ds.rpl = 3;
28810554Salexandru.dutu@amd.com
28910554Salexandru.dutu@amd.com        //64 bit code segment
29010554Salexandru.dutu@amd.com        SegDescriptor csDesc = initDesc;
29110554Salexandru.dutu@amd.com        csDesc.type.codeOrData = 1;
29210554Salexandru.dutu@amd.com        csDesc.dpl = 3;
29310554Salexandru.dutu@amd.com        uint64_t csDescVal = csDesc;
29412458Sgabeblack@google.com        physProxy.writeBlob(gdtPhysAddr + numGDTEntries * 8,
29510554Salexandru.dutu@amd.com                            (uint8_t *)(&csDescVal), 8);
29610554Salexandru.dutu@amd.com
29710554Salexandru.dutu@amd.com        numGDTEntries++;
29810554Salexandru.dutu@amd.com
29910554Salexandru.dutu@amd.com        SegSelector cs = 0;
30010554Salexandru.dutu@amd.com        cs.si = numGDTEntries - 1;
30110554Salexandru.dutu@amd.com        cs.rpl = 3;
30210554Salexandru.dutu@amd.com
30310554Salexandru.dutu@amd.com        SegSelector scall = 0;
30410554Salexandru.dutu@amd.com        scall.si = csLowPL.si;
30510554Salexandru.dutu@amd.com        scall.rpl = 0;
30610554Salexandru.dutu@amd.com
30710554Salexandru.dutu@amd.com        SegSelector sret = 0;
30810554Salexandru.dutu@amd.com        sret.si = dsLowPL.si;
30910554Salexandru.dutu@amd.com        sret.rpl = 3;
31010554Salexandru.dutu@amd.com
31110554Salexandru.dutu@amd.com        /* In long mode the TSS has been extended to 16 Bytes */
31210554Salexandru.dutu@amd.com        TSSlow TSSDescLow = 0;
31310554Salexandru.dutu@amd.com        TSSDescLow.type = 0xB;
31410554Salexandru.dutu@amd.com        TSSDescLow.dpl = 0; // Privelege level 0
31510554Salexandru.dutu@amd.com        TSSDescLow.p = 1; // Present
31610554Salexandru.dutu@amd.com        TSSDescLow.g = 1; // Page granularity
31710554Salexandru.dutu@amd.com        TSSDescLow.limitHigh = 0xF;
31810554Salexandru.dutu@amd.com        TSSDescLow.limitLow = 0xFFFF;
31910590Sgabeblack@google.com        TSSDescLow.baseLow = bits(TSSVirtAddr, 23, 0);
32010590Sgabeblack@google.com        TSSDescLow.baseHigh = bits(TSSVirtAddr, 31, 24);
32110554Salexandru.dutu@amd.com
32210554Salexandru.dutu@amd.com        TSShigh TSSDescHigh = 0;
32310590Sgabeblack@google.com        TSSDescHigh.base = bits(TSSVirtAddr, 63, 32);
32410554Salexandru.dutu@amd.com
32510554Salexandru.dutu@amd.com        struct TSSDesc {
32610554Salexandru.dutu@amd.com            uint64_t low;
32710554Salexandru.dutu@amd.com            uint64_t high;
32810554Salexandru.dutu@amd.com        } tssDescVal = {TSSDescLow, TSSDescHigh};
32910554Salexandru.dutu@amd.com
33012458Sgabeblack@google.com        physProxy.writeBlob(gdtPhysAddr + numGDTEntries * 8,
33110554Salexandru.dutu@amd.com                            (uint8_t *)(&tssDescVal), sizeof(tssDescVal));
33210554Salexandru.dutu@amd.com
33310554Salexandru.dutu@amd.com        numGDTEntries++;
33410554Salexandru.dutu@amd.com
33510554Salexandru.dutu@amd.com        SegSelector tssSel = 0;
33610554Salexandru.dutu@amd.com        tssSel.si = numGDTEntries - 1;
33710554Salexandru.dutu@amd.com
33810590Sgabeblack@google.com        uint64_t tss_base_addr = (TSSDescHigh.base << 32) |
33910590Sgabeblack@google.com                                 (TSSDescLow.baseHigh << 24) |
34010590Sgabeblack@google.com                                  TSSDescLow.baseLow;
34110554Salexandru.dutu@amd.com        uint64_t tss_limit = TSSDescLow.limitLow | (TSSDescLow.limitHigh << 16);
34210554Salexandru.dutu@amd.com
34310554Salexandru.dutu@amd.com        SegAttr tss_attr = 0;
34410554Salexandru.dutu@amd.com
34510554Salexandru.dutu@amd.com        tss_attr.type = TSSDescLow.type;
34610554Salexandru.dutu@amd.com        tss_attr.dpl = TSSDescLow.dpl;
34710554Salexandru.dutu@amd.com        tss_attr.present = TSSDescLow.p;
34810554Salexandru.dutu@amd.com        tss_attr.granularity = TSSDescLow.g;
34910554Salexandru.dutu@amd.com        tss_attr.unusable = 0;
35010554Salexandru.dutu@amd.com
35110554Salexandru.dutu@amd.com        for (int i = 0; i < contextIds.size(); i++) {
35210554Salexandru.dutu@amd.com            ThreadContext * tc = system->getThreadContext(contextIds[i]);
35310554Salexandru.dutu@amd.com
35410590Sgabeblack@google.com            tc->setMiscReg(MISCREG_CS, cs);
35510590Sgabeblack@google.com            tc->setMiscReg(MISCREG_DS, ds);
35610590Sgabeblack@google.com            tc->setMiscReg(MISCREG_ES, ds);
35710590Sgabeblack@google.com            tc->setMiscReg(MISCREG_FS, ds);
35810590Sgabeblack@google.com            tc->setMiscReg(MISCREG_GS, ds);
35910590Sgabeblack@google.com            tc->setMiscReg(MISCREG_SS, ds);
36010554Salexandru.dutu@amd.com
36110554Salexandru.dutu@amd.com            // LDT
36210554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_TSL, 0);
36310554Salexandru.dutu@amd.com            SegAttr tslAttr = 0;
36410554Salexandru.dutu@amd.com            tslAttr.present = 1;
36510554Salexandru.dutu@amd.com            tslAttr.type = 2;
36610554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_TSL_ATTR, tslAttr);
36710554Salexandru.dutu@amd.com
36810554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_TSG_BASE, GDTVirtAddr);
36910554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_TSG_LIMIT, 8 * numGDTEntries - 1);
37010554Salexandru.dutu@amd.com
37110590Sgabeblack@google.com            tc->setMiscReg(MISCREG_TR, tssSel);
37210590Sgabeblack@google.com            tc->setMiscReg(MISCREG_TR_BASE, tss_base_addr);
37310590Sgabeblack@google.com            tc->setMiscReg(MISCREG_TR_EFF_BASE, 0);
37410590Sgabeblack@google.com            tc->setMiscReg(MISCREG_TR_LIMIT, tss_limit);
37510590Sgabeblack@google.com            tc->setMiscReg(MISCREG_TR_ATTR, tss_attr);
37610554Salexandru.dutu@amd.com
37710554Salexandru.dutu@amd.com            //Start using longmode segments.
37810554Salexandru.dutu@amd.com            installSegDesc(tc, SEGMENT_REG_CS, csDesc, true);
37910554Salexandru.dutu@amd.com            installSegDesc(tc, SEGMENT_REG_DS, dsDesc, true);
38010554Salexandru.dutu@amd.com            installSegDesc(tc, SEGMENT_REG_ES, dsDesc, true);
38110554Salexandru.dutu@amd.com            installSegDesc(tc, SEGMENT_REG_FS, dsDesc, true);
38210554Salexandru.dutu@amd.com            installSegDesc(tc, SEGMENT_REG_GS, dsDesc, true);
38310554Salexandru.dutu@amd.com            installSegDesc(tc, SEGMENT_REG_SS, dsDesc, true);
38410554Salexandru.dutu@amd.com
38510554Salexandru.dutu@amd.com            Efer efer = 0;
38610554Salexandru.dutu@amd.com            efer.sce = 1; // Enable system call extensions.
38710554Salexandru.dutu@amd.com            efer.lme = 1; // Enable long mode.
38810554Salexandru.dutu@amd.com            efer.lma = 1; // Activate long mode.
38910554Salexandru.dutu@amd.com            efer.nxe = 0; // Enable nx support.
39010554Salexandru.dutu@amd.com            efer.svme = 1; // Enable svm support for now.
39110554Salexandru.dutu@amd.com            efer.ffxsr = 0; // Turn on fast fxsave and fxrstor.
39210554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_EFER, efer);
39310554Salexandru.dutu@amd.com
39410554Salexandru.dutu@amd.com            //Set up the registers that describe the operating mode.
39510554Salexandru.dutu@amd.com            CR0 cr0 = 0;
39610554Salexandru.dutu@amd.com            cr0.pg = 1; // Turn on paging.
39710554Salexandru.dutu@amd.com            cr0.cd = 0; // Don't disable caching.
39810554Salexandru.dutu@amd.com            cr0.nw = 0; // This is bit is defined to be ignored.
39910554Salexandru.dutu@amd.com            cr0.am = 1; // No alignment checking
40010554Salexandru.dutu@amd.com            cr0.wp = 1; // Supervisor mode can write read only pages
40110554Salexandru.dutu@amd.com            cr0.ne = 1;
40210554Salexandru.dutu@amd.com            cr0.et = 1; // This should always be 1
40310554Salexandru.dutu@amd.com            cr0.ts = 0; // We don't do task switching, so causing fp exceptions
40410554Salexandru.dutu@amd.com                        // would be pointless.
40510554Salexandru.dutu@amd.com            cr0.em = 0; // Allow x87 instructions to execute natively.
40610554Salexandru.dutu@amd.com            cr0.mp = 1; // This doesn't really matter, but the manual suggests
40710554Salexandru.dutu@amd.com                        // setting it to one.
40810554Salexandru.dutu@amd.com            cr0.pe = 1; // We're definitely in protected mode.
40910554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_CR0, cr0);
41010554Salexandru.dutu@amd.com
41110554Salexandru.dutu@amd.com            CR0 cr2 = 0;
41210554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_CR2, cr2);
41310554Salexandru.dutu@amd.com
41412458Sgabeblack@google.com            CR3 cr3 = dynamic_cast<ArchPageTable *>(pTable)->basePtr();
41510554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_CR3, cr3);
41610554Salexandru.dutu@amd.com
41710554Salexandru.dutu@amd.com            CR4 cr4 = 0;
41810554Salexandru.dutu@amd.com            //Turn on pae.
41910554Salexandru.dutu@amd.com            cr4.osxsave = 1; // Enable XSAVE and Proc Extended States
42010554Salexandru.dutu@amd.com            cr4.osxmmexcpt = 1; // Operating System Unmasked Exception
42110554Salexandru.dutu@amd.com            cr4.osfxsr = 1; // Operating System FXSave/FSRSTOR Support
42210554Salexandru.dutu@amd.com            cr4.pce = 0; // Performance-Monitoring Counter Enable
42310554Salexandru.dutu@amd.com            cr4.pge = 0; // Page-Global Enable
42410554Salexandru.dutu@amd.com            cr4.mce = 0; // Machine Check Enable
42510554Salexandru.dutu@amd.com            cr4.pae = 1; // Physical-Address Extension
42610554Salexandru.dutu@amd.com            cr4.pse = 0; // Page Size Extensions
42710554Salexandru.dutu@amd.com            cr4.de = 0; // Debugging Extensions
42810554Salexandru.dutu@amd.com            cr4.tsd = 0; // Time Stamp Disable
42910554Salexandru.dutu@amd.com            cr4.pvi = 0; // Protected-Mode Virtual Interrupts
43010554Salexandru.dutu@amd.com            cr4.vme = 0; // Virtual-8086 Mode Extensions
43110554Salexandru.dutu@amd.com
43210554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_CR4, cr4);
43310554Salexandru.dutu@amd.com
43410554Salexandru.dutu@amd.com            CR4 cr8 = 0;
43510554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_CR8, cr8);
43610554Salexandru.dutu@amd.com
43710554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_MXCSR, 0x1f80);
43810554Salexandru.dutu@amd.com
43910554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_APIC_BASE, 0xfee00900);
44010554Salexandru.dutu@amd.com
44110590Sgabeblack@google.com            tc->setMiscReg(MISCREG_TSG_BASE, GDTVirtAddr);
44210590Sgabeblack@google.com            tc->setMiscReg(MISCREG_TSG_LIMIT, 0xffff);
44310554Salexandru.dutu@amd.com
44410590Sgabeblack@google.com            tc->setMiscReg(MISCREG_IDTR_BASE, IDTVirtAddr);
44510590Sgabeblack@google.com            tc->setMiscReg(MISCREG_IDTR_LIMIT, 0xffff);
44610554Salexandru.dutu@amd.com
44710554Salexandru.dutu@amd.com            /* enabling syscall and sysret */
44810554Salexandru.dutu@amd.com            MiscReg star = ((MiscReg)sret << 48) | ((MiscReg)scall << 32);
44910554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_STAR, star);
45010590Sgabeblack@google.com            MiscReg lstar = (MiscReg)syscallCodeVirtAddr;
45110554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_LSTAR, lstar);
45210590Sgabeblack@google.com            MiscReg sfmask = (1 << 8) | (1 << 10); // TF | DF
45310554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_SF_MASK, sfmask);
4545140Sgblack@eecs.umich.edu        }
4555140Sgblack@eecs.umich.edu
45610590Sgabeblack@google.com        /* Set up the content of the TSS and write it to physical memory. */
4575140Sgblack@eecs.umich.edu
45810554Salexandru.dutu@amd.com        struct {
45910554Salexandru.dutu@amd.com            uint32_t reserved0;        // +00h
46010554Salexandru.dutu@amd.com            uint32_t RSP0_low;         // +04h
46110554Salexandru.dutu@amd.com            uint32_t RSP0_high;        // +08h
46210554Salexandru.dutu@amd.com            uint32_t RSP1_low;         // +0Ch
46310554Salexandru.dutu@amd.com            uint32_t RSP1_high;        // +10h
46410554Salexandru.dutu@amd.com            uint32_t RSP2_low;         // +14h
46510554Salexandru.dutu@amd.com            uint32_t RSP2_high;        // +18h
46610554Salexandru.dutu@amd.com            uint32_t reserved1;        // +1Ch
46710554Salexandru.dutu@amd.com            uint32_t reserved2;        // +20h
46810554Salexandru.dutu@amd.com            uint32_t IST1_low;         // +24h
46910554Salexandru.dutu@amd.com            uint32_t IST1_high;        // +28h
47010554Salexandru.dutu@amd.com            uint32_t IST2_low;         // +2Ch
47110554Salexandru.dutu@amd.com            uint32_t IST2_high;        // +30h
47210554Salexandru.dutu@amd.com            uint32_t IST3_low;         // +34h
47310554Salexandru.dutu@amd.com            uint32_t IST3_high;        // +38h
47410554Salexandru.dutu@amd.com            uint32_t IST4_low;         // +3Ch
47510554Salexandru.dutu@amd.com            uint32_t IST4_high;        // +40h
47610554Salexandru.dutu@amd.com            uint32_t IST5_low;         // +44h
47710554Salexandru.dutu@amd.com            uint32_t IST5_high;        // +48h
47810554Salexandru.dutu@amd.com            uint32_t IST6_low;         // +4Ch
47910554Salexandru.dutu@amd.com            uint32_t IST6_high;        // +50h
48010554Salexandru.dutu@amd.com            uint32_t IST7_low;         // +54h
48110554Salexandru.dutu@amd.com            uint32_t IST7_high;        // +58h
48210554Salexandru.dutu@amd.com            uint32_t reserved3;        // +5Ch
48310554Salexandru.dutu@amd.com            uint32_t reserved4;        // +60h
48410554Salexandru.dutu@amd.com            uint16_t reserved5;        // +64h
48510554Salexandru.dutu@amd.com            uint16_t IO_MapBase;       // +66h
48610554Salexandru.dutu@amd.com        } tss;
4875140Sgblack@eecs.umich.edu
48810554Salexandru.dutu@amd.com        /** setting Interrupt Stack Table */
48910554Salexandru.dutu@amd.com        uint64_t IST_start = ISTVirtAddr + PageBytes;
49010590Sgabeblack@google.com        tss.IST1_low  = IST_start;
49110590Sgabeblack@google.com        tss.IST1_high = IST_start >> 32;
49210554Salexandru.dutu@amd.com        tss.RSP0_low  = tss.IST1_low;
49310554Salexandru.dutu@amd.com        tss.RSP0_high = tss.IST1_high;
49410554Salexandru.dutu@amd.com        tss.RSP1_low  = tss.IST1_low;
49510554Salexandru.dutu@amd.com        tss.RSP1_high = tss.IST1_high;
49610554Salexandru.dutu@amd.com        tss.RSP2_low  = tss.IST1_low;
49710554Salexandru.dutu@amd.com        tss.RSP2_high = tss.IST1_high;
49812458Sgabeblack@google.com        physProxy.writeBlob(tssPhysAddr, (uint8_t *)(&tss), sizeof(tss));
4996140Sgblack@eecs.umich.edu
50010554Salexandru.dutu@amd.com        /* Setting IDT gates */
50110554Salexandru.dutu@amd.com        GateDescriptorLow PFGateLow = 0;
50210590Sgabeblack@google.com        PFGateLow.offsetHigh = bits(PFHandlerVirtAddr, 31, 16);
50310590Sgabeblack@google.com        PFGateLow.offsetLow = bits(PFHandlerVirtAddr, 15, 0);
50410590Sgabeblack@google.com        PFGateLow.selector = csLowPL;
50510554Salexandru.dutu@amd.com        PFGateLow.p = 1;
50610554Salexandru.dutu@amd.com        PFGateLow.dpl = 0;
50710554Salexandru.dutu@amd.com        PFGateLow.type = 0xe;      // gate interrupt type
50810554Salexandru.dutu@amd.com        PFGateLow.IST = 0;         // setting IST to 0 and using RSP0
5096609Sgblack@eecs.umich.edu
51010554Salexandru.dutu@amd.com        GateDescriptorHigh PFGateHigh = 0;
51110590Sgabeblack@google.com        PFGateHigh.offset = bits(PFHandlerVirtAddr, 63, 32);
51210554Salexandru.dutu@amd.com
51310554Salexandru.dutu@amd.com        struct {
51410554Salexandru.dutu@amd.com            uint64_t low;
51510554Salexandru.dutu@amd.com            uint64_t high;
51610554Salexandru.dutu@amd.com        } PFGate = {PFGateLow, PFGateHigh};
51710554Salexandru.dutu@amd.com
51812458Sgabeblack@google.com        physProxy.writeBlob(idtPhysAddr + 0xE0,
51910554Salexandru.dutu@amd.com                            (uint8_t *)(&PFGate), sizeof(PFGate));
52010554Salexandru.dutu@amd.com
52110590Sgabeblack@google.com        /* System call handler */
52210554Salexandru.dutu@amd.com        uint8_t syscallBlob[] = {
52310590Sgabeblack@google.com            // mov    %rax, (0xffffc90000005600)
52410590Sgabeblack@google.com            0x48, 0xa3, 0x00, 0x60, 0x00,
52510590Sgabeblack@google.com            0x00, 0x00, 0xc9, 0xff, 0xff,
52610590Sgabeblack@google.com            // sysret
52710590Sgabeblack@google.com            0x48, 0x0f, 0x07
52810554Salexandru.dutu@amd.com        };
52910554Salexandru.dutu@amd.com
53010554Salexandru.dutu@amd.com        physProxy.writeBlob(syscallCodePhysAddr,
53110554Salexandru.dutu@amd.com                            syscallBlob, sizeof(syscallBlob));
53210554Salexandru.dutu@amd.com
53310554Salexandru.dutu@amd.com        /** Page fault handler */
53410554Salexandru.dutu@amd.com        uint8_t faultBlob[] = {
53510590Sgabeblack@google.com            // mov    %rax, (0xffffc90000005700)
53610590Sgabeblack@google.com            0x48, 0xa3, 0x00, 0x61, 0x00,
53710590Sgabeblack@google.com            0x00, 0x00, 0xc9, 0xff, 0xff,
53810590Sgabeblack@google.com            // add    $0x8, %rsp # skip error
53910590Sgabeblack@google.com            0x48, 0x83, 0xc4, 0x08,
54010590Sgabeblack@google.com            // iretq
54110590Sgabeblack@google.com            0x48, 0xcf
54210554Salexandru.dutu@amd.com        };
54310554Salexandru.dutu@amd.com
54412458Sgabeblack@google.com        physProxy.writeBlob(pfHandlerPhysAddr, faultBlob, sizeof(faultBlob));
54510554Salexandru.dutu@amd.com
54610554Salexandru.dutu@amd.com        MultiLevelPageTable<PageTableOps> *pt =
54710554Salexandru.dutu@amd.com            dynamic_cast<MultiLevelPageTable<PageTableOps> *>(pTable);
54810554Salexandru.dutu@amd.com
54910554Salexandru.dutu@amd.com        /* Syscall handler */
55010554Salexandru.dutu@amd.com        pt->map(syscallCodeVirtAddr, syscallCodePhysAddr, PageBytes, false);
55110554Salexandru.dutu@amd.com        /* GDT */
55212458Sgabeblack@google.com        pt->map(GDTVirtAddr, gdtPhysAddr, PageBytes, false);
55310554Salexandru.dutu@amd.com        /* IDT */
55412458Sgabeblack@google.com        pt->map(IDTVirtAddr, idtPhysAddr, PageBytes, false);
55510554Salexandru.dutu@amd.com        /* TSS */
55612458Sgabeblack@google.com        pt->map(TSSVirtAddr, tssPhysAddr, PageBytes, false);
55710554Salexandru.dutu@amd.com        /* IST */
55812458Sgabeblack@google.com        pt->map(ISTVirtAddr, istPhysAddr, PageBytes, false);
55910554Salexandru.dutu@amd.com        /* PF handler */
56012458Sgabeblack@google.com        pt->map(PFHandlerVirtAddr, pfHandlerPhysAddr, PageBytes, false);
56110554Salexandru.dutu@amd.com        /* MMIO region for m5ops */
56210554Salexandru.dutu@amd.com        pt->map(MMIORegionVirtAddr, MMIORegionPhysAddr, 16*PageBytes, false);
56310554Salexandru.dutu@amd.com    } else {
56410554Salexandru.dutu@amd.com        for (int i = 0; i < contextIds.size(); i++) {
56510554Salexandru.dutu@amd.com            ThreadContext * tc = system->getThreadContext(contextIds[i]);
56610554Salexandru.dutu@amd.com
56710554Salexandru.dutu@amd.com            SegAttr dataAttr = 0;
56810554Salexandru.dutu@amd.com            dataAttr.dpl = 3;
56910554Salexandru.dutu@amd.com            dataAttr.unusable = 0;
57010554Salexandru.dutu@amd.com            dataAttr.defaultSize = 1;
57110554Salexandru.dutu@amd.com            dataAttr.longMode = 1;
57210554Salexandru.dutu@amd.com            dataAttr.avl = 0;
57310554Salexandru.dutu@amd.com            dataAttr.granularity = 1;
57410554Salexandru.dutu@amd.com            dataAttr.present = 1;
57510554Salexandru.dutu@amd.com            dataAttr.type = 3;
57610554Salexandru.dutu@amd.com            dataAttr.writable = 1;
57710554Salexandru.dutu@amd.com            dataAttr.readable = 1;
57810554Salexandru.dutu@amd.com            dataAttr.expandDown = 0;
57910554Salexandru.dutu@amd.com            dataAttr.system = 1;
58010554Salexandru.dutu@amd.com
58111906SBrandon.Potter@amd.com            // Initialize the segment registers.
58211321Ssteve.reinhardt@amd.com            for (int seg = 0; seg < NUM_SEGMENTREGS; seg++) {
58310554Salexandru.dutu@amd.com                tc->setMiscRegNoEffect(MISCREG_SEG_BASE(seg), 0);
58410554Salexandru.dutu@amd.com                tc->setMiscRegNoEffect(MISCREG_SEG_EFF_BASE(seg), 0);
58510554Salexandru.dutu@amd.com                tc->setMiscRegNoEffect(MISCREG_SEG_ATTR(seg), dataAttr);
58610554Salexandru.dutu@amd.com            }
58710554Salexandru.dutu@amd.com
58810554Salexandru.dutu@amd.com            SegAttr csAttr = 0;
58910554Salexandru.dutu@amd.com            csAttr.dpl = 3;
59010554Salexandru.dutu@amd.com            csAttr.unusable = 0;
59110554Salexandru.dutu@amd.com            csAttr.defaultSize = 0;
59210554Salexandru.dutu@amd.com            csAttr.longMode = 1;
59310554Salexandru.dutu@amd.com            csAttr.avl = 0;
59410554Salexandru.dutu@amd.com            csAttr.granularity = 1;
59510554Salexandru.dutu@amd.com            csAttr.present = 1;
59610554Salexandru.dutu@amd.com            csAttr.type = 10;
59710554Salexandru.dutu@amd.com            csAttr.writable = 0;
59810554Salexandru.dutu@amd.com            csAttr.readable = 1;
59910554Salexandru.dutu@amd.com            csAttr.expandDown = 0;
60010554Salexandru.dutu@amd.com            csAttr.system = 1;
60110554Salexandru.dutu@amd.com
60210554Salexandru.dutu@amd.com            tc->setMiscRegNoEffect(MISCREG_CS_ATTR, csAttr);
60310554Salexandru.dutu@amd.com
60410554Salexandru.dutu@amd.com            Efer efer = 0;
60510554Salexandru.dutu@amd.com            efer.sce = 1; // Enable system call extensions.
60610554Salexandru.dutu@amd.com            efer.lme = 1; // Enable long mode.
60710554Salexandru.dutu@amd.com            efer.lma = 1; // Activate long mode.
60810554Salexandru.dutu@amd.com            efer.nxe = 1; // Enable nx support.
60910554Salexandru.dutu@amd.com            efer.svme = 0; // Disable svm support for now. It isn't implemented.
61010554Salexandru.dutu@amd.com            efer.ffxsr = 1; // Turn on fast fxsave and fxrstor.
61110554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_EFER, efer);
61210554Salexandru.dutu@amd.com
61311906SBrandon.Potter@amd.com            // Set up the registers that describe the operating mode.
61410554Salexandru.dutu@amd.com            CR0 cr0 = 0;
61510554Salexandru.dutu@amd.com            cr0.pg = 1; // Turn on paging.
61610554Salexandru.dutu@amd.com            cr0.cd = 0; // Don't disable caching.
61710554Salexandru.dutu@amd.com            cr0.nw = 0; // This is bit is defined to be ignored.
61810554Salexandru.dutu@amd.com            cr0.am = 0; // No alignment checking
61910554Salexandru.dutu@amd.com            cr0.wp = 0; // Supervisor mode can write read only pages
62010554Salexandru.dutu@amd.com            cr0.ne = 1;
62110554Salexandru.dutu@amd.com            cr0.et = 1; // This should always be 1
62210554Salexandru.dutu@amd.com            cr0.ts = 0; // We don't do task switching, so causing fp exceptions
62310554Salexandru.dutu@amd.com                        // would be pointless.
62410554Salexandru.dutu@amd.com            cr0.em = 0; // Allow x87 instructions to execute natively.
62510554Salexandru.dutu@amd.com            cr0.mp = 1; // This doesn't really matter, but the manual suggests
62610554Salexandru.dutu@amd.com                        // setting it to one.
62710554Salexandru.dutu@amd.com            cr0.pe = 1; // We're definitely in protected mode.
62810554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_CR0, cr0);
62910554Salexandru.dutu@amd.com
63010554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_MXCSR, 0x1f80);
63110554Salexandru.dutu@amd.com        }
6325140Sgblack@eecs.umich.edu    }
6334166Sgblack@eecs.umich.edu}
6344166Sgblack@eecs.umich.edu
6354166Sgblack@eecs.umich.eduvoid
63611851Sbrandon.potter@amd.comI386Process::initState()
6374166Sgblack@eecs.umich.edu{
63811851Sbrandon.potter@amd.com    X86Process::initState();
6395956Sgblack@eecs.umich.edu
64011884Sbrandon.potter@amd.com    argsInit(PageBytes);
6415956Sgblack@eecs.umich.edu
64211320Ssteve.reinhardt@amd.com    /*
6435962Sgblack@eecs.umich.edu     * Set up a GDT for this process. The whole GDT wouldn't really be for
6445962Sgblack@eecs.umich.edu     * this process, but the only parts we care about are.
6455962Sgblack@eecs.umich.edu     */
6468601Ssteve.reinhardt@amd.com    allocateMem(_gdtStart, _gdtSize);
6475962Sgblack@eecs.umich.edu    uint64_t zero = 0;
6485962Sgblack@eecs.umich.edu    assert(_gdtSize % sizeof(zero) == 0);
6495962Sgblack@eecs.umich.edu    for (Addr gdtCurrent = _gdtStart;
6505962Sgblack@eecs.umich.edu            gdtCurrent < _gdtStart + _gdtSize; gdtCurrent += sizeof(zero)) {
6518852Sandreas.hansson@arm.com        initVirtMem.write(gdtCurrent, zero);
6525962Sgblack@eecs.umich.edu    }
6535962Sgblack@eecs.umich.edu
6545973Sgblack@eecs.umich.edu    // Set up the vsyscall page for this process.
6558601Ssteve.reinhardt@amd.com    allocateMem(vsyscallPage.base, vsyscallPage.size);
6565973Sgblack@eecs.umich.edu    uint8_t vsyscallBlob[] = {
6575973Sgblack@eecs.umich.edu        0x51,       // push %ecx
6585973Sgblack@eecs.umich.edu        0x52,       // push %edp
6595973Sgblack@eecs.umich.edu        0x55,       // push %ebp
6605973Sgblack@eecs.umich.edu        0x89, 0xe5, // mov %esp, %ebp
6615973Sgblack@eecs.umich.edu        0x0f, 0x34  // sysenter
6625973Sgblack@eecs.umich.edu    };
6638852Sandreas.hansson@arm.com    initVirtMem.writeBlob(vsyscallPage.base + vsyscallPage.vsyscallOffset,
6645973Sgblack@eecs.umich.edu            vsyscallBlob, sizeof(vsyscallBlob));
6655973Sgblack@eecs.umich.edu
6665973Sgblack@eecs.umich.edu    uint8_t vsysexitBlob[] = {
6675973Sgblack@eecs.umich.edu        0x5d,       // pop %ebp
6685973Sgblack@eecs.umich.edu        0x5a,       // pop %edx
6695973Sgblack@eecs.umich.edu        0x59,       // pop %ecx
6705973Sgblack@eecs.umich.edu        0xc3        // ret
6715973Sgblack@eecs.umich.edu    };
6728852Sandreas.hansson@arm.com    initVirtMem.writeBlob(vsyscallPage.base + vsyscallPage.vsysexitOffset,
6735973Sgblack@eecs.umich.edu            vsysexitBlob, sizeof(vsysexitBlob));
6745973Sgblack@eecs.umich.edu
6755956Sgblack@eecs.umich.edu    for (int i = 0; i < contextIds.size(); i++) {
6765956Sgblack@eecs.umich.edu        ThreadContext * tc = system->getThreadContext(contextIds[i]);
6775956Sgblack@eecs.umich.edu
6785956Sgblack@eecs.umich.edu        SegAttr dataAttr = 0;
6796222Sgblack@eecs.umich.edu        dataAttr.dpl = 3;
6806222Sgblack@eecs.umich.edu        dataAttr.unusable = 0;
6816222Sgblack@eecs.umich.edu        dataAttr.defaultSize = 1;
6826222Sgblack@eecs.umich.edu        dataAttr.longMode = 0;
6836222Sgblack@eecs.umich.edu        dataAttr.avl = 0;
6846222Sgblack@eecs.umich.edu        dataAttr.granularity = 1;
6856222Sgblack@eecs.umich.edu        dataAttr.present = 1;
6866222Sgblack@eecs.umich.edu        dataAttr.type = 3;
6875956Sgblack@eecs.umich.edu        dataAttr.writable = 1;
6885956Sgblack@eecs.umich.edu        dataAttr.readable = 1;
6895956Sgblack@eecs.umich.edu        dataAttr.expandDown = 0;
6906222Sgblack@eecs.umich.edu        dataAttr.system = 1;
6915956Sgblack@eecs.umich.edu
69211906SBrandon.Potter@amd.com        // Initialize the segment registers.
69311321Ssteve.reinhardt@amd.com        for (int seg = 0; seg < NUM_SEGMENTREGS; seg++) {
6945956Sgblack@eecs.umich.edu            tc->setMiscRegNoEffect(MISCREG_SEG_BASE(seg), 0);
6955956Sgblack@eecs.umich.edu            tc->setMiscRegNoEffect(MISCREG_SEG_EFF_BASE(seg), 0);
6965956Sgblack@eecs.umich.edu            tc->setMiscRegNoEffect(MISCREG_SEG_ATTR(seg), dataAttr);
6975956Sgblack@eecs.umich.edu            tc->setMiscRegNoEffect(MISCREG_SEG_SEL(seg), 0xB);
6985959Sgblack@eecs.umich.edu            tc->setMiscRegNoEffect(MISCREG_SEG_LIMIT(seg), (uint32_t)(-1));
6995956Sgblack@eecs.umich.edu        }
7005956Sgblack@eecs.umich.edu
7015956Sgblack@eecs.umich.edu        SegAttr csAttr = 0;
7026222Sgblack@eecs.umich.edu        csAttr.dpl = 3;
7036222Sgblack@eecs.umich.edu        csAttr.unusable = 0;
7046222Sgblack@eecs.umich.edu        csAttr.defaultSize = 1;
7056222Sgblack@eecs.umich.edu        csAttr.longMode = 0;
7066222Sgblack@eecs.umich.edu        csAttr.avl = 0;
7076222Sgblack@eecs.umich.edu        csAttr.granularity = 1;
7086222Sgblack@eecs.umich.edu        csAttr.present = 1;
7096222Sgblack@eecs.umich.edu        csAttr.type = 0xa;
7105956Sgblack@eecs.umich.edu        csAttr.writable = 0;
7115956Sgblack@eecs.umich.edu        csAttr.readable = 1;
7125956Sgblack@eecs.umich.edu        csAttr.expandDown = 0;
7136222Sgblack@eecs.umich.edu        csAttr.system = 1;
7145956Sgblack@eecs.umich.edu
7155956Sgblack@eecs.umich.edu        tc->setMiscRegNoEffect(MISCREG_CS_ATTR, csAttr);
7165956Sgblack@eecs.umich.edu
7175962Sgblack@eecs.umich.edu        tc->setMiscRegNoEffect(MISCREG_TSG_BASE, _gdtStart);
7185962Sgblack@eecs.umich.edu        tc->setMiscRegNoEffect(MISCREG_TSG_EFF_BASE, _gdtStart);
7195962Sgblack@eecs.umich.edu        tc->setMiscRegNoEffect(MISCREG_TSG_LIMIT, _gdtStart + _gdtSize - 1);
7205962Sgblack@eecs.umich.edu
7215963Sgblack@eecs.umich.edu        // Set the LDT selector to 0 to deactivate it.
7225963Sgblack@eecs.umich.edu        tc->setMiscRegNoEffect(MISCREG_TSL, 0);
7235963Sgblack@eecs.umich.edu
7246140Sgblack@eecs.umich.edu        Efer efer = 0;
7256140Sgblack@eecs.umich.edu        efer.sce = 1; // Enable system call extensions.
7266140Sgblack@eecs.umich.edu        efer.lme = 1; // Enable long mode.
7276140Sgblack@eecs.umich.edu        efer.lma = 0; // Deactivate long mode.
7286140Sgblack@eecs.umich.edu        efer.nxe = 1; // Enable nx support.
7296140Sgblack@eecs.umich.edu        efer.svme = 0; // Disable svm support for now. It isn't implemented.
7306140Sgblack@eecs.umich.edu        efer.ffxsr = 1; // Turn on fast fxsave and fxrstor.
7316140Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_EFER, efer);
7326140Sgblack@eecs.umich.edu
73311906SBrandon.Potter@amd.com        // Set up the registers that describe the operating mode.
7345956Sgblack@eecs.umich.edu        CR0 cr0 = 0;
7355956Sgblack@eecs.umich.edu        cr0.pg = 1; // Turn on paging.
7365956Sgblack@eecs.umich.edu        cr0.cd = 0; // Don't disable caching.
7375956Sgblack@eecs.umich.edu        cr0.nw = 0; // This is bit is defined to be ignored.
7385956Sgblack@eecs.umich.edu        cr0.am = 0; // No alignment checking
7395956Sgblack@eecs.umich.edu        cr0.wp = 0; // Supervisor mode can write read only pages
7405956Sgblack@eecs.umich.edu        cr0.ne = 1;
7415956Sgblack@eecs.umich.edu        cr0.et = 1; // This should always be 1
7425956Sgblack@eecs.umich.edu        cr0.ts = 0; // We don't do task switching, so causing fp exceptions
7435956Sgblack@eecs.umich.edu                    // would be pointless.
7445956Sgblack@eecs.umich.edu        cr0.em = 0; // Allow x87 instructions to execute natively.
7455956Sgblack@eecs.umich.edu        cr0.mp = 1; // This doesn't really matter, but the manual suggests
7465956Sgblack@eecs.umich.edu                    // setting it to one.
7475956Sgblack@eecs.umich.edu        cr0.pe = 1; // We're definitely in protected mode.
7485956Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_CR0, cr0);
7496609Sgblack@eecs.umich.edu
7506609Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_MXCSR, 0x1f80);
7515956Sgblack@eecs.umich.edu    }
7525956Sgblack@eecs.umich.edu}
7535956Sgblack@eecs.umich.edu
7545956Sgblack@eecs.umich.edutemplate<class IntType>
7555956Sgblack@eecs.umich.eduvoid
75611851Sbrandon.potter@amd.comX86Process::argsInit(int pageSize,
75711884Sbrandon.potter@amd.com                     std::vector<AuxVector<IntType> > extraAuxvs)
7585956Sgblack@eecs.umich.edu{
7595956Sgblack@eecs.umich.edu    int intSize = sizeof(IntType);
7605956Sgblack@eecs.umich.edu
7615956Sgblack@eecs.umich.edu    typedef AuxVector<IntType> auxv_t;
7625973Sgblack@eecs.umich.edu    std::vector<auxv_t> auxv = extraAuxvs;
7635758Shsul@eecs.umich.edu
7644166Sgblack@eecs.umich.edu    string filename;
76511321Ssteve.reinhardt@amd.com    if (argv.size() < 1)
7664166Sgblack@eecs.umich.edu        filename = "";
7674166Sgblack@eecs.umich.edu    else
7684166Sgblack@eecs.umich.edu        filename = argv[0];
7694166Sgblack@eecs.umich.edu
77011906SBrandon.Potter@amd.com    // We want 16 byte alignment
7714849Sgblack@eecs.umich.edu    uint64_t align = 16;
7724166Sgblack@eecs.umich.edu
77311389Sbrandon.potter@amd.com    // Patch the ld_bias for dynamic executables.
77411389Sbrandon.potter@amd.com    updateBias();
77511389Sbrandon.potter@amd.com
7764166Sgblack@eecs.umich.edu    // load object file into target memory
7774166Sgblack@eecs.umich.edu    objFile->loadSections(initVirtMem);
7784166Sgblack@eecs.umich.edu
7794793Sgblack@eecs.umich.edu    enum X86CpuFeature {
7804793Sgblack@eecs.umich.edu        X86_OnboardFPU = 1 << 0,
7814793Sgblack@eecs.umich.edu        X86_VirtualModeExtensions = 1 << 1,
7824793Sgblack@eecs.umich.edu        X86_DebuggingExtensions = 1 << 2,
7834793Sgblack@eecs.umich.edu        X86_PageSizeExtensions = 1 << 3,
7844777Sgblack@eecs.umich.edu
7854793Sgblack@eecs.umich.edu        X86_TimeStampCounter = 1 << 4,
7864793Sgblack@eecs.umich.edu        X86_ModelSpecificRegisters = 1 << 5,
7874793Sgblack@eecs.umich.edu        X86_PhysicalAddressExtensions = 1 << 6,
7884793Sgblack@eecs.umich.edu        X86_MachineCheckExtensions = 1 << 7,
7894777Sgblack@eecs.umich.edu
7904793Sgblack@eecs.umich.edu        X86_CMPXCHG8Instruction = 1 << 8,
7914793Sgblack@eecs.umich.edu        X86_OnboardAPIC = 1 << 9,
7924793Sgblack@eecs.umich.edu        X86_SYSENTER_SYSEXIT = 1 << 11,
7934793Sgblack@eecs.umich.edu
7944793Sgblack@eecs.umich.edu        X86_MemoryTypeRangeRegisters = 1 << 12,
7954793Sgblack@eecs.umich.edu        X86_PageGlobalEnable = 1 << 13,
7964793Sgblack@eecs.umich.edu        X86_MachineCheckArchitecture = 1 << 14,
7974793Sgblack@eecs.umich.edu        X86_CMOVInstruction = 1 << 15,
7984793Sgblack@eecs.umich.edu
7994793Sgblack@eecs.umich.edu        X86_PageAttributeTable = 1 << 16,
8004793Sgblack@eecs.umich.edu        X86_36BitPSEs = 1 << 17,
8014793Sgblack@eecs.umich.edu        X86_ProcessorSerialNumber = 1 << 18,
8024793Sgblack@eecs.umich.edu        X86_CLFLUSHInstruction = 1 << 19,
8034793Sgblack@eecs.umich.edu
8044793Sgblack@eecs.umich.edu        X86_DebugTraceStore = 1 << 21,
8054793Sgblack@eecs.umich.edu        X86_ACPIViaMSR = 1 << 22,
8064793Sgblack@eecs.umich.edu        X86_MultimediaExtensions = 1 << 23,
8074793Sgblack@eecs.umich.edu
8084793Sgblack@eecs.umich.edu        X86_FXSAVE_FXRSTOR = 1 << 24,
8094793Sgblack@eecs.umich.edu        X86_StreamingSIMDExtensions = 1 << 25,
8104793Sgblack@eecs.umich.edu        X86_StreamingSIMDExtensions2 = 1 << 26,
8114793Sgblack@eecs.umich.edu        X86_CPUSelfSnoop = 1 << 27,
8124793Sgblack@eecs.umich.edu
8134793Sgblack@eecs.umich.edu        X86_HyperThreading = 1 << 28,
8144793Sgblack@eecs.umich.edu        X86_AutomaticClockControl = 1 << 29,
8154793Sgblack@eecs.umich.edu        X86_IA64Processor = 1 << 30
8164166Sgblack@eecs.umich.edu    };
8174166Sgblack@eecs.umich.edu
81811389Sbrandon.potter@amd.com    // Setup the auxiliary vectors. These will already have endian
81911389Sbrandon.potter@amd.com    // conversion. Auxiliary vectors are loaded only for elf formatted
82011389Sbrandon.potter@amd.com    // executables; the auxv is responsible for passing information from
82111389Sbrandon.potter@amd.com    // the OS to the interpreter.
8224166Sgblack@eecs.umich.edu    ElfObject * elfObject = dynamic_cast<ElfObject *>(objFile);
82310590Sgabeblack@google.com    if (elfObject) {
8244793Sgblack@eecs.umich.edu        uint64_t features =
8254793Sgblack@eecs.umich.edu            X86_OnboardFPU |
8264793Sgblack@eecs.umich.edu            X86_VirtualModeExtensions |
8274793Sgblack@eecs.umich.edu            X86_DebuggingExtensions |
8284793Sgblack@eecs.umich.edu            X86_PageSizeExtensions |
8294793Sgblack@eecs.umich.edu            X86_TimeStampCounter |
8304793Sgblack@eecs.umich.edu            X86_ModelSpecificRegisters |
8314793Sgblack@eecs.umich.edu            X86_PhysicalAddressExtensions |
8324793Sgblack@eecs.umich.edu            X86_MachineCheckExtensions |
8334793Sgblack@eecs.umich.edu            X86_CMPXCHG8Instruction |
8344793Sgblack@eecs.umich.edu            X86_OnboardAPIC |
8354793Sgblack@eecs.umich.edu            X86_SYSENTER_SYSEXIT |
8364793Sgblack@eecs.umich.edu            X86_MemoryTypeRangeRegisters |
8374793Sgblack@eecs.umich.edu            X86_PageGlobalEnable |
8384793Sgblack@eecs.umich.edu            X86_MachineCheckArchitecture |
8394793Sgblack@eecs.umich.edu            X86_CMOVInstruction |
8404793Sgblack@eecs.umich.edu            X86_PageAttributeTable |
8414793Sgblack@eecs.umich.edu            X86_36BitPSEs |
8424793Sgblack@eecs.umich.edu//            X86_ProcessorSerialNumber |
8434793Sgblack@eecs.umich.edu            X86_CLFLUSHInstruction |
8444793Sgblack@eecs.umich.edu//            X86_DebugTraceStore |
8454793Sgblack@eecs.umich.edu//            X86_ACPIViaMSR |
8464793Sgblack@eecs.umich.edu            X86_MultimediaExtensions |
8474793Sgblack@eecs.umich.edu            X86_FXSAVE_FXRSTOR |
8484793Sgblack@eecs.umich.edu            X86_StreamingSIMDExtensions |
8494793Sgblack@eecs.umich.edu            X86_StreamingSIMDExtensions2 |
8504793Sgblack@eecs.umich.edu//            X86_CPUSelfSnoop |
8514793Sgblack@eecs.umich.edu//            X86_HyperThreading |
8524793Sgblack@eecs.umich.edu//            X86_AutomaticClockControl |
8534793Sgblack@eecs.umich.edu//            X86_IA64Processor |
8544793Sgblack@eecs.umich.edu            0;
8554793Sgblack@eecs.umich.edu
85611906SBrandon.Potter@amd.com        // Bits which describe the system hardware capabilities
85711906SBrandon.Potter@amd.com        // XXX Figure out what these should be
8584793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_HWCAP, features));
85911906SBrandon.Potter@amd.com        // The system page size
86010318Sandreas.hansson@arm.com        auxv.push_back(auxv_t(M5_AT_PAGESZ, X86ISA::PageBytes));
86111906SBrandon.Potter@amd.com        // Frequency at which times() increments
86211906SBrandon.Potter@amd.com        // Defined to be 100 in the kernel source.
8634793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_CLKTCK, 100));
86411389Sbrandon.potter@amd.com        // This is the virtual address of the program header tables if they
86511389Sbrandon.potter@amd.com        // appear in the executable image.
8664793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PHDR, elfObject->programHeaderTable()));
8674166Sgblack@eecs.umich.edu        // This is the size of a program header entry from the elf file.
8684793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PHENT, elfObject->programHeaderSize()));
8694166Sgblack@eecs.umich.edu        // This is the number of program headers from the original elf file.
8704793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PHNUM, elfObject->programHeaderCount()));
87111389Sbrandon.potter@amd.com        // This is the base address of the ELF interpreter; it should be
87211389Sbrandon.potter@amd.com        // zero for static executables or contain the base address for
87311389Sbrandon.potter@amd.com        // dynamic executables.
87411389Sbrandon.potter@amd.com        auxv.push_back(auxv_t(M5_AT_BASE, getBias()));
87511906SBrandon.Potter@amd.com        // XXX Figure out what this should be.
8764793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_FLAGS, 0));
87711906SBrandon.Potter@amd.com        // The entry point to the program
8784793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_ENTRY, objFile->entryPoint()));
87911906SBrandon.Potter@amd.com        // Different user and group IDs
8804793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_UID, uid()));
8814793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_EUID, euid()));
8824793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_GID, gid()));
8834793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_EGID, egid()));
88411906SBrandon.Potter@amd.com        // Whether to enable "secure mode" in the executable
8854793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_SECURE, 0));
88611906SBrandon.Potter@amd.com        // The address of 16 "random" bytes.
8877073Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_RANDOM, 0));
88811906SBrandon.Potter@amd.com        // The name of the program
8897073Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_EXECFN, 0));
89011906SBrandon.Potter@amd.com        // The platform string
8914793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PLATFORM, 0));
8924166Sgblack@eecs.umich.edu    }
8934166Sgblack@eecs.umich.edu
89411906SBrandon.Potter@amd.com    // Figure out how big the initial stack needs to be
8954166Sgblack@eecs.umich.edu
8964849Sgblack@eecs.umich.edu    // A sentry NULL void pointer at the top of the stack.
8974849Sgblack@eecs.umich.edu    int sentry_size = intSize;
8984166Sgblack@eecs.umich.edu
89911906SBrandon.Potter@amd.com    // This is the name of the file which is present on the initial stack
90011906SBrandon.Potter@amd.com    // It's purpose is to let the user space linker examine the original file.
9014847Sgblack@eecs.umich.edu    int file_name_size = filename.size() + 1;
9024793Sgblack@eecs.umich.edu
9037073Sgblack@eecs.umich.edu    const int numRandomBytes = 16;
9047073Sgblack@eecs.umich.edu    int aux_data_size = numRandomBytes;
9057073Sgblack@eecs.umich.edu
9064793Sgblack@eecs.umich.edu    string platform = "x86_64";
9077073Sgblack@eecs.umich.edu    aux_data_size += platform.size() + 1;
9084166Sgblack@eecs.umich.edu
9094166Sgblack@eecs.umich.edu    int env_data_size = 0;
91010590Sgabeblack@google.com    for (int i = 0; i < envp.size(); ++i)
9114847Sgblack@eecs.umich.edu        env_data_size += envp[i].size() + 1;
9124166Sgblack@eecs.umich.edu    int arg_data_size = 0;
91310590Sgabeblack@google.com    for (int i = 0; i < argv.size(); ++i)
9144847Sgblack@eecs.umich.edu        arg_data_size += argv[i].size() + 1;
9154166Sgblack@eecs.umich.edu
91611906SBrandon.Potter@amd.com    // The info_block needs to be padded so its size is a multiple of the
91711906SBrandon.Potter@amd.com    // alignment mask. Also, it appears that there needs to be at least some
91811906SBrandon.Potter@amd.com    // padding, so if the size is already a multiple, we need to increase it
91911906SBrandon.Potter@amd.com    // anyway.
9204849Sgblack@eecs.umich.edu    int base_info_block_size =
9214849Sgblack@eecs.umich.edu        sentry_size + file_name_size + env_data_size + arg_data_size;
9224166Sgblack@eecs.umich.edu
9234849Sgblack@eecs.umich.edu    int info_block_size = roundUp(base_info_block_size, align);
9244849Sgblack@eecs.umich.edu
9254849Sgblack@eecs.umich.edu    int info_block_padding = info_block_size - base_info_block_size;
9264166Sgblack@eecs.umich.edu
92711906SBrandon.Potter@amd.com    // Each auxiliary vector is two 8 byte words
9284166Sgblack@eecs.umich.edu    int aux_array_size = intSize * 2 * (auxv.size() + 1);
9294166Sgblack@eecs.umich.edu
9304166Sgblack@eecs.umich.edu    int envp_array_size = intSize * (envp.size() + 1);
9314166Sgblack@eecs.umich.edu    int argv_array_size = intSize * (argv.size() + 1);
9324166Sgblack@eecs.umich.edu
9334166Sgblack@eecs.umich.edu    int argc_size = intSize;
9344166Sgblack@eecs.umich.edu
93511906SBrandon.Potter@amd.com    // Figure out the size of the contents of the actual initial frame
9364849Sgblack@eecs.umich.edu    int frame_size =
9374166Sgblack@eecs.umich.edu        aux_array_size +
9384166Sgblack@eecs.umich.edu        envp_array_size +
9394166Sgblack@eecs.umich.edu        argv_array_size +
9404607Sgblack@eecs.umich.edu        argc_size;
9414166Sgblack@eecs.umich.edu
94211906SBrandon.Potter@amd.com    // There needs to be padding after the auxiliary vector data so that the
94311906SBrandon.Potter@amd.com    // very bottom of the stack is aligned properly.
9444849Sgblack@eecs.umich.edu    int partial_size = frame_size + aux_data_size;
9454849Sgblack@eecs.umich.edu    int aligned_partial_size = roundUp(partial_size, align);
9464849Sgblack@eecs.umich.edu    int aux_padding = aligned_partial_size - partial_size;
9474849Sgblack@eecs.umich.edu
9484849Sgblack@eecs.umich.edu    int space_needed =
9494849Sgblack@eecs.umich.edu        info_block_size +
9504849Sgblack@eecs.umich.edu        aux_data_size +
9514849Sgblack@eecs.umich.edu        aux_padding +
9524849Sgblack@eecs.umich.edu        frame_size;
9534849Sgblack@eecs.umich.edu
95411905SBrandon.Potter@amd.com    Addr stack_base = memState->getStackBase();
95511905SBrandon.Potter@amd.com
95611905SBrandon.Potter@amd.com    Addr stack_min = stack_base - space_needed;
95711905SBrandon.Potter@amd.com    stack_min = roundDown(stack_min, align);
95811905SBrandon.Potter@amd.com
95911905SBrandon.Potter@amd.com    unsigned stack_size = stack_base - stack_min;
96011905SBrandon.Potter@amd.com    stack_size = roundUp(stack_size, pageSize);
96111905SBrandon.Potter@amd.com    memState->setStackSize(stack_size);
9624166Sgblack@eecs.umich.edu
9634166Sgblack@eecs.umich.edu    // map memory
96411905SBrandon.Potter@amd.com    Addr stack_end = roundDown(stack_base - stack_size, pageSize);
96510554Salexandru.dutu@amd.com
96611905SBrandon.Potter@amd.com    DPRINTF(Stack, "Mapping the stack: 0x%x %dB\n", stack_end, stack_size);
96711905SBrandon.Potter@amd.com    allocateMem(stack_end, stack_size);
9684166Sgblack@eecs.umich.edu
9694166Sgblack@eecs.umich.edu    // map out initial stack contents
97011905SBrandon.Potter@amd.com    IntType sentry_base = stack_base - sentry_size;
9715956Sgblack@eecs.umich.edu    IntType file_name_base = sentry_base - file_name_size;
9725956Sgblack@eecs.umich.edu    IntType env_data_base = file_name_base - env_data_size;
9735956Sgblack@eecs.umich.edu    IntType arg_data_base = env_data_base - arg_data_size;
9745956Sgblack@eecs.umich.edu    IntType aux_data_base = arg_data_base - info_block_padding - aux_data_size;
9755956Sgblack@eecs.umich.edu    IntType auxv_array_base = aux_data_base - aux_array_size - aux_padding;
9765956Sgblack@eecs.umich.edu    IntType envp_array_base = auxv_array_base - envp_array_size;
9775956Sgblack@eecs.umich.edu    IntType argv_array_base = envp_array_base - argv_array_size;
9785956Sgblack@eecs.umich.edu    IntType argc_base = argv_array_base - argc_size;
9794166Sgblack@eecs.umich.edu
9805941Sgblack@eecs.umich.edu    DPRINTF(Stack, "The addresses of items on the initial stack:\n");
9815941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - file name\n", file_name_base);
9825941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - env data\n", env_data_base);
9835941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - arg data\n", arg_data_base);
9845941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - aux data\n", aux_data_base);
9855941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - auxv array\n", auxv_array_base);
9865941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - envp array\n", envp_array_base);
9875941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - argv array\n", argv_array_base);
9885941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - argc \n", argc_base);
98911905SBrandon.Potter@amd.com    DPRINTF(Stack, "0x%x - stack min\n", stack_min);
9904166Sgblack@eecs.umich.edu
9914166Sgblack@eecs.umich.edu    // write contents to stack
9924166Sgblack@eecs.umich.edu
9934166Sgblack@eecs.umich.edu    // figure out argc
9945956Sgblack@eecs.umich.edu    IntType argc = argv.size();
9955956Sgblack@eecs.umich.edu    IntType guestArgc = X86ISA::htog(argc);
9964166Sgblack@eecs.umich.edu
99711906SBrandon.Potter@amd.com    // Write out the sentry void *
9985956Sgblack@eecs.umich.edu    IntType sentry_NULL = 0;
99911906SBrandon.Potter@amd.com    initVirtMem.writeBlob(sentry_base, (uint8_t*)&sentry_NULL, sentry_size);
10004166Sgblack@eecs.umich.edu
100111906SBrandon.Potter@amd.com    // Write the file name
10028852Sandreas.hansson@arm.com    initVirtMem.writeString(file_name_base, filename.c_str());
10034166Sgblack@eecs.umich.edu
100411906SBrandon.Potter@amd.com    // Fix up the aux vectors which point to data
10057073Sgblack@eecs.umich.edu    assert(auxv[auxv.size() - 3].a_type == M5_AT_RANDOM);
10067073Sgblack@eecs.umich.edu    auxv[auxv.size() - 3].a_val = aux_data_base;
10077073Sgblack@eecs.umich.edu    assert(auxv[auxv.size() - 2].a_type == M5_AT_EXECFN);
10087073Sgblack@eecs.umich.edu    auxv[auxv.size() - 2].a_val = argv_array_base;
10097073Sgblack@eecs.umich.edu    assert(auxv[auxv.size() - 1].a_type == M5_AT_PLATFORM);
10107073Sgblack@eecs.umich.edu    auxv[auxv.size() - 1].a_val = aux_data_base + numRandomBytes;
10114793Sgblack@eecs.umich.edu
101211906SBrandon.Potter@amd.com
101311906SBrandon.Potter@amd.com    // Copy the aux stuff
101410590Sgabeblack@google.com    for (int x = 0; x < auxv.size(); x++) {
10158852Sandreas.hansson@arm.com        initVirtMem.writeBlob(auxv_array_base + x * 2 * intSize,
10164166Sgblack@eecs.umich.edu                (uint8_t*)&(auxv[x].a_type), intSize);
10178852Sandreas.hansson@arm.com        initVirtMem.writeBlob(auxv_array_base + (x * 2 + 1) * intSize,
10184166Sgblack@eecs.umich.edu                (uint8_t*)&(auxv[x].a_val), intSize);
10194166Sgblack@eecs.umich.edu    }
102011906SBrandon.Potter@amd.com    // Write out the terminating zeroed auxiliary vector
10214166Sgblack@eecs.umich.edu    const uint64_t zero = 0;
102211326Ssteve.reinhardt@amd.com    initVirtMem.writeBlob(auxv_array_base + auxv.size() * 2 * intSize,
102311326Ssteve.reinhardt@amd.com                          (uint8_t*)&zero, intSize);
102411326Ssteve.reinhardt@amd.com    initVirtMem.writeBlob(auxv_array_base + (auxv.size() * 2 + 1) * intSize,
102511326Ssteve.reinhardt@amd.com                          (uint8_t*)&zero, intSize);
10264166Sgblack@eecs.umich.edu
10278852Sandreas.hansson@arm.com    initVirtMem.writeString(aux_data_base, platform.c_str());
10284793Sgblack@eecs.umich.edu
10294166Sgblack@eecs.umich.edu    copyStringArray(envp, envp_array_base, env_data_base, initVirtMem);
10304166Sgblack@eecs.umich.edu    copyStringArray(argv, argv_array_base, arg_data_base, initVirtMem);
10314166Sgblack@eecs.umich.edu
10328852Sandreas.hansson@arm.com    initVirtMem.writeBlob(argc_base, (uint8_t*)&guestArgc, intSize);
10334166Sgblack@eecs.umich.edu
10345713Shsul@eecs.umich.edu    ThreadContext *tc = system->getThreadContext(contextIds[0]);
103511906SBrandon.Potter@amd.com    // Set the stack pointer register
103611905SBrandon.Potter@amd.com    tc->setIntReg(StackPointerReg, stack_min);
10374166Sgblack@eecs.umich.edu
10385246Sgblack@eecs.umich.edu    // There doesn't need to be any segment base added in since we're dealing
10395246Sgblack@eecs.umich.edu    // with the flat segmentation model.
104011389Sbrandon.potter@amd.com    tc->pcState(getStartPC());
10414166Sgblack@eecs.umich.edu
104211906SBrandon.Potter@amd.com    // Align the "stack_min" to a page boundary.
104311905SBrandon.Potter@amd.com    memState->setStackMin(roundDown(stack_min, pageSize));
10444166Sgblack@eecs.umich.edu}
10455956Sgblack@eecs.umich.edu
10465956Sgblack@eecs.umich.eduvoid
104711884Sbrandon.potter@amd.comX86_64Process::argsInit(int pageSize)
10485956Sgblack@eecs.umich.edu{
10495973Sgblack@eecs.umich.edu    std::vector<AuxVector<uint64_t> > extraAuxvs;
10507073Sgblack@eecs.umich.edu    extraAuxvs.push_back(AuxVector<uint64_t>(M5_AT_SYSINFO_EHDR,
10517073Sgblack@eecs.umich.edu                vsyscallPage.base));
105211851Sbrandon.potter@amd.com    X86Process::argsInit<uint64_t>(pageSize, extraAuxvs);
10535956Sgblack@eecs.umich.edu}
10545956Sgblack@eecs.umich.edu
10555956Sgblack@eecs.umich.eduvoid
105611884Sbrandon.potter@amd.comI386Process::argsInit(int pageSize)
10575956Sgblack@eecs.umich.edu{
10585973Sgblack@eecs.umich.edu    std::vector<AuxVector<uint32_t> > extraAuxvs;
10595973Sgblack@eecs.umich.edu    //Tell the binary where the vsyscall part of the vsyscall page is.
10607073Sgblack@eecs.umich.edu    extraAuxvs.push_back(AuxVector<uint32_t>(M5_AT_SYSINFO,
10615973Sgblack@eecs.umich.edu                vsyscallPage.base + vsyscallPage.vsyscallOffset));
10627073Sgblack@eecs.umich.edu    extraAuxvs.push_back(AuxVector<uint32_t>(M5_AT_SYSINFO_EHDR,
10637073Sgblack@eecs.umich.edu                vsyscallPage.base));
106411851Sbrandon.potter@amd.com    X86Process::argsInit<uint32_t>(pageSize, extraAuxvs);
10655956Sgblack@eecs.umich.edu}
10665958Sgblack@eecs.umich.edu
10675958Sgblack@eecs.umich.eduvoid
106811851Sbrandon.potter@amd.comX86Process::setSyscallReturn(ThreadContext *tc, SyscallReturn retval)
10695958Sgblack@eecs.umich.edu{
107010223Ssteve.reinhardt@amd.com    tc->setIntReg(INTREG_RAX, retval.encodedValue());
10715958Sgblack@eecs.umich.edu}
10725958Sgblack@eecs.umich.edu
10735958Sgblack@eecs.umich.eduX86ISA::IntReg
107411851Sbrandon.potter@amd.comX86_64Process::getSyscallArg(ThreadContext *tc, int &i)
10755958Sgblack@eecs.umich.edu{
10765958Sgblack@eecs.umich.edu    assert(i < NumArgumentRegs);
10776701Sgblack@eecs.umich.edu    return tc->readIntReg(ArgumentReg[i++]);
10785958Sgblack@eecs.umich.edu}
10795958Sgblack@eecs.umich.edu
10805958Sgblack@eecs.umich.eduvoid
108111851Sbrandon.potter@amd.comX86_64Process::setSyscallArg(ThreadContext *tc, int i, X86ISA::IntReg val)
10825958Sgblack@eecs.umich.edu{
10835958Sgblack@eecs.umich.edu    assert(i < NumArgumentRegs);
10845958Sgblack@eecs.umich.edu    return tc->setIntReg(ArgumentReg[i], val);
10855958Sgblack@eecs.umich.edu}
10865958Sgblack@eecs.umich.edu
108711886Sbrandon.potter@amd.comvoid
108811886Sbrandon.potter@amd.comX86_64Process::clone(ThreadContext *old_tc, ThreadContext *new_tc,
108911886Sbrandon.potter@amd.com                     Process *p, TheISA::IntReg flags)
109011886Sbrandon.potter@amd.com{
109111886Sbrandon.potter@amd.com    X86Process::clone(old_tc, new_tc, p, flags);
109211886Sbrandon.potter@amd.com    ((X86_64Process*)p)->vsyscallPage = vsyscallPage;
109311886Sbrandon.potter@amd.com}
109411886Sbrandon.potter@amd.com
10955958Sgblack@eecs.umich.eduX86ISA::IntReg
109611851Sbrandon.potter@amd.comI386Process::getSyscallArg(ThreadContext *tc, int &i)
10975958Sgblack@eecs.umich.edu{
10985959Sgblack@eecs.umich.edu    assert(i < NumArgumentRegs32);
10996701Sgblack@eecs.umich.edu    return tc->readIntReg(ArgumentReg32[i++]);
11006701Sgblack@eecs.umich.edu}
11016701Sgblack@eecs.umich.edu
11026701Sgblack@eecs.umich.eduX86ISA::IntReg
110311851Sbrandon.potter@amd.comI386Process::getSyscallArg(ThreadContext *tc, int &i, int width)
11046701Sgblack@eecs.umich.edu{
11056701Sgblack@eecs.umich.edu    assert(width == 32 || width == 64);
11066701Sgblack@eecs.umich.edu    assert(i < NumArgumentRegs);
11076701Sgblack@eecs.umich.edu    uint64_t retVal = tc->readIntReg(ArgumentReg32[i++]) & mask(32);
11086701Sgblack@eecs.umich.edu    if (width == 64)
11096701Sgblack@eecs.umich.edu        retVal |= ((uint64_t)tc->readIntReg(ArgumentReg[i++]) << 32);
11106701Sgblack@eecs.umich.edu    return retVal;
11115958Sgblack@eecs.umich.edu}
11125958Sgblack@eecs.umich.edu
11135958Sgblack@eecs.umich.eduvoid
111411851Sbrandon.potter@amd.comI386Process::setSyscallArg(ThreadContext *tc, int i, X86ISA::IntReg val)
11155958Sgblack@eecs.umich.edu{
11165959Sgblack@eecs.umich.edu    assert(i < NumArgumentRegs);
11175959Sgblack@eecs.umich.edu    return tc->setIntReg(ArgumentReg[i], val);
11185958Sgblack@eecs.umich.edu}
111911886Sbrandon.potter@amd.com
112011886Sbrandon.potter@amd.comvoid
112111886Sbrandon.potter@amd.comI386Process::clone(ThreadContext *old_tc, ThreadContext *new_tc,
112211886Sbrandon.potter@amd.com                   Process *p, TheISA::IntReg flags)
112311886Sbrandon.potter@amd.com{
112411886Sbrandon.potter@amd.com    X86Process::clone(old_tc, new_tc, p, flags);
112511886Sbrandon.potter@amd.com    ((I386Process*)p)->vsyscallPage = vsyscallPage;
112611886Sbrandon.potter@amd.com}
1127