process.cc revision 11794
14166Sgblack@eecs.umich.edu/*
210554Salexandru.dutu@amd.com * Copyright (c) 2014 Advanced Micro Devices, Inc.
37087Snate@binkert.org * Copyright (c) 2007 The Hewlett-Packard Development Company
47087Snate@binkert.org * All rights reserved.
57087Snate@binkert.org *
67087Snate@binkert.org * The license below extends only to copyright in the software and shall
77087Snate@binkert.org * not be construed as granting a license to any other intellectual
87087Snate@binkert.org * property including but not limited to intellectual property relating
97087Snate@binkert.org * to a hardware implementation of the functionality of the software
107087Snate@binkert.org * licensed hereunder.  You may use the software subject to the license
117087Snate@binkert.org * terms below provided that you ensure that this notice is replicated
127087Snate@binkert.org * unmodified and in its entirety in all distributions of the software,
137087Snate@binkert.org * modified or unmodified, in source code or in binary form.
147087Snate@binkert.org *
154166Sgblack@eecs.umich.edu * Copyright (c) 2003-2006 The Regents of The University of Michigan
164166Sgblack@eecs.umich.edu * All rights reserved.
174166Sgblack@eecs.umich.edu *
184166Sgblack@eecs.umich.edu * Redistribution and use in source and binary forms, with or without
194166Sgblack@eecs.umich.edu * modification, are permitted provided that the following conditions are
204166Sgblack@eecs.umich.edu * met: redistributions of source code must retain the above copyright
214166Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer;
224166Sgblack@eecs.umich.edu * redistributions in binary form must reproduce the above copyright
234166Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the
244166Sgblack@eecs.umich.edu * documentation and/or other materials provided with the distribution;
254166Sgblack@eecs.umich.edu * neither the name of the copyright holders nor the names of its
264166Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from
274166Sgblack@eecs.umich.edu * this software without specific prior written permission.
284166Sgblack@eecs.umich.edu *
294166Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
304166Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
314166Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
324166Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
334166Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
344166Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
354166Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
364166Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
374166Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
384166Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
394166Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
404166Sgblack@eecs.umich.edu *
414166Sgblack@eecs.umich.edu * Authors: Gabe Black
424166Sgblack@eecs.umich.edu *          Ali Saidi
434166Sgblack@eecs.umich.edu */
444166Sgblack@eecs.umich.edu
4511793Sbrandon.potter@amd.com#include "arch/x86/process.hh"
4611793Sbrandon.potter@amd.com
4711793Sbrandon.potter@amd.com#include "arch/x86/isa_traits.hh"
488229Snate@binkert.org#include "arch/x86/regs/misc.hh"
498229Snate@binkert.org#include "arch/x86/regs/segment.hh"
5010554Salexandru.dutu@amd.com#include "arch/x86/system.hh"
514166Sgblack@eecs.umich.edu#include "arch/x86/types.hh"
528229Snate@binkert.org#include "base/loader/elf_object.hh"
534166Sgblack@eecs.umich.edu#include "base/loader/object_file.hh"
544166Sgblack@eecs.umich.edu#include "base/misc.hh"
555004Sgblack@eecs.umich.edu#include "base/trace.hh"
564166Sgblack@eecs.umich.edu#include "cpu/thread_context.hh"
578232Snate@binkert.org#include "debug/Stack.hh"
5810554Salexandru.dutu@amd.com#include "mem/multi_level_page_table.hh"
594166Sgblack@eecs.umich.edu#include "mem/page_table.hh"
604434Ssaidi@eecs.umich.edu#include "sim/process_impl.hh"
6111794Sbrandon.potter@amd.com#include "sim/syscall_desc.hh"
624166Sgblack@eecs.umich.edu#include "sim/system.hh"
634166Sgblack@eecs.umich.edu
644166Sgblack@eecs.umich.eduusing namespace std;
654166Sgblack@eecs.umich.eduusing namespace X86ISA;
664166Sgblack@eecs.umich.edu
675958Sgblack@eecs.umich.edustatic const int ArgumentReg[] = {
685958Sgblack@eecs.umich.edu    INTREG_RDI,
695958Sgblack@eecs.umich.edu    INTREG_RSI,
705958Sgblack@eecs.umich.edu    INTREG_RDX,
715958Sgblack@eecs.umich.edu    //This argument register is r10 for syscalls and rcx for C.
725958Sgblack@eecs.umich.edu    INTREG_R10W,
735958Sgblack@eecs.umich.edu    //INTREG_RCX,
745958Sgblack@eecs.umich.edu    INTREG_R8W,
755958Sgblack@eecs.umich.edu    INTREG_R9W
765958Sgblack@eecs.umich.edu};
7711704Santhony.gutierrez@amd.com
7811704Santhony.gutierrez@amd.comstatic const int NumArgumentRegs M5_VAR_USED =
7911704Santhony.gutierrez@amd.com    sizeof(ArgumentReg) / sizeof(const int);
8011704Santhony.gutierrez@amd.com
815959Sgblack@eecs.umich.edustatic const int ArgumentReg32[] = {
825959Sgblack@eecs.umich.edu    INTREG_EBX,
835959Sgblack@eecs.umich.edu    INTREG_ECX,
845959Sgblack@eecs.umich.edu    INTREG_EDX,
855959Sgblack@eecs.umich.edu    INTREG_ESI,
865959Sgblack@eecs.umich.edu    INTREG_EDI,
8711385Sbrandon.potter@amd.com    INTREG_EBP
885959Sgblack@eecs.umich.edu};
8911704Santhony.gutierrez@amd.com
9011704Santhony.gutierrez@amd.comstatic const int NumArgumentRegs32 M5_VAR_USED =
9111704Santhony.gutierrez@amd.com    sizeof(ArgumentReg) / sizeof(const int);
924166Sgblack@eecs.umich.edu
935956Sgblack@eecs.umich.eduX86LiveProcess::X86LiveProcess(LiveProcessParams * params, ObjectFile *objFile,
945956Sgblack@eecs.umich.edu        SyscallDesc *_syscallDescs, int _numSyscallDescs) :
955956Sgblack@eecs.umich.edu    LiveProcess(params, objFile), syscallDescs(_syscallDescs),
965956Sgblack@eecs.umich.edu    numSyscallDescs(_numSyscallDescs)
974166Sgblack@eecs.umich.edu{
984166Sgblack@eecs.umich.edu    brk_point = objFile->dataBase() + objFile->dataSize() + objFile->bssSize();
9910318Sandreas.hansson@arm.com    brk_point = roundUp(brk_point, PageBytes);
1005956Sgblack@eecs.umich.edu}
1014166Sgblack@eecs.umich.edu
1025956Sgblack@eecs.umich.eduX86_64LiveProcess::X86_64LiveProcess(LiveProcessParams *params,
1035956Sgblack@eecs.umich.edu        ObjectFile *objFile, SyscallDesc *_syscallDescs,
1045956Sgblack@eecs.umich.edu        int _numSyscallDescs) :
1055956Sgblack@eecs.umich.edu    X86LiveProcess(params, objFile, _syscallDescs, _numSyscallDescs)
1065956Sgblack@eecs.umich.edu{
1076709Svince@csl.cornell.edu
1086709Svince@csl.cornell.edu    vsyscallPage.base = 0xffffffffff600000ULL;
10910318Sandreas.hansson@arm.com    vsyscallPage.size = PageBytes;
1106709Svince@csl.cornell.edu    vsyscallPage.vtimeOffset = 0x400;
1119679Smjleven@sandia.gov    vsyscallPage.vgettimeofdayOffset = 0x0;
1126709Svince@csl.cornell.edu
1134786Sgblack@eecs.umich.edu    // Set up stack. On X86_64 Linux, stack goes from the top of memory
1144786Sgblack@eecs.umich.edu    // downward, less the hole for the kernel address space plus one page
1154786Sgblack@eecs.umich.edu    // for undertermined purposes.
1164793Sgblack@eecs.umich.edu    stack_base = (Addr)0x7FFFFFFFF000ULL;
1174166Sgblack@eecs.umich.edu
1185956Sgblack@eecs.umich.edu    // Set pointer for next thread stack.  Reserve 8M for main stack.
1195956Sgblack@eecs.umich.edu    next_thread_stack_base = stack_base - (8 * 1024 * 1024);
1205956Sgblack@eecs.umich.edu
12111387Sbrandon.potter@amd.com    // "mmap_base" is a function which defines where mmap region starts in
12211387Sbrandon.potter@amd.com    // the process address space.
12311387Sbrandon.potter@amd.com    // mmap_base: PAGE_ALIGN(TASK_SIZE-MIN_GAP-mmap_rnd())
12411387Sbrandon.potter@amd.com    // TASK_SIZE: (1<<47)-PAGE_SIZE
12511387Sbrandon.potter@amd.com    // MIN_GAP: 128*1024*1024+stack_maxrandom_size()
12611387Sbrandon.potter@amd.com    // We do not use any address space layout randomization in gem5
12711387Sbrandon.potter@amd.com    // therefore the random fields become zero; the smallest gap space was
12811387Sbrandon.potter@amd.com    // chosen but gap could potentially be much larger.
12911387Sbrandon.potter@amd.com    mmap_end = (Addr)0x7FFFF7FFF000ULL;
1304166Sgblack@eecs.umich.edu}
1314166Sgblack@eecs.umich.edu
1325973Sgblack@eecs.umich.eduvoid
1335973Sgblack@eecs.umich.eduI386LiveProcess::syscall(int64_t callnum, ThreadContext *tc)
1345973Sgblack@eecs.umich.edu{
1357720Sgblack@eecs.umich.edu    TheISA::PCState pc = tc->pcState();
1367720Sgblack@eecs.umich.edu    Addr eip = pc.pc();
1375973Sgblack@eecs.umich.edu    if (eip >= vsyscallPage.base &&
1385973Sgblack@eecs.umich.edu            eip < vsyscallPage.base + vsyscallPage.size) {
1397720Sgblack@eecs.umich.edu        pc.npc(vsyscallPage.base + vsyscallPage.vsysexitOffset);
1407720Sgblack@eecs.umich.edu        tc->pcState(pc);
1415973Sgblack@eecs.umich.edu    }
1425973Sgblack@eecs.umich.edu    X86LiveProcess::syscall(callnum, tc);
1435973Sgblack@eecs.umich.edu}
1445973Sgblack@eecs.umich.edu
1455973Sgblack@eecs.umich.edu
1465956Sgblack@eecs.umich.eduI386LiveProcess::I386LiveProcess(LiveProcessParams *params,
1475956Sgblack@eecs.umich.edu        ObjectFile *objFile, SyscallDesc *_syscallDescs,
1485956Sgblack@eecs.umich.edu        int _numSyscallDescs) :
1495956Sgblack@eecs.umich.edu    X86LiveProcess(params, objFile, _syscallDescs, _numSyscallDescs)
1504166Sgblack@eecs.umich.edu{
1519026Sgblack@eecs.umich.edu    _gdtStart = ULL(0xffffd000);
15210318Sandreas.hansson@arm.com    _gdtSize = PageBytes;
1535973Sgblack@eecs.umich.edu
1545973Sgblack@eecs.umich.edu    vsyscallPage.base = 0xffffe000ULL;
15510318Sandreas.hansson@arm.com    vsyscallPage.size = PageBytes;
1565973Sgblack@eecs.umich.edu    vsyscallPage.vsyscallOffset = 0x400;
1575973Sgblack@eecs.umich.edu    vsyscallPage.vsysexitOffset = 0x410;
1585973Sgblack@eecs.umich.edu
1599026Sgblack@eecs.umich.edu    stack_base = _gdtStart;
1605956Sgblack@eecs.umich.edu
1615956Sgblack@eecs.umich.edu    // Set pointer for next thread stack.  Reserve 8M for main stack.
1625956Sgblack@eecs.umich.edu    next_thread_stack_base = stack_base - (8 * 1024 * 1024);
1635956Sgblack@eecs.umich.edu
16411387Sbrandon.potter@amd.com    // "mmap_base" is a function which defines where mmap region starts in
16511387Sbrandon.potter@amd.com    // the process address space.
16611387Sbrandon.potter@amd.com    // mmap_base: PAGE_ALIGN(TASK_SIZE-MIN_GAP-mmap_rnd())
16711387Sbrandon.potter@amd.com    // TASK_SIZE: 0xC0000000
16811387Sbrandon.potter@amd.com    // MIN_GAP: 128*1024*1024+stack_maxrandom_size()
16911387Sbrandon.potter@amd.com    // We do not use any address space layout randomization in gem5
17011387Sbrandon.potter@amd.com    // therefore the random fields become zero; the smallest gap space was
17111387Sbrandon.potter@amd.com    // chosen but gap could potentially be much larger.
17211387Sbrandon.potter@amd.com    mmap_end = (Addr)0xB7FFF000ULL;
1735956Sgblack@eecs.umich.edu}
1745956Sgblack@eecs.umich.edu
1755956Sgblack@eecs.umich.eduSyscallDesc*
1765956Sgblack@eecs.umich.eduX86LiveProcess::getDesc(int callnum)
1775956Sgblack@eecs.umich.edu{
1785956Sgblack@eecs.umich.edu    if (callnum < 0 || callnum >= numSyscallDescs)
1795956Sgblack@eecs.umich.edu        return NULL;
1805956Sgblack@eecs.umich.edu    return &syscallDescs[callnum];
1814166Sgblack@eecs.umich.edu}
1824166Sgblack@eecs.umich.edu
1834166Sgblack@eecs.umich.eduvoid
1847532Ssteve.reinhardt@amd.comX86_64LiveProcess::initState()
1854166Sgblack@eecs.umich.edu{
1867532Ssteve.reinhardt@amd.com    X86LiveProcess::initState();
1875183Ssaidi@eecs.umich.edu
18810318Sandreas.hansson@arm.com    argsInit(sizeof(uint64_t), PageBytes);
1895140Sgblack@eecs.umich.edu
1906709Svince@csl.cornell.edu       // Set up the vsyscall page for this process.
1918601Ssteve.reinhardt@amd.com    allocateMem(vsyscallPage.base, vsyscallPage.size);
1926709Svince@csl.cornell.edu    uint8_t vtimeBlob[] = {
1936709Svince@csl.cornell.edu        0x48,0xc7,0xc0,0xc9,0x00,0x00,0x00,    // mov    $0xc9,%rax
1946709Svince@csl.cornell.edu        0x0f,0x05,                             // syscall
1956709Svince@csl.cornell.edu        0xc3                                   // retq
1966709Svince@csl.cornell.edu    };
1978852Sandreas.hansson@arm.com    initVirtMem.writeBlob(vsyscallPage.base + vsyscallPage.vtimeOffset,
1986709Svince@csl.cornell.edu            vtimeBlob, sizeof(vtimeBlob));
1996709Svince@csl.cornell.edu
2006709Svince@csl.cornell.edu    uint8_t vgettimeofdayBlob[] = {
2016709Svince@csl.cornell.edu        0x48,0xc7,0xc0,0x60,0x00,0x00,0x00,    // mov    $0x60,%rax
2026709Svince@csl.cornell.edu        0x0f,0x05,                             // syscall
2036709Svince@csl.cornell.edu        0xc3                                   // retq
2046709Svince@csl.cornell.edu    };
2058852Sandreas.hansson@arm.com    initVirtMem.writeBlob(vsyscallPage.base + vsyscallPage.vgettimeofdayOffset,
2066709Svince@csl.cornell.edu            vgettimeofdayBlob, sizeof(vgettimeofdayBlob));
2076709Svince@csl.cornell.edu
20810554Salexandru.dutu@amd.com    if (kvmInSE) {
20910554Salexandru.dutu@amd.com        PortProxy physProxy = system->physProxy;
2105140Sgblack@eecs.umich.edu
21110554Salexandru.dutu@amd.com        /*
21210554Salexandru.dutu@amd.com         * Set up the gdt.
21310554Salexandru.dutu@amd.com         */
21410554Salexandru.dutu@amd.com        uint8_t numGDTEntries = 0;
21510554Salexandru.dutu@amd.com        uint64_t nullDescriptor = 0;
21610554Salexandru.dutu@amd.com        physProxy.writeBlob(GDTPhysAddr + numGDTEntries * 8,
21710554Salexandru.dutu@amd.com                            (uint8_t *)(&nullDescriptor), 8);
21810554Salexandru.dutu@amd.com        numGDTEntries++;
2195140Sgblack@eecs.umich.edu
22010554Salexandru.dutu@amd.com        SegDescriptor initDesc = 0;
22110554Salexandru.dutu@amd.com        initDesc.type.codeOrData = 0; // code or data type
22210554Salexandru.dutu@amd.com        initDesc.type.c = 0;          // conforming
22310554Salexandru.dutu@amd.com        initDesc.type.r = 1;          // readable
22410554Salexandru.dutu@amd.com        initDesc.dpl = 0;             // privilege
22510554Salexandru.dutu@amd.com        initDesc.p = 1;               // present
22610554Salexandru.dutu@amd.com        initDesc.l = 1;               // longmode - 64 bit
22710554Salexandru.dutu@amd.com        initDesc.d = 0;               // operand size
22810554Salexandru.dutu@amd.com        initDesc.g = 1;               // granularity
22910554Salexandru.dutu@amd.com        initDesc.s = 1;               // system segment
23010554Salexandru.dutu@amd.com        initDesc.limitHigh = 0xFFFF;
23110554Salexandru.dutu@amd.com        initDesc.limitLow = 0xF;
23210554Salexandru.dutu@amd.com        initDesc.baseHigh = 0x0;
23310554Salexandru.dutu@amd.com        initDesc.baseLow = 0x0;
23410554Salexandru.dutu@amd.com
23510554Salexandru.dutu@amd.com        //64 bit code segment
23610554Salexandru.dutu@amd.com        SegDescriptor csLowPLDesc = initDesc;
23710554Salexandru.dutu@amd.com        csLowPLDesc.type.codeOrData = 1;
23810554Salexandru.dutu@amd.com        csLowPLDesc.dpl = 0;
23910554Salexandru.dutu@amd.com        uint64_t csLowPLDescVal = csLowPLDesc;
24010554Salexandru.dutu@amd.com        physProxy.writeBlob(GDTPhysAddr + numGDTEntries * 8,
24110554Salexandru.dutu@amd.com                            (uint8_t *)(&csLowPLDescVal), 8);
24210554Salexandru.dutu@amd.com
24310554Salexandru.dutu@amd.com        numGDTEntries++;
24410554Salexandru.dutu@amd.com
24510554Salexandru.dutu@amd.com        SegSelector csLowPL = 0;
24610554Salexandru.dutu@amd.com        csLowPL.si = numGDTEntries - 1;
24710554Salexandru.dutu@amd.com        csLowPL.rpl = 0;
24810554Salexandru.dutu@amd.com
24910554Salexandru.dutu@amd.com        //64 bit data segment
25010554Salexandru.dutu@amd.com        SegDescriptor dsLowPLDesc = initDesc;
25110554Salexandru.dutu@amd.com        dsLowPLDesc.type.codeOrData = 0;
25210554Salexandru.dutu@amd.com        dsLowPLDesc.dpl = 0;
25310554Salexandru.dutu@amd.com        uint64_t dsLowPLDescVal = dsLowPLDesc;
25410554Salexandru.dutu@amd.com        physProxy.writeBlob(GDTPhysAddr + numGDTEntries * 8,
25510554Salexandru.dutu@amd.com                            (uint8_t *)(&dsLowPLDescVal), 8);
25610554Salexandru.dutu@amd.com
25710554Salexandru.dutu@amd.com        numGDTEntries++;
25810554Salexandru.dutu@amd.com
25910554Salexandru.dutu@amd.com        SegSelector dsLowPL = 0;
26010554Salexandru.dutu@amd.com        dsLowPL.si = numGDTEntries - 1;
26110554Salexandru.dutu@amd.com        dsLowPL.rpl = 0;
26210554Salexandru.dutu@amd.com
26310554Salexandru.dutu@amd.com        //64 bit data segment
26410554Salexandru.dutu@amd.com        SegDescriptor dsDesc = initDesc;
26510554Salexandru.dutu@amd.com        dsDesc.type.codeOrData = 0;
26610554Salexandru.dutu@amd.com        dsDesc.dpl = 3;
26710554Salexandru.dutu@amd.com        uint64_t dsDescVal = dsDesc;
26810554Salexandru.dutu@amd.com        physProxy.writeBlob(GDTPhysAddr + numGDTEntries * 8,
26910554Salexandru.dutu@amd.com                            (uint8_t *)(&dsDescVal), 8);
27010554Salexandru.dutu@amd.com
27110554Salexandru.dutu@amd.com        numGDTEntries++;
27210554Salexandru.dutu@amd.com
27310554Salexandru.dutu@amd.com        SegSelector ds = 0;
27410554Salexandru.dutu@amd.com        ds.si = numGDTEntries - 1;
27510554Salexandru.dutu@amd.com        ds.rpl = 3;
27610554Salexandru.dutu@amd.com
27710554Salexandru.dutu@amd.com        //64 bit code segment
27810554Salexandru.dutu@amd.com        SegDescriptor csDesc = initDesc;
27910554Salexandru.dutu@amd.com        csDesc.type.codeOrData = 1;
28010554Salexandru.dutu@amd.com        csDesc.dpl = 3;
28110554Salexandru.dutu@amd.com        uint64_t csDescVal = csDesc;
28210554Salexandru.dutu@amd.com        physProxy.writeBlob(GDTPhysAddr + numGDTEntries * 8,
28310554Salexandru.dutu@amd.com                            (uint8_t *)(&csDescVal), 8);
28410554Salexandru.dutu@amd.com
28510554Salexandru.dutu@amd.com        numGDTEntries++;
28610554Salexandru.dutu@amd.com
28710554Salexandru.dutu@amd.com        SegSelector cs = 0;
28810554Salexandru.dutu@amd.com        cs.si = numGDTEntries - 1;
28910554Salexandru.dutu@amd.com        cs.rpl = 3;
29010554Salexandru.dutu@amd.com
29110554Salexandru.dutu@amd.com        SegSelector scall = 0;
29210554Salexandru.dutu@amd.com        scall.si = csLowPL.si;
29310554Salexandru.dutu@amd.com        scall.rpl = 0;
29410554Salexandru.dutu@amd.com
29510554Salexandru.dutu@amd.com        SegSelector sret = 0;
29610554Salexandru.dutu@amd.com        sret.si = dsLowPL.si;
29710554Salexandru.dutu@amd.com        sret.rpl = 3;
29810554Salexandru.dutu@amd.com
29910554Salexandru.dutu@amd.com        /* In long mode the TSS has been extended to 16 Bytes */
30010554Salexandru.dutu@amd.com        TSSlow TSSDescLow = 0;
30110554Salexandru.dutu@amd.com        TSSDescLow.type = 0xB;
30210554Salexandru.dutu@amd.com        TSSDescLow.dpl = 0; // Privelege level 0
30310554Salexandru.dutu@amd.com        TSSDescLow.p = 1; // Present
30410554Salexandru.dutu@amd.com        TSSDescLow.g = 1; // Page granularity
30510554Salexandru.dutu@amd.com        TSSDescLow.limitHigh = 0xF;
30610554Salexandru.dutu@amd.com        TSSDescLow.limitLow = 0xFFFF;
30710590Sgabeblack@google.com        TSSDescLow.baseLow = bits(TSSVirtAddr, 23, 0);
30810590Sgabeblack@google.com        TSSDescLow.baseHigh = bits(TSSVirtAddr, 31, 24);
30910554Salexandru.dutu@amd.com
31010554Salexandru.dutu@amd.com        TSShigh TSSDescHigh = 0;
31110590Sgabeblack@google.com        TSSDescHigh.base = bits(TSSVirtAddr, 63, 32);
31210554Salexandru.dutu@amd.com
31310554Salexandru.dutu@amd.com        struct TSSDesc {
31410554Salexandru.dutu@amd.com            uint64_t low;
31510554Salexandru.dutu@amd.com            uint64_t high;
31610554Salexandru.dutu@amd.com        } tssDescVal = {TSSDescLow, TSSDescHigh};
31710554Salexandru.dutu@amd.com
31810554Salexandru.dutu@amd.com        physProxy.writeBlob(GDTPhysAddr + numGDTEntries * 8,
31910554Salexandru.dutu@amd.com                            (uint8_t *)(&tssDescVal), sizeof(tssDescVal));
32010554Salexandru.dutu@amd.com
32110554Salexandru.dutu@amd.com        numGDTEntries++;
32210554Salexandru.dutu@amd.com
32310554Salexandru.dutu@amd.com        SegSelector tssSel = 0;
32410554Salexandru.dutu@amd.com        tssSel.si = numGDTEntries - 1;
32510554Salexandru.dutu@amd.com
32610590Sgabeblack@google.com        uint64_t tss_base_addr = (TSSDescHigh.base << 32) |
32710590Sgabeblack@google.com                                 (TSSDescLow.baseHigh << 24) |
32810590Sgabeblack@google.com                                  TSSDescLow.baseLow;
32910554Salexandru.dutu@amd.com        uint64_t tss_limit = TSSDescLow.limitLow | (TSSDescLow.limitHigh << 16);
33010554Salexandru.dutu@amd.com
33110554Salexandru.dutu@amd.com        SegAttr tss_attr = 0;
33210554Salexandru.dutu@amd.com
33310554Salexandru.dutu@amd.com        tss_attr.type = TSSDescLow.type;
33410554Salexandru.dutu@amd.com        tss_attr.dpl = TSSDescLow.dpl;
33510554Salexandru.dutu@amd.com        tss_attr.present = TSSDescLow.p;
33610554Salexandru.dutu@amd.com        tss_attr.granularity = TSSDescLow.g;
33710554Salexandru.dutu@amd.com        tss_attr.unusable = 0;
33810554Salexandru.dutu@amd.com
33910554Salexandru.dutu@amd.com        for (int i = 0; i < contextIds.size(); i++) {
34010554Salexandru.dutu@amd.com            ThreadContext * tc = system->getThreadContext(contextIds[i]);
34110554Salexandru.dutu@amd.com
34210590Sgabeblack@google.com            tc->setMiscReg(MISCREG_CS, cs);
34310590Sgabeblack@google.com            tc->setMiscReg(MISCREG_DS, ds);
34410590Sgabeblack@google.com            tc->setMiscReg(MISCREG_ES, ds);
34510590Sgabeblack@google.com            tc->setMiscReg(MISCREG_FS, ds);
34610590Sgabeblack@google.com            tc->setMiscReg(MISCREG_GS, ds);
34710590Sgabeblack@google.com            tc->setMiscReg(MISCREG_SS, ds);
34810554Salexandru.dutu@amd.com
34910554Salexandru.dutu@amd.com            // LDT
35010554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_TSL, 0);
35110554Salexandru.dutu@amd.com            SegAttr tslAttr = 0;
35210554Salexandru.dutu@amd.com            tslAttr.present = 1;
35310554Salexandru.dutu@amd.com            tslAttr.type = 2;
35410554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_TSL_ATTR, tslAttr);
35510554Salexandru.dutu@amd.com
35610554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_TSG_BASE, GDTVirtAddr);
35710554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_TSG_LIMIT, 8 * numGDTEntries - 1);
35810554Salexandru.dutu@amd.com
35910590Sgabeblack@google.com            tc->setMiscReg(MISCREG_TR, tssSel);
36010590Sgabeblack@google.com            tc->setMiscReg(MISCREG_TR_BASE, tss_base_addr);
36110590Sgabeblack@google.com            tc->setMiscReg(MISCREG_TR_EFF_BASE, 0);
36210590Sgabeblack@google.com            tc->setMiscReg(MISCREG_TR_LIMIT, tss_limit);
36310590Sgabeblack@google.com            tc->setMiscReg(MISCREG_TR_ATTR, tss_attr);
36410554Salexandru.dutu@amd.com
36510554Salexandru.dutu@amd.com            //Start using longmode segments.
36610554Salexandru.dutu@amd.com            installSegDesc(tc, SEGMENT_REG_CS, csDesc, true);
36710554Salexandru.dutu@amd.com            installSegDesc(tc, SEGMENT_REG_DS, dsDesc, true);
36810554Salexandru.dutu@amd.com            installSegDesc(tc, SEGMENT_REG_ES, dsDesc, true);
36910554Salexandru.dutu@amd.com            installSegDesc(tc, SEGMENT_REG_FS, dsDesc, true);
37010554Salexandru.dutu@amd.com            installSegDesc(tc, SEGMENT_REG_GS, dsDesc, true);
37110554Salexandru.dutu@amd.com            installSegDesc(tc, SEGMENT_REG_SS, dsDesc, true);
37210554Salexandru.dutu@amd.com
37310554Salexandru.dutu@amd.com            Efer efer = 0;
37410554Salexandru.dutu@amd.com            efer.sce = 1; // Enable system call extensions.
37510554Salexandru.dutu@amd.com            efer.lme = 1; // Enable long mode.
37610554Salexandru.dutu@amd.com            efer.lma = 1; // Activate long mode.
37710554Salexandru.dutu@amd.com            efer.nxe = 0; // Enable nx support.
37810554Salexandru.dutu@amd.com            efer.svme = 1; // Enable svm support for now.
37910554Salexandru.dutu@amd.com            efer.ffxsr = 0; // Turn on fast fxsave and fxrstor.
38010554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_EFER, efer);
38110554Salexandru.dutu@amd.com
38210554Salexandru.dutu@amd.com            //Set up the registers that describe the operating mode.
38310554Salexandru.dutu@amd.com            CR0 cr0 = 0;
38410554Salexandru.dutu@amd.com            cr0.pg = 1; // Turn on paging.
38510554Salexandru.dutu@amd.com            cr0.cd = 0; // Don't disable caching.
38610554Salexandru.dutu@amd.com            cr0.nw = 0; // This is bit is defined to be ignored.
38710554Salexandru.dutu@amd.com            cr0.am = 1; // No alignment checking
38810554Salexandru.dutu@amd.com            cr0.wp = 1; // Supervisor mode can write read only pages
38910554Salexandru.dutu@amd.com            cr0.ne = 1;
39010554Salexandru.dutu@amd.com            cr0.et = 1; // This should always be 1
39110554Salexandru.dutu@amd.com            cr0.ts = 0; // We don't do task switching, so causing fp exceptions
39210554Salexandru.dutu@amd.com                        // would be pointless.
39310554Salexandru.dutu@amd.com            cr0.em = 0; // Allow x87 instructions to execute natively.
39410554Salexandru.dutu@amd.com            cr0.mp = 1; // This doesn't really matter, but the manual suggests
39510554Salexandru.dutu@amd.com                        // setting it to one.
39610554Salexandru.dutu@amd.com            cr0.pe = 1; // We're definitely in protected mode.
39710554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_CR0, cr0);
39810554Salexandru.dutu@amd.com
39910554Salexandru.dutu@amd.com            CR0 cr2 = 0;
40010554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_CR2, cr2);
40110554Salexandru.dutu@amd.com
40210554Salexandru.dutu@amd.com            CR3 cr3 = pageTablePhysAddr;
40310554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_CR3, cr3);
40410554Salexandru.dutu@amd.com
40510554Salexandru.dutu@amd.com            CR4 cr4 = 0;
40610554Salexandru.dutu@amd.com            //Turn on pae.
40710554Salexandru.dutu@amd.com            cr4.osxsave = 1; // Enable XSAVE and Proc Extended States
40810554Salexandru.dutu@amd.com            cr4.osxmmexcpt = 1; // Operating System Unmasked Exception
40910554Salexandru.dutu@amd.com            cr4.osfxsr = 1; // Operating System FXSave/FSRSTOR Support
41010554Salexandru.dutu@amd.com            cr4.pce = 0; // Performance-Monitoring Counter Enable
41110554Salexandru.dutu@amd.com            cr4.pge = 0; // Page-Global Enable
41210554Salexandru.dutu@amd.com            cr4.mce = 0; // Machine Check Enable
41310554Salexandru.dutu@amd.com            cr4.pae = 1; // Physical-Address Extension
41410554Salexandru.dutu@amd.com            cr4.pse = 0; // Page Size Extensions
41510554Salexandru.dutu@amd.com            cr4.de = 0; // Debugging Extensions
41610554Salexandru.dutu@amd.com            cr4.tsd = 0; // Time Stamp Disable
41710554Salexandru.dutu@amd.com            cr4.pvi = 0; // Protected-Mode Virtual Interrupts
41810554Salexandru.dutu@amd.com            cr4.vme = 0; // Virtual-8086 Mode Extensions
41910554Salexandru.dutu@amd.com
42010554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_CR4, cr4);
42110554Salexandru.dutu@amd.com
42210554Salexandru.dutu@amd.com            CR4 cr8 = 0;
42310554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_CR8, cr8);
42410554Salexandru.dutu@amd.com
42510554Salexandru.dutu@amd.com            const Addr PageMapLevel4 = pageTablePhysAddr;
42610554Salexandru.dutu@amd.com            //Point to the page tables.
42710554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_CR3, PageMapLevel4);
42810554Salexandru.dutu@amd.com
42910554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_MXCSR, 0x1f80);
43010554Salexandru.dutu@amd.com
43110554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_APIC_BASE, 0xfee00900);
43210554Salexandru.dutu@amd.com
43310590Sgabeblack@google.com            tc->setMiscReg(MISCREG_TSG_BASE, GDTVirtAddr);
43410590Sgabeblack@google.com            tc->setMiscReg(MISCREG_TSG_LIMIT, 0xffff);
43510554Salexandru.dutu@amd.com
43610590Sgabeblack@google.com            tc->setMiscReg(MISCREG_IDTR_BASE, IDTVirtAddr);
43710590Sgabeblack@google.com            tc->setMiscReg(MISCREG_IDTR_LIMIT, 0xffff);
43810554Salexandru.dutu@amd.com
43910554Salexandru.dutu@amd.com            /* enabling syscall and sysret */
44010554Salexandru.dutu@amd.com            MiscReg star = ((MiscReg)sret << 48) | ((MiscReg)scall << 32);
44110554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_STAR, star);
44210590Sgabeblack@google.com            MiscReg lstar = (MiscReg)syscallCodeVirtAddr;
44310554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_LSTAR, lstar);
44410590Sgabeblack@google.com            MiscReg sfmask = (1 << 8) | (1 << 10); // TF | DF
44510554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_SF_MASK, sfmask);
4465140Sgblack@eecs.umich.edu        }
4475140Sgblack@eecs.umich.edu
44810590Sgabeblack@google.com        /* Set up the content of the TSS and write it to physical memory. */
4495140Sgblack@eecs.umich.edu
45010554Salexandru.dutu@amd.com        struct {
45110554Salexandru.dutu@amd.com            uint32_t reserved0;        // +00h
45210554Salexandru.dutu@amd.com            uint32_t RSP0_low;         // +04h
45310554Salexandru.dutu@amd.com            uint32_t RSP0_high;        // +08h
45410554Salexandru.dutu@amd.com            uint32_t RSP1_low;         // +0Ch
45510554Salexandru.dutu@amd.com            uint32_t RSP1_high;        // +10h
45610554Salexandru.dutu@amd.com            uint32_t RSP2_low;         // +14h
45710554Salexandru.dutu@amd.com            uint32_t RSP2_high;        // +18h
45810554Salexandru.dutu@amd.com            uint32_t reserved1;        // +1Ch
45910554Salexandru.dutu@amd.com            uint32_t reserved2;        // +20h
46010554Salexandru.dutu@amd.com            uint32_t IST1_low;         // +24h
46110554Salexandru.dutu@amd.com            uint32_t IST1_high;        // +28h
46210554Salexandru.dutu@amd.com            uint32_t IST2_low;         // +2Ch
46310554Salexandru.dutu@amd.com            uint32_t IST2_high;        // +30h
46410554Salexandru.dutu@amd.com            uint32_t IST3_low;         // +34h
46510554Salexandru.dutu@amd.com            uint32_t IST3_high;        // +38h
46610554Salexandru.dutu@amd.com            uint32_t IST4_low;         // +3Ch
46710554Salexandru.dutu@amd.com            uint32_t IST4_high;        // +40h
46810554Salexandru.dutu@amd.com            uint32_t IST5_low;         // +44h
46910554Salexandru.dutu@amd.com            uint32_t IST5_high;        // +48h
47010554Salexandru.dutu@amd.com            uint32_t IST6_low;         // +4Ch
47110554Salexandru.dutu@amd.com            uint32_t IST6_high;        // +50h
47210554Salexandru.dutu@amd.com            uint32_t IST7_low;         // +54h
47310554Salexandru.dutu@amd.com            uint32_t IST7_high;        // +58h
47410554Salexandru.dutu@amd.com            uint32_t reserved3;        // +5Ch
47510554Salexandru.dutu@amd.com            uint32_t reserved4;        // +60h
47610554Salexandru.dutu@amd.com            uint16_t reserved5;        // +64h
47710554Salexandru.dutu@amd.com            uint16_t IO_MapBase;       // +66h
47810554Salexandru.dutu@amd.com        } tss;
4795140Sgblack@eecs.umich.edu
48010554Salexandru.dutu@amd.com        /** setting Interrupt Stack Table */
48110554Salexandru.dutu@amd.com        uint64_t IST_start = ISTVirtAddr + PageBytes;
48210590Sgabeblack@google.com        tss.IST1_low  = IST_start;
48310590Sgabeblack@google.com        tss.IST1_high = IST_start >> 32;
48410554Salexandru.dutu@amd.com        tss.RSP0_low  = tss.IST1_low;
48510554Salexandru.dutu@amd.com        tss.RSP0_high = tss.IST1_high;
48610554Salexandru.dutu@amd.com        tss.RSP1_low  = tss.IST1_low;
48710554Salexandru.dutu@amd.com        tss.RSP1_high = tss.IST1_high;
48810554Salexandru.dutu@amd.com        tss.RSP2_low  = tss.IST1_low;
48910554Salexandru.dutu@amd.com        tss.RSP2_high = tss.IST1_high;
49010554Salexandru.dutu@amd.com        physProxy.writeBlob(TSSPhysAddr, (uint8_t *)(&tss), sizeof(tss));
4916140Sgblack@eecs.umich.edu
49210554Salexandru.dutu@amd.com        /* Setting IDT gates */
49310554Salexandru.dutu@amd.com        GateDescriptorLow PFGateLow = 0;
49410590Sgabeblack@google.com        PFGateLow.offsetHigh = bits(PFHandlerVirtAddr, 31, 16);
49510590Sgabeblack@google.com        PFGateLow.offsetLow = bits(PFHandlerVirtAddr, 15, 0);
49610590Sgabeblack@google.com        PFGateLow.selector = csLowPL;
49710554Salexandru.dutu@amd.com        PFGateLow.p = 1;
49810554Salexandru.dutu@amd.com        PFGateLow.dpl = 0;
49910554Salexandru.dutu@amd.com        PFGateLow.type = 0xe;      // gate interrupt type
50010554Salexandru.dutu@amd.com        PFGateLow.IST = 0;         // setting IST to 0 and using RSP0
5016609Sgblack@eecs.umich.edu
50210554Salexandru.dutu@amd.com        GateDescriptorHigh PFGateHigh = 0;
50310590Sgabeblack@google.com        PFGateHigh.offset = bits(PFHandlerVirtAddr, 63, 32);
50410554Salexandru.dutu@amd.com
50510554Salexandru.dutu@amd.com        struct {
50610554Salexandru.dutu@amd.com            uint64_t low;
50710554Salexandru.dutu@amd.com            uint64_t high;
50810554Salexandru.dutu@amd.com        } PFGate = {PFGateLow, PFGateHigh};
50910554Salexandru.dutu@amd.com
51010554Salexandru.dutu@amd.com        physProxy.writeBlob(IDTPhysAddr + 0xE0,
51110554Salexandru.dutu@amd.com                            (uint8_t *)(&PFGate), sizeof(PFGate));
51210554Salexandru.dutu@amd.com
51310590Sgabeblack@google.com        /* System call handler */
51410554Salexandru.dutu@amd.com        uint8_t syscallBlob[] = {
51510590Sgabeblack@google.com            // mov    %rax, (0xffffc90000005600)
51610590Sgabeblack@google.com            0x48, 0xa3, 0x00, 0x60, 0x00,
51710590Sgabeblack@google.com            0x00, 0x00, 0xc9, 0xff, 0xff,
51810590Sgabeblack@google.com            // sysret
51910590Sgabeblack@google.com            0x48, 0x0f, 0x07
52010554Salexandru.dutu@amd.com        };
52110554Salexandru.dutu@amd.com
52210554Salexandru.dutu@amd.com        physProxy.writeBlob(syscallCodePhysAddr,
52310554Salexandru.dutu@amd.com                            syscallBlob, sizeof(syscallBlob));
52410554Salexandru.dutu@amd.com
52510554Salexandru.dutu@amd.com        /** Page fault handler */
52610554Salexandru.dutu@amd.com        uint8_t faultBlob[] = {
52710590Sgabeblack@google.com            // mov    %rax, (0xffffc90000005700)
52810590Sgabeblack@google.com            0x48, 0xa3, 0x00, 0x61, 0x00,
52910590Sgabeblack@google.com            0x00, 0x00, 0xc9, 0xff, 0xff,
53010590Sgabeblack@google.com            // add    $0x8, %rsp # skip error
53110590Sgabeblack@google.com            0x48, 0x83, 0xc4, 0x08,
53210590Sgabeblack@google.com            // iretq
53310590Sgabeblack@google.com            0x48, 0xcf
53410554Salexandru.dutu@amd.com        };
53510554Salexandru.dutu@amd.com
53610554Salexandru.dutu@amd.com        physProxy.writeBlob(PFHandlerPhysAddr, faultBlob, sizeof(faultBlob));
53710554Salexandru.dutu@amd.com
53810554Salexandru.dutu@amd.com        MultiLevelPageTable<PageTableOps> *pt =
53910554Salexandru.dutu@amd.com            dynamic_cast<MultiLevelPageTable<PageTableOps> *>(pTable);
54010554Salexandru.dutu@amd.com
54110554Salexandru.dutu@amd.com        /* Syscall handler */
54210554Salexandru.dutu@amd.com        pt->map(syscallCodeVirtAddr, syscallCodePhysAddr, PageBytes, false);
54310554Salexandru.dutu@amd.com        /* GDT */
54410554Salexandru.dutu@amd.com        pt->map(GDTVirtAddr, GDTPhysAddr, PageBytes, false);
54510554Salexandru.dutu@amd.com        /* IDT */
54610554Salexandru.dutu@amd.com        pt->map(IDTVirtAddr, IDTPhysAddr, PageBytes, false);
54710554Salexandru.dutu@amd.com        /* TSS */
54810554Salexandru.dutu@amd.com        pt->map(TSSVirtAddr, TSSPhysAddr, PageBytes, false);
54910554Salexandru.dutu@amd.com        /* IST */
55010554Salexandru.dutu@amd.com        pt->map(ISTVirtAddr, ISTPhysAddr, PageBytes, false);
55110554Salexandru.dutu@amd.com        /* PF handler */
55210554Salexandru.dutu@amd.com        pt->map(PFHandlerVirtAddr, PFHandlerPhysAddr, PageBytes, false);
55310554Salexandru.dutu@amd.com        /* MMIO region for m5ops */
55410554Salexandru.dutu@amd.com        pt->map(MMIORegionVirtAddr, MMIORegionPhysAddr, 16*PageBytes, false);
55510554Salexandru.dutu@amd.com    } else {
55610554Salexandru.dutu@amd.com        for (int i = 0; i < contextIds.size(); i++) {
55710554Salexandru.dutu@amd.com            ThreadContext * tc = system->getThreadContext(contextIds[i]);
55810554Salexandru.dutu@amd.com
55910554Salexandru.dutu@amd.com            SegAttr dataAttr = 0;
56010554Salexandru.dutu@amd.com            dataAttr.dpl = 3;
56110554Salexandru.dutu@amd.com            dataAttr.unusable = 0;
56210554Salexandru.dutu@amd.com            dataAttr.defaultSize = 1;
56310554Salexandru.dutu@amd.com            dataAttr.longMode = 1;
56410554Salexandru.dutu@amd.com            dataAttr.avl = 0;
56510554Salexandru.dutu@amd.com            dataAttr.granularity = 1;
56610554Salexandru.dutu@amd.com            dataAttr.present = 1;
56710554Salexandru.dutu@amd.com            dataAttr.type = 3;
56810554Salexandru.dutu@amd.com            dataAttr.writable = 1;
56910554Salexandru.dutu@amd.com            dataAttr.readable = 1;
57010554Salexandru.dutu@amd.com            dataAttr.expandDown = 0;
57110554Salexandru.dutu@amd.com            dataAttr.system = 1;
57210554Salexandru.dutu@amd.com
57310554Salexandru.dutu@amd.com            //Initialize the segment registers.
57411321Ssteve.reinhardt@amd.com            for (int seg = 0; seg < NUM_SEGMENTREGS; seg++) {
57510554Salexandru.dutu@amd.com                tc->setMiscRegNoEffect(MISCREG_SEG_BASE(seg), 0);
57610554Salexandru.dutu@amd.com                tc->setMiscRegNoEffect(MISCREG_SEG_EFF_BASE(seg), 0);
57710554Salexandru.dutu@amd.com                tc->setMiscRegNoEffect(MISCREG_SEG_ATTR(seg), dataAttr);
57810554Salexandru.dutu@amd.com            }
57910554Salexandru.dutu@amd.com
58010554Salexandru.dutu@amd.com            SegAttr csAttr = 0;
58110554Salexandru.dutu@amd.com            csAttr.dpl = 3;
58210554Salexandru.dutu@amd.com            csAttr.unusable = 0;
58310554Salexandru.dutu@amd.com            csAttr.defaultSize = 0;
58410554Salexandru.dutu@amd.com            csAttr.longMode = 1;
58510554Salexandru.dutu@amd.com            csAttr.avl = 0;
58610554Salexandru.dutu@amd.com            csAttr.granularity = 1;
58710554Salexandru.dutu@amd.com            csAttr.present = 1;
58810554Salexandru.dutu@amd.com            csAttr.type = 10;
58910554Salexandru.dutu@amd.com            csAttr.writable = 0;
59010554Salexandru.dutu@amd.com            csAttr.readable = 1;
59110554Salexandru.dutu@amd.com            csAttr.expandDown = 0;
59210554Salexandru.dutu@amd.com            csAttr.system = 1;
59310554Salexandru.dutu@amd.com
59410554Salexandru.dutu@amd.com            tc->setMiscRegNoEffect(MISCREG_CS_ATTR, csAttr);
59510554Salexandru.dutu@amd.com
59610554Salexandru.dutu@amd.com            Efer efer = 0;
59710554Salexandru.dutu@amd.com            efer.sce = 1; // Enable system call extensions.
59810554Salexandru.dutu@amd.com            efer.lme = 1; // Enable long mode.
59910554Salexandru.dutu@amd.com            efer.lma = 1; // Activate long mode.
60010554Salexandru.dutu@amd.com            efer.nxe = 1; // Enable nx support.
60110554Salexandru.dutu@amd.com            efer.svme = 0; // Disable svm support for now. It isn't implemented.
60210554Salexandru.dutu@amd.com            efer.ffxsr = 1; // Turn on fast fxsave and fxrstor.
60310554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_EFER, efer);
60410554Salexandru.dutu@amd.com
60510554Salexandru.dutu@amd.com            //Set up the registers that describe the operating mode.
60610554Salexandru.dutu@amd.com            CR0 cr0 = 0;
60710554Salexandru.dutu@amd.com            cr0.pg = 1; // Turn on paging.
60810554Salexandru.dutu@amd.com            cr0.cd = 0; // Don't disable caching.
60910554Salexandru.dutu@amd.com            cr0.nw = 0; // This is bit is defined to be ignored.
61010554Salexandru.dutu@amd.com            cr0.am = 0; // No alignment checking
61110554Salexandru.dutu@amd.com            cr0.wp = 0; // Supervisor mode can write read only pages
61210554Salexandru.dutu@amd.com            cr0.ne = 1;
61310554Salexandru.dutu@amd.com            cr0.et = 1; // This should always be 1
61410554Salexandru.dutu@amd.com            cr0.ts = 0; // We don't do task switching, so causing fp exceptions
61510554Salexandru.dutu@amd.com                        // would be pointless.
61610554Salexandru.dutu@amd.com            cr0.em = 0; // Allow x87 instructions to execute natively.
61710554Salexandru.dutu@amd.com            cr0.mp = 1; // This doesn't really matter, but the manual suggests
61810554Salexandru.dutu@amd.com                        // setting it to one.
61910554Salexandru.dutu@amd.com            cr0.pe = 1; // We're definitely in protected mode.
62010554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_CR0, cr0);
62110554Salexandru.dutu@amd.com
62210554Salexandru.dutu@amd.com            tc->setMiscReg(MISCREG_MXCSR, 0x1f80);
62310554Salexandru.dutu@amd.com        }
6245140Sgblack@eecs.umich.edu    }
6254166Sgblack@eecs.umich.edu}
6264166Sgblack@eecs.umich.edu
6274166Sgblack@eecs.umich.eduvoid
6287532Ssteve.reinhardt@amd.comI386LiveProcess::initState()
6294166Sgblack@eecs.umich.edu{
6307532Ssteve.reinhardt@amd.com    X86LiveProcess::initState();
6315956Sgblack@eecs.umich.edu
63210318Sandreas.hansson@arm.com    argsInit(sizeof(uint32_t), PageBytes);
6335956Sgblack@eecs.umich.edu
63411320Ssteve.reinhardt@amd.com    /*
6355962Sgblack@eecs.umich.edu     * Set up a GDT for this process. The whole GDT wouldn't really be for
6365962Sgblack@eecs.umich.edu     * this process, but the only parts we care about are.
6375962Sgblack@eecs.umich.edu     */
6388601Ssteve.reinhardt@amd.com    allocateMem(_gdtStart, _gdtSize);
6395962Sgblack@eecs.umich.edu    uint64_t zero = 0;
6405962Sgblack@eecs.umich.edu    assert(_gdtSize % sizeof(zero) == 0);
6415962Sgblack@eecs.umich.edu    for (Addr gdtCurrent = _gdtStart;
6425962Sgblack@eecs.umich.edu            gdtCurrent < _gdtStart + _gdtSize; gdtCurrent += sizeof(zero)) {
6438852Sandreas.hansson@arm.com        initVirtMem.write(gdtCurrent, zero);
6445962Sgblack@eecs.umich.edu    }
6455962Sgblack@eecs.umich.edu
6465973Sgblack@eecs.umich.edu    // Set up the vsyscall page for this process.
6478601Ssteve.reinhardt@amd.com    allocateMem(vsyscallPage.base, vsyscallPage.size);
6485973Sgblack@eecs.umich.edu    uint8_t vsyscallBlob[] = {
6495973Sgblack@eecs.umich.edu        0x51,       // push %ecx
6505973Sgblack@eecs.umich.edu        0x52,       // push %edp
6515973Sgblack@eecs.umich.edu        0x55,       // push %ebp
6525973Sgblack@eecs.umich.edu        0x89, 0xe5, // mov %esp, %ebp
6535973Sgblack@eecs.umich.edu        0x0f, 0x34  // sysenter
6545973Sgblack@eecs.umich.edu    };
6558852Sandreas.hansson@arm.com    initVirtMem.writeBlob(vsyscallPage.base + vsyscallPage.vsyscallOffset,
6565973Sgblack@eecs.umich.edu            vsyscallBlob, sizeof(vsyscallBlob));
6575973Sgblack@eecs.umich.edu
6585973Sgblack@eecs.umich.edu    uint8_t vsysexitBlob[] = {
6595973Sgblack@eecs.umich.edu        0x5d,       // pop %ebp
6605973Sgblack@eecs.umich.edu        0x5a,       // pop %edx
6615973Sgblack@eecs.umich.edu        0x59,       // pop %ecx
6625973Sgblack@eecs.umich.edu        0xc3        // ret
6635973Sgblack@eecs.umich.edu    };
6648852Sandreas.hansson@arm.com    initVirtMem.writeBlob(vsyscallPage.base + vsyscallPage.vsysexitOffset,
6655973Sgblack@eecs.umich.edu            vsysexitBlob, sizeof(vsysexitBlob));
6665973Sgblack@eecs.umich.edu
6675956Sgblack@eecs.umich.edu    for (int i = 0; i < contextIds.size(); i++) {
6685956Sgblack@eecs.umich.edu        ThreadContext * tc = system->getThreadContext(contextIds[i]);
6695956Sgblack@eecs.umich.edu
6705956Sgblack@eecs.umich.edu        SegAttr dataAttr = 0;
6716222Sgblack@eecs.umich.edu        dataAttr.dpl = 3;
6726222Sgblack@eecs.umich.edu        dataAttr.unusable = 0;
6736222Sgblack@eecs.umich.edu        dataAttr.defaultSize = 1;
6746222Sgblack@eecs.umich.edu        dataAttr.longMode = 0;
6756222Sgblack@eecs.umich.edu        dataAttr.avl = 0;
6766222Sgblack@eecs.umich.edu        dataAttr.granularity = 1;
6776222Sgblack@eecs.umich.edu        dataAttr.present = 1;
6786222Sgblack@eecs.umich.edu        dataAttr.type = 3;
6795956Sgblack@eecs.umich.edu        dataAttr.writable = 1;
6805956Sgblack@eecs.umich.edu        dataAttr.readable = 1;
6815956Sgblack@eecs.umich.edu        dataAttr.expandDown = 0;
6826222Sgblack@eecs.umich.edu        dataAttr.system = 1;
6835956Sgblack@eecs.umich.edu
6845956Sgblack@eecs.umich.edu        //Initialize the segment registers.
68511321Ssteve.reinhardt@amd.com        for (int seg = 0; seg < NUM_SEGMENTREGS; seg++) {
6865956Sgblack@eecs.umich.edu            tc->setMiscRegNoEffect(MISCREG_SEG_BASE(seg), 0);
6875956Sgblack@eecs.umich.edu            tc->setMiscRegNoEffect(MISCREG_SEG_EFF_BASE(seg), 0);
6885956Sgblack@eecs.umich.edu            tc->setMiscRegNoEffect(MISCREG_SEG_ATTR(seg), dataAttr);
6895956Sgblack@eecs.umich.edu            tc->setMiscRegNoEffect(MISCREG_SEG_SEL(seg), 0xB);
6905959Sgblack@eecs.umich.edu            tc->setMiscRegNoEffect(MISCREG_SEG_LIMIT(seg), (uint32_t)(-1));
6915956Sgblack@eecs.umich.edu        }
6925956Sgblack@eecs.umich.edu
6935956Sgblack@eecs.umich.edu        SegAttr csAttr = 0;
6946222Sgblack@eecs.umich.edu        csAttr.dpl = 3;
6956222Sgblack@eecs.umich.edu        csAttr.unusable = 0;
6966222Sgblack@eecs.umich.edu        csAttr.defaultSize = 1;
6976222Sgblack@eecs.umich.edu        csAttr.longMode = 0;
6986222Sgblack@eecs.umich.edu        csAttr.avl = 0;
6996222Sgblack@eecs.umich.edu        csAttr.granularity = 1;
7006222Sgblack@eecs.umich.edu        csAttr.present = 1;
7016222Sgblack@eecs.umich.edu        csAttr.type = 0xa;
7025956Sgblack@eecs.umich.edu        csAttr.writable = 0;
7035956Sgblack@eecs.umich.edu        csAttr.readable = 1;
7045956Sgblack@eecs.umich.edu        csAttr.expandDown = 0;
7056222Sgblack@eecs.umich.edu        csAttr.system = 1;
7065956Sgblack@eecs.umich.edu
7075956Sgblack@eecs.umich.edu        tc->setMiscRegNoEffect(MISCREG_CS_ATTR, csAttr);
7085956Sgblack@eecs.umich.edu
7095962Sgblack@eecs.umich.edu        tc->setMiscRegNoEffect(MISCREG_TSG_BASE, _gdtStart);
7105962Sgblack@eecs.umich.edu        tc->setMiscRegNoEffect(MISCREG_TSG_EFF_BASE, _gdtStart);
7115962Sgblack@eecs.umich.edu        tc->setMiscRegNoEffect(MISCREG_TSG_LIMIT, _gdtStart + _gdtSize - 1);
7125962Sgblack@eecs.umich.edu
7135963Sgblack@eecs.umich.edu        // Set the LDT selector to 0 to deactivate it.
7145963Sgblack@eecs.umich.edu        tc->setMiscRegNoEffect(MISCREG_TSL, 0);
7155963Sgblack@eecs.umich.edu
7166140Sgblack@eecs.umich.edu        Efer efer = 0;
7176140Sgblack@eecs.umich.edu        efer.sce = 1; // Enable system call extensions.
7186140Sgblack@eecs.umich.edu        efer.lme = 1; // Enable long mode.
7196140Sgblack@eecs.umich.edu        efer.lma = 0; // Deactivate long mode.
7206140Sgblack@eecs.umich.edu        efer.nxe = 1; // Enable nx support.
7216140Sgblack@eecs.umich.edu        efer.svme = 0; // Disable svm support for now. It isn't implemented.
7226140Sgblack@eecs.umich.edu        efer.ffxsr = 1; // Turn on fast fxsave and fxrstor.
7236140Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_EFER, efer);
7246140Sgblack@eecs.umich.edu
7255956Sgblack@eecs.umich.edu        //Set up the registers that describe the operating mode.
7265956Sgblack@eecs.umich.edu        CR0 cr0 = 0;
7275956Sgblack@eecs.umich.edu        cr0.pg = 1; // Turn on paging.
7285956Sgblack@eecs.umich.edu        cr0.cd = 0; // Don't disable caching.
7295956Sgblack@eecs.umich.edu        cr0.nw = 0; // This is bit is defined to be ignored.
7305956Sgblack@eecs.umich.edu        cr0.am = 0; // No alignment checking
7315956Sgblack@eecs.umich.edu        cr0.wp = 0; // Supervisor mode can write read only pages
7325956Sgblack@eecs.umich.edu        cr0.ne = 1;
7335956Sgblack@eecs.umich.edu        cr0.et = 1; // This should always be 1
7345956Sgblack@eecs.umich.edu        cr0.ts = 0; // We don't do task switching, so causing fp exceptions
7355956Sgblack@eecs.umich.edu                    // would be pointless.
7365956Sgblack@eecs.umich.edu        cr0.em = 0; // Allow x87 instructions to execute natively.
7375956Sgblack@eecs.umich.edu        cr0.mp = 1; // This doesn't really matter, but the manual suggests
7385956Sgblack@eecs.umich.edu                    // setting it to one.
7395956Sgblack@eecs.umich.edu        cr0.pe = 1; // We're definitely in protected mode.
7405956Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_CR0, cr0);
7416609Sgblack@eecs.umich.edu
7426609Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_MXCSR, 0x1f80);
7435956Sgblack@eecs.umich.edu    }
7445956Sgblack@eecs.umich.edu}
7455956Sgblack@eecs.umich.edu
7465956Sgblack@eecs.umich.edutemplate<class IntType>
7475956Sgblack@eecs.umich.eduvoid
7485973Sgblack@eecs.umich.eduX86LiveProcess::argsInit(int pageSize,
7495973Sgblack@eecs.umich.edu        std::vector<AuxVector<IntType> > extraAuxvs)
7505956Sgblack@eecs.umich.edu{
7515956Sgblack@eecs.umich.edu    int intSize = sizeof(IntType);
7525956Sgblack@eecs.umich.edu
7535956Sgblack@eecs.umich.edu    typedef AuxVector<IntType> auxv_t;
7545973Sgblack@eecs.umich.edu    std::vector<auxv_t> auxv = extraAuxvs;
7555758Shsul@eecs.umich.edu
7564166Sgblack@eecs.umich.edu    string filename;
75711321Ssteve.reinhardt@amd.com    if (argv.size() < 1)
7584166Sgblack@eecs.umich.edu        filename = "";
7594166Sgblack@eecs.umich.edu    else
7604166Sgblack@eecs.umich.edu        filename = argv[0];
7614166Sgblack@eecs.umich.edu
7624793Sgblack@eecs.umich.edu    //We want 16 byte alignment
7634849Sgblack@eecs.umich.edu    uint64_t align = 16;
7644166Sgblack@eecs.umich.edu
76511389Sbrandon.potter@amd.com    // Patch the ld_bias for dynamic executables.
76611389Sbrandon.potter@amd.com    updateBias();
76711389Sbrandon.potter@amd.com
7684166Sgblack@eecs.umich.edu    // load object file into target memory
7694166Sgblack@eecs.umich.edu    objFile->loadSections(initVirtMem);
7704166Sgblack@eecs.umich.edu
7714793Sgblack@eecs.umich.edu    enum X86CpuFeature {
7724793Sgblack@eecs.umich.edu        X86_OnboardFPU = 1 << 0,
7734793Sgblack@eecs.umich.edu        X86_VirtualModeExtensions = 1 << 1,
7744793Sgblack@eecs.umich.edu        X86_DebuggingExtensions = 1 << 2,
7754793Sgblack@eecs.umich.edu        X86_PageSizeExtensions = 1 << 3,
7764777Sgblack@eecs.umich.edu
7774793Sgblack@eecs.umich.edu        X86_TimeStampCounter = 1 << 4,
7784793Sgblack@eecs.umich.edu        X86_ModelSpecificRegisters = 1 << 5,
7794793Sgblack@eecs.umich.edu        X86_PhysicalAddressExtensions = 1 << 6,
7804793Sgblack@eecs.umich.edu        X86_MachineCheckExtensions = 1 << 7,
7814777Sgblack@eecs.umich.edu
7824793Sgblack@eecs.umich.edu        X86_CMPXCHG8Instruction = 1 << 8,
7834793Sgblack@eecs.umich.edu        X86_OnboardAPIC = 1 << 9,
7844793Sgblack@eecs.umich.edu        X86_SYSENTER_SYSEXIT = 1 << 11,
7854793Sgblack@eecs.umich.edu
7864793Sgblack@eecs.umich.edu        X86_MemoryTypeRangeRegisters = 1 << 12,
7874793Sgblack@eecs.umich.edu        X86_PageGlobalEnable = 1 << 13,
7884793Sgblack@eecs.umich.edu        X86_MachineCheckArchitecture = 1 << 14,
7894793Sgblack@eecs.umich.edu        X86_CMOVInstruction = 1 << 15,
7904793Sgblack@eecs.umich.edu
7914793Sgblack@eecs.umich.edu        X86_PageAttributeTable = 1 << 16,
7924793Sgblack@eecs.umich.edu        X86_36BitPSEs = 1 << 17,
7934793Sgblack@eecs.umich.edu        X86_ProcessorSerialNumber = 1 << 18,
7944793Sgblack@eecs.umich.edu        X86_CLFLUSHInstruction = 1 << 19,
7954793Sgblack@eecs.umich.edu
7964793Sgblack@eecs.umich.edu        X86_DebugTraceStore = 1 << 21,
7974793Sgblack@eecs.umich.edu        X86_ACPIViaMSR = 1 << 22,
7984793Sgblack@eecs.umich.edu        X86_MultimediaExtensions = 1 << 23,
7994793Sgblack@eecs.umich.edu
8004793Sgblack@eecs.umich.edu        X86_FXSAVE_FXRSTOR = 1 << 24,
8014793Sgblack@eecs.umich.edu        X86_StreamingSIMDExtensions = 1 << 25,
8024793Sgblack@eecs.umich.edu        X86_StreamingSIMDExtensions2 = 1 << 26,
8034793Sgblack@eecs.umich.edu        X86_CPUSelfSnoop = 1 << 27,
8044793Sgblack@eecs.umich.edu
8054793Sgblack@eecs.umich.edu        X86_HyperThreading = 1 << 28,
8064793Sgblack@eecs.umich.edu        X86_AutomaticClockControl = 1 << 29,
8074793Sgblack@eecs.umich.edu        X86_IA64Processor = 1 << 30
8084166Sgblack@eecs.umich.edu    };
8094166Sgblack@eecs.umich.edu
81011389Sbrandon.potter@amd.com    // Setup the auxiliary vectors. These will already have endian
81111389Sbrandon.potter@amd.com    // conversion. Auxiliary vectors are loaded only for elf formatted
81211389Sbrandon.potter@amd.com    // executables; the auxv is responsible for passing information from
81311389Sbrandon.potter@amd.com    // the OS to the interpreter.
8144166Sgblack@eecs.umich.edu    ElfObject * elfObject = dynamic_cast<ElfObject *>(objFile);
81510590Sgabeblack@google.com    if (elfObject) {
8164793Sgblack@eecs.umich.edu        uint64_t features =
8174793Sgblack@eecs.umich.edu            X86_OnboardFPU |
8184793Sgblack@eecs.umich.edu            X86_VirtualModeExtensions |
8194793Sgblack@eecs.umich.edu            X86_DebuggingExtensions |
8204793Sgblack@eecs.umich.edu            X86_PageSizeExtensions |
8214793Sgblack@eecs.umich.edu            X86_TimeStampCounter |
8224793Sgblack@eecs.umich.edu            X86_ModelSpecificRegisters |
8234793Sgblack@eecs.umich.edu            X86_PhysicalAddressExtensions |
8244793Sgblack@eecs.umich.edu            X86_MachineCheckExtensions |
8254793Sgblack@eecs.umich.edu            X86_CMPXCHG8Instruction |
8264793Sgblack@eecs.umich.edu            X86_OnboardAPIC |
8274793Sgblack@eecs.umich.edu            X86_SYSENTER_SYSEXIT |
8284793Sgblack@eecs.umich.edu            X86_MemoryTypeRangeRegisters |
8294793Sgblack@eecs.umich.edu            X86_PageGlobalEnable |
8304793Sgblack@eecs.umich.edu            X86_MachineCheckArchitecture |
8314793Sgblack@eecs.umich.edu            X86_CMOVInstruction |
8324793Sgblack@eecs.umich.edu            X86_PageAttributeTable |
8334793Sgblack@eecs.umich.edu            X86_36BitPSEs |
8344793Sgblack@eecs.umich.edu//            X86_ProcessorSerialNumber |
8354793Sgblack@eecs.umich.edu            X86_CLFLUSHInstruction |
8364793Sgblack@eecs.umich.edu//            X86_DebugTraceStore |
8374793Sgblack@eecs.umich.edu//            X86_ACPIViaMSR |
8384793Sgblack@eecs.umich.edu            X86_MultimediaExtensions |
8394793Sgblack@eecs.umich.edu            X86_FXSAVE_FXRSTOR |
8404793Sgblack@eecs.umich.edu            X86_StreamingSIMDExtensions |
8414793Sgblack@eecs.umich.edu            X86_StreamingSIMDExtensions2 |
8424793Sgblack@eecs.umich.edu//            X86_CPUSelfSnoop |
8434793Sgblack@eecs.umich.edu//            X86_HyperThreading |
8444793Sgblack@eecs.umich.edu//            X86_AutomaticClockControl |
8454793Sgblack@eecs.umich.edu//            X86_IA64Processor |
8464793Sgblack@eecs.umich.edu            0;
8474793Sgblack@eecs.umich.edu
8484166Sgblack@eecs.umich.edu        //Bits which describe the system hardware capabilities
8494777Sgblack@eecs.umich.edu        //XXX Figure out what these should be
8504793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_HWCAP, features));
8514166Sgblack@eecs.umich.edu        //The system page size
85210318Sandreas.hansson@arm.com        auxv.push_back(auxv_t(M5_AT_PAGESZ, X86ISA::PageBytes));
8534166Sgblack@eecs.umich.edu        //Frequency at which times() increments
8546363Sgblack@eecs.umich.edu        //Defined to be 100 in the kernel source.
8554793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_CLKTCK, 100));
85611389Sbrandon.potter@amd.com        // This is the virtual address of the program header tables if they
85711389Sbrandon.potter@amd.com        // appear in the executable image.
8584793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PHDR, elfObject->programHeaderTable()));
8594166Sgblack@eecs.umich.edu        // This is the size of a program header entry from the elf file.
8604793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PHENT, elfObject->programHeaderSize()));
8614166Sgblack@eecs.umich.edu        // This is the number of program headers from the original elf file.
8624793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PHNUM, elfObject->programHeaderCount()));
86311389Sbrandon.potter@amd.com        // This is the base address of the ELF interpreter; it should be
86411389Sbrandon.potter@amd.com        // zero for static executables or contain the base address for
86511389Sbrandon.potter@amd.com        // dynamic executables.
86611389Sbrandon.potter@amd.com        auxv.push_back(auxv_t(M5_AT_BASE, getBias()));
8674777Sgblack@eecs.umich.edu        //XXX Figure out what this should be.
8684793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_FLAGS, 0));
8694166Sgblack@eecs.umich.edu        //The entry point to the program
8704793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_ENTRY, objFile->entryPoint()));
8714166Sgblack@eecs.umich.edu        //Different user and group IDs
8724793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_UID, uid()));
8734793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_EUID, euid()));
8744793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_GID, gid()));
8754793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_EGID, egid()));
8764166Sgblack@eecs.umich.edu        //Whether to enable "secure mode" in the executable
8774793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_SECURE, 0));
8787073Sgblack@eecs.umich.edu        //The address of 16 "random" bytes.
8797073Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_RANDOM, 0));
8807073Sgblack@eecs.umich.edu        //The name of the program
8817073Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_EXECFN, 0));
8827073Sgblack@eecs.umich.edu        //The platform string
8834793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PLATFORM, 0));
8844166Sgblack@eecs.umich.edu    }
8854166Sgblack@eecs.umich.edu
8864166Sgblack@eecs.umich.edu    //Figure out how big the initial stack needs to be
8874166Sgblack@eecs.umich.edu
8884849Sgblack@eecs.umich.edu    // A sentry NULL void pointer at the top of the stack.
8894849Sgblack@eecs.umich.edu    int sentry_size = intSize;
8904166Sgblack@eecs.umich.edu
8914166Sgblack@eecs.umich.edu    //This is the name of the file which is present on the initial stack
8924166Sgblack@eecs.umich.edu    //It's purpose is to let the user space linker examine the original file.
8934847Sgblack@eecs.umich.edu    int file_name_size = filename.size() + 1;
8944793Sgblack@eecs.umich.edu
8957073Sgblack@eecs.umich.edu    const int numRandomBytes = 16;
8967073Sgblack@eecs.umich.edu    int aux_data_size = numRandomBytes;
8977073Sgblack@eecs.umich.edu
8984793Sgblack@eecs.umich.edu    string platform = "x86_64";
8997073Sgblack@eecs.umich.edu    aux_data_size += platform.size() + 1;
9004166Sgblack@eecs.umich.edu
9014166Sgblack@eecs.umich.edu    int env_data_size = 0;
90210590Sgabeblack@google.com    for (int i = 0; i < envp.size(); ++i)
9034847Sgblack@eecs.umich.edu        env_data_size += envp[i].size() + 1;
9044166Sgblack@eecs.umich.edu    int arg_data_size = 0;
90510590Sgabeblack@google.com    for (int i = 0; i < argv.size(); ++i)
9064847Sgblack@eecs.umich.edu        arg_data_size += argv[i].size() + 1;
9074166Sgblack@eecs.umich.edu
9084166Sgblack@eecs.umich.edu    //The info_block needs to be padded so it's size is a multiple of the
9094166Sgblack@eecs.umich.edu    //alignment mask. Also, it appears that there needs to be at least some
9104166Sgblack@eecs.umich.edu    //padding, so if the size is already a multiple, we need to increase it
9114166Sgblack@eecs.umich.edu    //anyway.
9124849Sgblack@eecs.umich.edu    int base_info_block_size =
9134849Sgblack@eecs.umich.edu        sentry_size + file_name_size + env_data_size + arg_data_size;
9144166Sgblack@eecs.umich.edu
9154849Sgblack@eecs.umich.edu    int info_block_size = roundUp(base_info_block_size, align);
9164849Sgblack@eecs.umich.edu
9174849Sgblack@eecs.umich.edu    int info_block_padding = info_block_size - base_info_block_size;
9184166Sgblack@eecs.umich.edu
9194166Sgblack@eecs.umich.edu    //Each auxilliary vector is two 8 byte words
9204166Sgblack@eecs.umich.edu    int aux_array_size = intSize * 2 * (auxv.size() + 1);
9214166Sgblack@eecs.umich.edu
9224166Sgblack@eecs.umich.edu    int envp_array_size = intSize * (envp.size() + 1);
9234166Sgblack@eecs.umich.edu    int argv_array_size = intSize * (argv.size() + 1);
9244166Sgblack@eecs.umich.edu
9254166Sgblack@eecs.umich.edu    int argc_size = intSize;
9264166Sgblack@eecs.umich.edu
9274849Sgblack@eecs.umich.edu    //Figure out the size of the contents of the actual initial frame
9284849Sgblack@eecs.umich.edu    int frame_size =
9294166Sgblack@eecs.umich.edu        aux_array_size +
9304166Sgblack@eecs.umich.edu        envp_array_size +
9314166Sgblack@eecs.umich.edu        argv_array_size +
9324607Sgblack@eecs.umich.edu        argc_size;
9334166Sgblack@eecs.umich.edu
9344849Sgblack@eecs.umich.edu    //There needs to be padding after the auxiliary vector data so that the
9354849Sgblack@eecs.umich.edu    //very bottom of the stack is aligned properly.
9364849Sgblack@eecs.umich.edu    int partial_size = frame_size + aux_data_size;
9374849Sgblack@eecs.umich.edu    int aligned_partial_size = roundUp(partial_size, align);
9384849Sgblack@eecs.umich.edu    int aux_padding = aligned_partial_size - partial_size;
9394849Sgblack@eecs.umich.edu
9404849Sgblack@eecs.umich.edu    int space_needed =
9414849Sgblack@eecs.umich.edu        info_block_size +
9424849Sgblack@eecs.umich.edu        aux_data_size +
9434849Sgblack@eecs.umich.edu        aux_padding +
9444849Sgblack@eecs.umich.edu        frame_size;
9454849Sgblack@eecs.umich.edu
9464166Sgblack@eecs.umich.edu    stack_min = stack_base - space_needed;
9474849Sgblack@eecs.umich.edu    stack_min = roundDown(stack_min, align);
94810554Salexandru.dutu@amd.com    stack_size = roundUp(stack_base - stack_min, pageSize);
9494166Sgblack@eecs.umich.edu
9504166Sgblack@eecs.umich.edu    // map memory
95110554Salexandru.dutu@amd.com    Addr stack_end = roundDown(stack_base - stack_size, pageSize);
95210554Salexandru.dutu@amd.com
95310554Salexandru.dutu@amd.com    DPRINTF(Stack, "Mapping the stack: 0x%x %dB\n", stack_end, stack_size);
95410554Salexandru.dutu@amd.com    allocateMem(stack_end, stack_size);
9554166Sgblack@eecs.umich.edu
9564166Sgblack@eecs.umich.edu    // map out initial stack contents
9575956Sgblack@eecs.umich.edu    IntType sentry_base = stack_base - sentry_size;
9585956Sgblack@eecs.umich.edu    IntType file_name_base = sentry_base - file_name_size;
9595956Sgblack@eecs.umich.edu    IntType env_data_base = file_name_base - env_data_size;
9605956Sgblack@eecs.umich.edu    IntType arg_data_base = env_data_base - arg_data_size;
9615956Sgblack@eecs.umich.edu    IntType aux_data_base = arg_data_base - info_block_padding - aux_data_size;
9625956Sgblack@eecs.umich.edu    IntType auxv_array_base = aux_data_base - aux_array_size - aux_padding;
9635956Sgblack@eecs.umich.edu    IntType envp_array_base = auxv_array_base - envp_array_size;
9645956Sgblack@eecs.umich.edu    IntType argv_array_base = envp_array_base - argv_array_size;
9655956Sgblack@eecs.umich.edu    IntType argc_base = argv_array_base - argc_size;
9664166Sgblack@eecs.umich.edu
9675941Sgblack@eecs.umich.edu    DPRINTF(Stack, "The addresses of items on the initial stack:\n");
9685941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - file name\n", file_name_base);
9695941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - env data\n", env_data_base);
9705941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - arg data\n", arg_data_base);
9715941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - aux data\n", aux_data_base);
9725941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - auxv array\n", auxv_array_base);
9735941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - envp array\n", envp_array_base);
9745941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - argv array\n", argv_array_base);
9755941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - argc \n", argc_base);
9765941Sgblack@eecs.umich.edu    DPRINTF(Stack, "0x%x - stack min\n", stack_min);
9774166Sgblack@eecs.umich.edu
9784166Sgblack@eecs.umich.edu    // write contents to stack
9794166Sgblack@eecs.umich.edu
9804166Sgblack@eecs.umich.edu    // figure out argc
9815956Sgblack@eecs.umich.edu    IntType argc = argv.size();
9825956Sgblack@eecs.umich.edu    IntType guestArgc = X86ISA::htog(argc);
9834166Sgblack@eecs.umich.edu
9844849Sgblack@eecs.umich.edu    //Write out the sentry void *
9855956Sgblack@eecs.umich.edu    IntType sentry_NULL = 0;
9868852Sandreas.hansson@arm.com    initVirtMem.writeBlob(sentry_base,
9874849Sgblack@eecs.umich.edu            (uint8_t*)&sentry_NULL, sentry_size);
9884166Sgblack@eecs.umich.edu
9894166Sgblack@eecs.umich.edu    //Write the file name
9908852Sandreas.hansson@arm.com    initVirtMem.writeString(file_name_base, filename.c_str());
9914166Sgblack@eecs.umich.edu
9927073Sgblack@eecs.umich.edu    //Fix up the aux vectors which point to data
9937073Sgblack@eecs.umich.edu    assert(auxv[auxv.size() - 3].a_type == M5_AT_RANDOM);
9947073Sgblack@eecs.umich.edu    auxv[auxv.size() - 3].a_val = aux_data_base;
9957073Sgblack@eecs.umich.edu    assert(auxv[auxv.size() - 2].a_type == M5_AT_EXECFN);
9967073Sgblack@eecs.umich.edu    auxv[auxv.size() - 2].a_val = argv_array_base;
9977073Sgblack@eecs.umich.edu    assert(auxv[auxv.size() - 1].a_type == M5_AT_PLATFORM);
9987073Sgblack@eecs.umich.edu    auxv[auxv.size() - 1].a_val = aux_data_base + numRandomBytes;
9994793Sgblack@eecs.umich.edu
10004166Sgblack@eecs.umich.edu    //Copy the aux stuff
100110590Sgabeblack@google.com    for (int x = 0; x < auxv.size(); x++) {
10028852Sandreas.hansson@arm.com        initVirtMem.writeBlob(auxv_array_base + x * 2 * intSize,
10034166Sgblack@eecs.umich.edu                (uint8_t*)&(auxv[x].a_type), intSize);
10048852Sandreas.hansson@arm.com        initVirtMem.writeBlob(auxv_array_base + (x * 2 + 1) * intSize,
10054166Sgblack@eecs.umich.edu                (uint8_t*)&(auxv[x].a_val), intSize);
10064166Sgblack@eecs.umich.edu    }
10074166Sgblack@eecs.umich.edu    //Write out the terminating zeroed auxilliary vector
10084166Sgblack@eecs.umich.edu    const uint64_t zero = 0;
100911326Ssteve.reinhardt@amd.com    initVirtMem.writeBlob(auxv_array_base + auxv.size() * 2 * intSize,
101011326Ssteve.reinhardt@amd.com                          (uint8_t*)&zero, intSize);
101111326Ssteve.reinhardt@amd.com    initVirtMem.writeBlob(auxv_array_base + (auxv.size() * 2 + 1) * intSize,
101211326Ssteve.reinhardt@amd.com                          (uint8_t*)&zero, intSize);
10134166Sgblack@eecs.umich.edu
10148852Sandreas.hansson@arm.com    initVirtMem.writeString(aux_data_base, platform.c_str());
10154793Sgblack@eecs.umich.edu
10164166Sgblack@eecs.umich.edu    copyStringArray(envp, envp_array_base, env_data_base, initVirtMem);
10174166Sgblack@eecs.umich.edu    copyStringArray(argv, argv_array_base, arg_data_base, initVirtMem);
10184166Sgblack@eecs.umich.edu
10198852Sandreas.hansson@arm.com    initVirtMem.writeBlob(argc_base, (uint8_t*)&guestArgc, intSize);
10204166Sgblack@eecs.umich.edu
10215713Shsul@eecs.umich.edu    ThreadContext *tc = system->getThreadContext(contextIds[0]);
10224793Sgblack@eecs.umich.edu    //Set the stack pointer register
10235713Shsul@eecs.umich.edu    tc->setIntReg(StackPointerReg, stack_min);
10244166Sgblack@eecs.umich.edu
10255246Sgblack@eecs.umich.edu    // There doesn't need to be any segment base added in since we're dealing
10265246Sgblack@eecs.umich.edu    // with the flat segmentation model.
102711389Sbrandon.potter@amd.com    tc->pcState(getStartPC());
10284166Sgblack@eecs.umich.edu
10294166Sgblack@eecs.umich.edu    //Align the "stack_min" to a page boundary.
10304166Sgblack@eecs.umich.edu    stack_min = roundDown(stack_min, pageSize);
10314166Sgblack@eecs.umich.edu
10324166Sgblack@eecs.umich.edu//    num_processes++;
10334166Sgblack@eecs.umich.edu}
10345956Sgblack@eecs.umich.edu
10355956Sgblack@eecs.umich.eduvoid
10365956Sgblack@eecs.umich.eduX86_64LiveProcess::argsInit(int intSize, int pageSize)
10375956Sgblack@eecs.umich.edu{
10385973Sgblack@eecs.umich.edu    std::vector<AuxVector<uint64_t> > extraAuxvs;
10397073Sgblack@eecs.umich.edu    extraAuxvs.push_back(AuxVector<uint64_t>(M5_AT_SYSINFO_EHDR,
10407073Sgblack@eecs.umich.edu                vsyscallPage.base));
10415973Sgblack@eecs.umich.edu    X86LiveProcess::argsInit<uint64_t>(pageSize, extraAuxvs);
10425956Sgblack@eecs.umich.edu}
10435956Sgblack@eecs.umich.edu
10445956Sgblack@eecs.umich.eduvoid
10455956Sgblack@eecs.umich.eduI386LiveProcess::argsInit(int intSize, int pageSize)
10465956Sgblack@eecs.umich.edu{
10475973Sgblack@eecs.umich.edu    std::vector<AuxVector<uint32_t> > extraAuxvs;
10485973Sgblack@eecs.umich.edu    //Tell the binary where the vsyscall part of the vsyscall page is.
10497073Sgblack@eecs.umich.edu    extraAuxvs.push_back(AuxVector<uint32_t>(M5_AT_SYSINFO,
10505973Sgblack@eecs.umich.edu                vsyscallPage.base + vsyscallPage.vsyscallOffset));
10517073Sgblack@eecs.umich.edu    extraAuxvs.push_back(AuxVector<uint32_t>(M5_AT_SYSINFO_EHDR,
10527073Sgblack@eecs.umich.edu                vsyscallPage.base));
10535973Sgblack@eecs.umich.edu    X86LiveProcess::argsInit<uint32_t>(pageSize, extraAuxvs);
10545956Sgblack@eecs.umich.edu}
10555958Sgblack@eecs.umich.edu
10565958Sgblack@eecs.umich.eduvoid
105710223Ssteve.reinhardt@amd.comX86LiveProcess::setSyscallReturn(ThreadContext *tc, SyscallReturn retval)
10585958Sgblack@eecs.umich.edu{
105910223Ssteve.reinhardt@amd.com    tc->setIntReg(INTREG_RAX, retval.encodedValue());
10605958Sgblack@eecs.umich.edu}
10615958Sgblack@eecs.umich.edu
10625958Sgblack@eecs.umich.eduX86ISA::IntReg
10636701Sgblack@eecs.umich.eduX86_64LiveProcess::getSyscallArg(ThreadContext *tc, int &i)
10645958Sgblack@eecs.umich.edu{
10655958Sgblack@eecs.umich.edu    assert(i < NumArgumentRegs);
10666701Sgblack@eecs.umich.edu    return tc->readIntReg(ArgumentReg[i++]);
10675958Sgblack@eecs.umich.edu}
10685958Sgblack@eecs.umich.edu
10695958Sgblack@eecs.umich.eduvoid
10705958Sgblack@eecs.umich.eduX86_64LiveProcess::setSyscallArg(ThreadContext *tc, int i, X86ISA::IntReg val)
10715958Sgblack@eecs.umich.edu{
10725958Sgblack@eecs.umich.edu    assert(i < NumArgumentRegs);
10735958Sgblack@eecs.umich.edu    return tc->setIntReg(ArgumentReg[i], val);
10745958Sgblack@eecs.umich.edu}
10755958Sgblack@eecs.umich.edu
10765958Sgblack@eecs.umich.eduX86ISA::IntReg
10776701Sgblack@eecs.umich.eduI386LiveProcess::getSyscallArg(ThreadContext *tc, int &i)
10785958Sgblack@eecs.umich.edu{
10795959Sgblack@eecs.umich.edu    assert(i < NumArgumentRegs32);
10806701Sgblack@eecs.umich.edu    return tc->readIntReg(ArgumentReg32[i++]);
10816701Sgblack@eecs.umich.edu}
10826701Sgblack@eecs.umich.edu
10836701Sgblack@eecs.umich.eduX86ISA::IntReg
10846701Sgblack@eecs.umich.eduI386LiveProcess::getSyscallArg(ThreadContext *tc, int &i, int width)
10856701Sgblack@eecs.umich.edu{
10866701Sgblack@eecs.umich.edu    assert(width == 32 || width == 64);
10876701Sgblack@eecs.umich.edu    assert(i < NumArgumentRegs);
10886701Sgblack@eecs.umich.edu    uint64_t retVal = tc->readIntReg(ArgumentReg32[i++]) & mask(32);
10896701Sgblack@eecs.umich.edu    if (width == 64)
10906701Sgblack@eecs.umich.edu        retVal |= ((uint64_t)tc->readIntReg(ArgumentReg[i++]) << 32);
10916701Sgblack@eecs.umich.edu    return retVal;
10925958Sgblack@eecs.umich.edu}
10935958Sgblack@eecs.umich.edu
10945958Sgblack@eecs.umich.eduvoid
10955958Sgblack@eecs.umich.eduI386LiveProcess::setSyscallArg(ThreadContext *tc, int i, X86ISA::IntReg val)
10965958Sgblack@eecs.umich.edu{
10975959Sgblack@eecs.umich.edu    assert(i < NumArgumentRegs);
10985959Sgblack@eecs.umich.edu    return tc->setIntReg(ArgumentReg[i], val);
10995958Sgblack@eecs.umich.edu}
1100