interrupts.hh revision 5654
14120Sgblack@eecs.umich.edu/* 24120Sgblack@eecs.umich.edu * Copyright (c) 2007 The Hewlett-Packard Development Company 34120Sgblack@eecs.umich.edu * All rights reserved. 44120Sgblack@eecs.umich.edu * 54120Sgblack@eecs.umich.edu * Redistribution and use of this software in source and binary forms, 64120Sgblack@eecs.umich.edu * with or without modification, are permitted provided that the 74120Sgblack@eecs.umich.edu * following conditions are met: 84120Sgblack@eecs.umich.edu * 94120Sgblack@eecs.umich.edu * The software must be used only for Non-Commercial Use which means any 104120Sgblack@eecs.umich.edu * use which is NOT directed to receiving any direct monetary 114120Sgblack@eecs.umich.edu * compensation for, or commercial advantage from such use. Illustrative 124120Sgblack@eecs.umich.edu * examples of non-commercial use are academic research, personal study, 134120Sgblack@eecs.umich.edu * teaching, education and corporate research & development. 144120Sgblack@eecs.umich.edu * Illustrative examples of commercial use are distributing products for 154120Sgblack@eecs.umich.edu * commercial advantage and providing services using the software for 164120Sgblack@eecs.umich.edu * commercial advantage. 174120Sgblack@eecs.umich.edu * 184120Sgblack@eecs.umich.edu * If you wish to use this software or functionality therein that may be 194120Sgblack@eecs.umich.edu * covered by patents for commercial use, please contact: 204120Sgblack@eecs.umich.edu * Director of Intellectual Property Licensing 214120Sgblack@eecs.umich.edu * Office of Strategy and Technology 224120Sgblack@eecs.umich.edu * Hewlett-Packard Company 234120Sgblack@eecs.umich.edu * 1501 Page Mill Road 244120Sgblack@eecs.umich.edu * Palo Alto, California 94304 254120Sgblack@eecs.umich.edu * 264120Sgblack@eecs.umich.edu * Redistributions of source code must retain the above copyright notice, 274120Sgblack@eecs.umich.edu * this list of conditions and the following disclaimer. Redistributions 284120Sgblack@eecs.umich.edu * in binary form must reproduce the above copyright notice, this list of 294120Sgblack@eecs.umich.edu * conditions and the following disclaimer in the documentation and/or 304120Sgblack@eecs.umich.edu * other materials provided with the distribution. Neither the name of 314120Sgblack@eecs.umich.edu * the COPYRIGHT HOLDER(s), HEWLETT-PACKARD COMPANY, nor the names of its 324120Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from 334120Sgblack@eecs.umich.edu * this software without specific prior written permission. No right of 344120Sgblack@eecs.umich.edu * sublicense is granted herewith. Derivatives of the software and 354120Sgblack@eecs.umich.edu * output created using the software may be prepared, but only for 364120Sgblack@eecs.umich.edu * Non-Commercial Uses. Derivatives of the software may be shared with 374120Sgblack@eecs.umich.edu * others provided: (i) the others agree to abide by the list of 384120Sgblack@eecs.umich.edu * conditions herein which includes the Non-Commercial Use restrictions; 394120Sgblack@eecs.umich.edu * and (ii) such Derivatives of the software include the above copyright 404120Sgblack@eecs.umich.edu * notice to acknowledge the contribution from this software where 414120Sgblack@eecs.umich.edu * applicable, this list of conditions and the disclaimer below. 424120Sgblack@eecs.umich.edu * 434120Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 444120Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 454120Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 464120Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 474120Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 484120Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 494120Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 504120Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 514120Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 524120Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 534120Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 544120Sgblack@eecs.umich.edu * 554120Sgblack@eecs.umich.edu * Authors: Gabe Black 564120Sgblack@eecs.umich.edu */ 574120Sgblack@eecs.umich.edu 584120Sgblack@eecs.umich.edu#ifndef __ARCH_X86_INTERRUPTS_HH__ 594120Sgblack@eecs.umich.edu#define __ARCH_X86_INTERRUPTS_HH__ 604120Sgblack@eecs.umich.edu 615647Sgblack@eecs.umich.edu#include "arch/x86/apicregs.hh" 625086Sgblack@eecs.umich.edu#include "arch/x86/faults.hh" 635654Sgblack@eecs.umich.edu#include "base/bitfield.hh" 645086Sgblack@eecs.umich.edu#include "cpu/thread_context.hh" 655648Sgblack@eecs.umich.edu#include "dev/io_device.hh" 665651Sgblack@eecs.umich.edu#include "dev/x86/intdev.hh" 675647Sgblack@eecs.umich.edu#include "params/X86LocalApic.hh" 685647Sgblack@eecs.umich.edu#include "sim/eventq.hh" 695647Sgblack@eecs.umich.edu 705647Sgblack@eecs.umich.educlass ThreadContext; 714120Sgblack@eecs.umich.edu 724120Sgblack@eecs.umich.edunamespace X86ISA 734120Sgblack@eecs.umich.edu{ 745086Sgblack@eecs.umich.edu 755651Sgblack@eecs.umich.educlass Interrupts : public BasicPioDevice, IntDev 765086Sgblack@eecs.umich.edu{ 775647Sgblack@eecs.umich.edu protected: 785654Sgblack@eecs.umich.edu // Storage for the APIC registers 795647Sgblack@eecs.umich.edu uint32_t regs[NUM_APIC_REGS]; 805654Sgblack@eecs.umich.edu 815654Sgblack@eecs.umich.edu /* 825654Sgblack@eecs.umich.edu * Timing related stuff. 835654Sgblack@eecs.umich.edu */ 845648Sgblack@eecs.umich.edu Tick latency; 855648Sgblack@eecs.umich.edu Tick clock; 865647Sgblack@eecs.umich.edu 875647Sgblack@eecs.umich.edu class ApicTimerEvent : public Event 885647Sgblack@eecs.umich.edu { 895647Sgblack@eecs.umich.edu public: 905647Sgblack@eecs.umich.edu ApicTimerEvent() : Event() 915647Sgblack@eecs.umich.edu {} 925647Sgblack@eecs.umich.edu 935647Sgblack@eecs.umich.edu void process() 945647Sgblack@eecs.umich.edu { 955647Sgblack@eecs.umich.edu warn("Local APIC timer event doesn't do anything!\n"); 965647Sgblack@eecs.umich.edu } 975647Sgblack@eecs.umich.edu }; 985647Sgblack@eecs.umich.edu 995647Sgblack@eecs.umich.edu ApicTimerEvent apicTimerEvent; 1005647Sgblack@eecs.umich.edu 1015654Sgblack@eecs.umich.edu /* 1025654Sgblack@eecs.umich.edu * IRR and ISR maintenance. 1035654Sgblack@eecs.umich.edu */ 1045654Sgblack@eecs.umich.edu uint8_t IRRV; 1055654Sgblack@eecs.umich.edu uint8_t ISRV; 1065654Sgblack@eecs.umich.edu 1075654Sgblack@eecs.umich.edu int 1085654Sgblack@eecs.umich.edu findRegArrayMSB(ApicRegIndex base) 1095654Sgblack@eecs.umich.edu { 1105654Sgblack@eecs.umich.edu int offset = 7; 1115654Sgblack@eecs.umich.edu do { 1125654Sgblack@eecs.umich.edu if (regs[base + offset] != 0) { 1135654Sgblack@eecs.umich.edu return offset * 32 + findMsbSet(regs[base + offset]); 1145654Sgblack@eecs.umich.edu } 1155654Sgblack@eecs.umich.edu } while (offset--); 1165654Sgblack@eecs.umich.edu return 0; 1175654Sgblack@eecs.umich.edu } 1185654Sgblack@eecs.umich.edu 1195654Sgblack@eecs.umich.edu void 1205654Sgblack@eecs.umich.edu updateIRRV() 1215654Sgblack@eecs.umich.edu { 1225654Sgblack@eecs.umich.edu IRRV = findRegArrayMSB(APIC_INTERRUPT_REQUEST_BASE); 1235654Sgblack@eecs.umich.edu } 1245654Sgblack@eecs.umich.edu 1255654Sgblack@eecs.umich.edu void 1265654Sgblack@eecs.umich.edu updateISRV() 1275654Sgblack@eecs.umich.edu { 1285654Sgblack@eecs.umich.edu ISRV = findRegArrayMSB(APIC_IN_SERVICE_BASE); 1295654Sgblack@eecs.umich.edu } 1305654Sgblack@eecs.umich.edu 1315654Sgblack@eecs.umich.edu void 1325654Sgblack@eecs.umich.edu setRegArrayBit(ApicRegIndex base, uint8_t vector) 1335654Sgblack@eecs.umich.edu { 1345654Sgblack@eecs.umich.edu regs[base + (vector % 32)] |= (1 << (vector >> 5)); 1355654Sgblack@eecs.umich.edu } 1365654Sgblack@eecs.umich.edu 1375654Sgblack@eecs.umich.edu void 1385654Sgblack@eecs.umich.edu clearRegArrayBit(ApicRegIndex base, uint8_t vector) 1395654Sgblack@eecs.umich.edu { 1405654Sgblack@eecs.umich.edu regs[base + (vector % 32)] &= ~(1 << (vector >> 5)); 1415654Sgblack@eecs.umich.edu } 1425654Sgblack@eecs.umich.edu 1435654Sgblack@eecs.umich.edu bool 1445654Sgblack@eecs.umich.edu getRegArrayBit(ApicRegIndex base, uint8_t vector) 1455654Sgblack@eecs.umich.edu { 1465654Sgblack@eecs.umich.edu return bits(regs[base + (vector % 32)], vector >> 5); 1475654Sgblack@eecs.umich.edu } 1485654Sgblack@eecs.umich.edu 1495086Sgblack@eecs.umich.edu public: 1505654Sgblack@eecs.umich.edu /* 1515654Sgblack@eecs.umich.edu * Params stuff. 1525654Sgblack@eecs.umich.edu */ 1535647Sgblack@eecs.umich.edu typedef X86LocalApicParams Params; 1545647Sgblack@eecs.umich.edu 1555648Sgblack@eecs.umich.edu void setClock(Tick newClock) 1565648Sgblack@eecs.umich.edu { 1575648Sgblack@eecs.umich.edu clock = newClock; 1585648Sgblack@eecs.umich.edu } 1595648Sgblack@eecs.umich.edu 1605647Sgblack@eecs.umich.edu const Params * 1615647Sgblack@eecs.umich.edu params() const 1625086Sgblack@eecs.umich.edu { 1635647Sgblack@eecs.umich.edu return dynamic_cast<const Params *>(_params); 1645647Sgblack@eecs.umich.edu } 1655647Sgblack@eecs.umich.edu 1665654Sgblack@eecs.umich.edu /* 1675654Sgblack@eecs.umich.edu * Functions to interact with the interrupt port from IntDev. 1685654Sgblack@eecs.umich.edu */ 1695648Sgblack@eecs.umich.edu Tick read(PacketPtr pkt); 1705648Sgblack@eecs.umich.edu Tick write(PacketPtr pkt); 1715651Sgblack@eecs.umich.edu Tick recvMessage(PacketPtr pkt); 1725647Sgblack@eecs.umich.edu 1735648Sgblack@eecs.umich.edu void addressRanges(AddrRangeList &range_list) 1745648Sgblack@eecs.umich.edu { 1755648Sgblack@eecs.umich.edu range_list.clear(); 1765648Sgblack@eecs.umich.edu range_list.push_back(RangeEx(x86LocalAPICAddress(0, 0), 1775648Sgblack@eecs.umich.edu x86LocalAPICAddress(0, 0) + PageBytes)); 1785648Sgblack@eecs.umich.edu } 1795647Sgblack@eecs.umich.edu 1805651Sgblack@eecs.umich.edu void getIntAddrRange(AddrRangeList &range_list) 1815651Sgblack@eecs.umich.edu { 1825651Sgblack@eecs.umich.edu range_list.clear(); 1835651Sgblack@eecs.umich.edu range_list.push_back(RangeEx(x86InterruptAddress(0, 0), 1845651Sgblack@eecs.umich.edu x86InterruptAddress(0, 0) + PhysAddrAPICRangeSize)); 1855651Sgblack@eecs.umich.edu } 1865651Sgblack@eecs.umich.edu 1875654Sgblack@eecs.umich.edu Port *getPort(const std::string &if_name, int idx = -1) 1885654Sgblack@eecs.umich.edu { 1895654Sgblack@eecs.umich.edu if (if_name == "int_port") 1905654Sgblack@eecs.umich.edu return intPort; 1915654Sgblack@eecs.umich.edu return BasicPioDevice::getPort(if_name, idx); 1925654Sgblack@eecs.umich.edu } 1935654Sgblack@eecs.umich.edu 1945654Sgblack@eecs.umich.edu /* 1955654Sgblack@eecs.umich.edu * Functions to access and manipulate the APIC's registers. 1965654Sgblack@eecs.umich.edu */ 1975654Sgblack@eecs.umich.edu 1985648Sgblack@eecs.umich.edu uint32_t readReg(ApicRegIndex miscReg); 1995648Sgblack@eecs.umich.edu void setReg(ApicRegIndex reg, uint32_t val); 2005648Sgblack@eecs.umich.edu void setRegNoEffect(ApicRegIndex reg, uint32_t val) 2015647Sgblack@eecs.umich.edu { 2025648Sgblack@eecs.umich.edu regs[reg] = val; 2035648Sgblack@eecs.umich.edu } 2045648Sgblack@eecs.umich.edu 2055654Sgblack@eecs.umich.edu /* 2065654Sgblack@eecs.umich.edu * Constructor. 2075654Sgblack@eecs.umich.edu */ 2085654Sgblack@eecs.umich.edu 2095651Sgblack@eecs.umich.edu Interrupts(Params * p) : BasicPioDevice(p), IntDev(this), 2105648Sgblack@eecs.umich.edu latency(p->pio_latency), clock(0) 2115648Sgblack@eecs.umich.edu { 2125648Sgblack@eecs.umich.edu pioSize = PageBytes; 2135654Sgblack@eecs.umich.edu memset(regs, 0, sizeof(regs)); 2145647Sgblack@eecs.umich.edu //Set the local apic DFR to the flat model. 2155647Sgblack@eecs.umich.edu regs[APIC_DESTINATION_FORMAT] = (uint32_t)(-1); 2165654Sgblack@eecs.umich.edu ISRV = 0; 2175654Sgblack@eecs.umich.edu IRRV = 0; 2185086Sgblack@eecs.umich.edu } 2195086Sgblack@eecs.umich.edu 2205654Sgblack@eecs.umich.edu /* 2215654Sgblack@eecs.umich.edu * Functions for retrieving interrupts for the CPU to handle. 2225654Sgblack@eecs.umich.edu */ 2235651Sgblack@eecs.umich.edu 2245654Sgblack@eecs.umich.edu bool check_interrupts(ThreadContext * tc) const; 2255654Sgblack@eecs.umich.edu Fault getInterrupt(ThreadContext * tc); 2265654Sgblack@eecs.umich.edu void updateIntrInfo(ThreadContext * tc); 2275086Sgblack@eecs.umich.edu 2285654Sgblack@eecs.umich.edu /* 2295654Sgblack@eecs.umich.edu * Serialization. 2305654Sgblack@eecs.umich.edu */ 2315086Sgblack@eecs.umich.edu 2325086Sgblack@eecs.umich.edu void serialize(std::ostream & os) 2335086Sgblack@eecs.umich.edu { 2345133Sgblack@eecs.umich.edu panic("Interrupts::serialize unimplemented!\n"); 2355086Sgblack@eecs.umich.edu } 2365086Sgblack@eecs.umich.edu 2375086Sgblack@eecs.umich.edu void unserialize(Checkpoint * cp, const std::string & section) 2385086Sgblack@eecs.umich.edu { 2395133Sgblack@eecs.umich.edu panic("Interrupts::unserialize unimplemented!\n"); 2405086Sgblack@eecs.umich.edu } 2415654Sgblack@eecs.umich.edu 2425654Sgblack@eecs.umich.edu /* 2435654Sgblack@eecs.umich.edu * Old functions needed for compatability but which will be phased out 2445654Sgblack@eecs.umich.edu * eventually. 2455654Sgblack@eecs.umich.edu */ 2465654Sgblack@eecs.umich.edu void post(int int_num, int index) 2475654Sgblack@eecs.umich.edu { 2485654Sgblack@eecs.umich.edu panic("Interrupts::post unimplemented!\n"); 2495654Sgblack@eecs.umich.edu } 2505654Sgblack@eecs.umich.edu 2515654Sgblack@eecs.umich.edu void clear(int int_num, int index) 2525654Sgblack@eecs.umich.edu { 2535654Sgblack@eecs.umich.edu panic("Interrupts::clear unimplemented!\n"); 2545654Sgblack@eecs.umich.edu } 2555654Sgblack@eecs.umich.edu 2565654Sgblack@eecs.umich.edu void clear_all() 2575654Sgblack@eecs.umich.edu { 2585654Sgblack@eecs.umich.edu panic("Interrupts::clear_all unimplemented!\n"); 2595654Sgblack@eecs.umich.edu } 2605086Sgblack@eecs.umich.edu}; 2615086Sgblack@eecs.umich.edu 2624120Sgblack@eecs.umich.edu}; 2634120Sgblack@eecs.umich.edu 2644120Sgblack@eecs.umich.edu#endif // __ARCH_X86_INTERRUPTS_HH__ 265