faults.cc revision 5858
15124Sgblack@eecs.umich.edu/*
25124Sgblack@eecs.umich.edu * Copyright (c) 2003-2007 The Regents of The University of Michigan
35124Sgblack@eecs.umich.edu * All rights reserved.
45124Sgblack@eecs.umich.edu *
55124Sgblack@eecs.umich.edu * Redistribution and use in source and binary forms, with or without
65124Sgblack@eecs.umich.edu * modification, are permitted provided that the following conditions are
75124Sgblack@eecs.umich.edu * met: redistributions of source code must retain the above copyright
85124Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer;
95124Sgblack@eecs.umich.edu * redistributions in binary form must reproduce the above copyright
105124Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the
115124Sgblack@eecs.umich.edu * documentation and/or other materials provided with the distribution;
125124Sgblack@eecs.umich.edu * neither the name of the copyright holders nor the names of its
135124Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from
145124Sgblack@eecs.umich.edu * this software without specific prior written permission.
155124Sgblack@eecs.umich.edu *
165124Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
175124Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
185124Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
195124Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
205124Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
215124Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
225124Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
235124Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
245124Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
255124Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
265124Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
275124Sgblack@eecs.umich.edu *
285124Sgblack@eecs.umich.edu * Authors: Gabe Black
295124Sgblack@eecs.umich.edu */
305124Sgblack@eecs.umich.edu
315124Sgblack@eecs.umich.edu/*
325124Sgblack@eecs.umich.edu * Copyright (c) 2007 The Hewlett-Packard Development Company
335124Sgblack@eecs.umich.edu * All rights reserved.
345124Sgblack@eecs.umich.edu *
355124Sgblack@eecs.umich.edu * Redistribution and use of this software in source and binary forms,
365124Sgblack@eecs.umich.edu * with or without modification, are permitted provided that the
375124Sgblack@eecs.umich.edu * following conditions are met:
385124Sgblack@eecs.umich.edu *
395124Sgblack@eecs.umich.edu * The software must be used only for Non-Commercial Use which means any
405124Sgblack@eecs.umich.edu * use which is NOT directed to receiving any direct monetary
415124Sgblack@eecs.umich.edu * compensation for, or commercial advantage from such use.  Illustrative
425124Sgblack@eecs.umich.edu * examples of non-commercial use are academic research, personal study,
435124Sgblack@eecs.umich.edu * teaching, education and corporate research & development.
445124Sgblack@eecs.umich.edu * Illustrative examples of commercial use are distributing products for
455124Sgblack@eecs.umich.edu * commercial advantage and providing services using the software for
465124Sgblack@eecs.umich.edu * commercial advantage.
475124Sgblack@eecs.umich.edu *
485124Sgblack@eecs.umich.edu * If you wish to use this software or functionality therein that may be
495124Sgblack@eecs.umich.edu * covered by patents for commercial use, please contact:
505124Sgblack@eecs.umich.edu *     Director of Intellectual Property Licensing
515124Sgblack@eecs.umich.edu *     Office of Strategy and Technology
525124Sgblack@eecs.umich.edu *     Hewlett-Packard Company
535124Sgblack@eecs.umich.edu *     1501 Page Mill Road
545124Sgblack@eecs.umich.edu *     Palo Alto, California  94304
555124Sgblack@eecs.umich.edu *
565124Sgblack@eecs.umich.edu * Redistributions of source code must retain the above copyright notice,
575124Sgblack@eecs.umich.edu * this list of conditions and the following disclaimer.  Redistributions
585124Sgblack@eecs.umich.edu * in binary form must reproduce the above copyright notice, this list of
595124Sgblack@eecs.umich.edu * conditions and the following disclaimer in the documentation and/or
605124Sgblack@eecs.umich.edu * other materials provided with the distribution.  Neither the name of
615124Sgblack@eecs.umich.edu * the COPYRIGHT HOLDER(s), HEWLETT-PACKARD COMPANY, nor the names of its
625124Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from
635124Sgblack@eecs.umich.edu * this software without specific prior written permission.  No right of
645124Sgblack@eecs.umich.edu * sublicense is granted herewith.  Derivatives of the software and
655124Sgblack@eecs.umich.edu * output created using the software may be prepared, but only for
665124Sgblack@eecs.umich.edu * Non-Commercial Uses.  Derivatives of the software may be shared with
675124Sgblack@eecs.umich.edu * others provided: (i) the others agree to abide by the list of
685124Sgblack@eecs.umich.edu * conditions herein which includes the Non-Commercial Use restrictions;
695124Sgblack@eecs.umich.edu * and (ii) such Derivatives of the software include the above copyright
705124Sgblack@eecs.umich.edu * notice to acknowledge the contribution from this software where
715124Sgblack@eecs.umich.edu * applicable, this list of conditions and the disclaimer below.
725124Sgblack@eecs.umich.edu *
735124Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
745124Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
755124Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
765124Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
775124Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
785124Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
795124Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
805124Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
815124Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
825124Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
835124Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
845124Sgblack@eecs.umich.edu *
855124Sgblack@eecs.umich.edu * Authors: Gabe Black
865124Sgblack@eecs.umich.edu */
875124Sgblack@eecs.umich.edu
885681Sgblack@eecs.umich.edu#include "arch/x86/decoder.hh"
895124Sgblack@eecs.umich.edu#include "arch/x86/faults.hh"
905124Sgblack@eecs.umich.edu#include "base/trace.hh"
915124Sgblack@eecs.umich.edu#include "config/full_system.hh"
925124Sgblack@eecs.umich.edu#include "cpu/thread_context.hh"
935124Sgblack@eecs.umich.edu#if !FULL_SYSTEM
945124Sgblack@eecs.umich.edu#include "arch/x86/isa_traits.hh"
955124Sgblack@eecs.umich.edu#include "mem/page_table.hh"
965124Sgblack@eecs.umich.edu#include "sim/process.hh"
975237Sgblack@eecs.umich.edu#else
985237Sgblack@eecs.umich.edu#include "arch/x86/tlb.hh"
995124Sgblack@eecs.umich.edu#endif
1005124Sgblack@eecs.umich.edu
1015124Sgblack@eecs.umich.edunamespace X86ISA
1025124Sgblack@eecs.umich.edu{
1035124Sgblack@eecs.umich.edu#if FULL_SYSTEM
1045858Sgblack@eecs.umich.edu    void X86FaultBase::invoke(ThreadContext * tc)
1055124Sgblack@eecs.umich.edu    {
1065681Sgblack@eecs.umich.edu        using namespace X86ISAInst::RomLabels;
1075681Sgblack@eecs.umich.edu        HandyM5Reg m5reg = tc->readMiscRegNoEffect(MISCREG_M5_REG);
1085681Sgblack@eecs.umich.edu        MicroPC entry;
1095681Sgblack@eecs.umich.edu        if (m5reg.mode == LongMode) {
1105858Sgblack@eecs.umich.edu            if (isSoft()) {
1115858Sgblack@eecs.umich.edu                entry = extern_label_longModeSoftInterrupt;
1125858Sgblack@eecs.umich.edu            } else {
1135858Sgblack@eecs.umich.edu                entry = extern_label_longModeInterrupt;
1145858Sgblack@eecs.umich.edu            }
1155681Sgblack@eecs.umich.edu        } else {
1165681Sgblack@eecs.umich.edu            entry = extern_label_legacyModeInterrupt;
1175681Sgblack@eecs.umich.edu        }
1185681Sgblack@eecs.umich.edu        tc->setIntReg(INTREG_MICRO(1), vector);
1195681Sgblack@eecs.umich.edu        tc->setIntReg(INTREG_MICRO(7), tc->readPC());
1205857Sgblack@eecs.umich.edu        if (errorCode != (uint64_t)(-1)) {
1215858Sgblack@eecs.umich.edu            if (m5reg.mode == LongMode) {
1225858Sgblack@eecs.umich.edu                entry = extern_label_longModeInterruptWithError;
1235858Sgblack@eecs.umich.edu            } else {
1245858Sgblack@eecs.umich.edu                panic("Legacy mode interrupts with error codes "
1255858Sgblack@eecs.umich.edu                        "aren't implementde.\n");
1265858Sgblack@eecs.umich.edu            }
1275858Sgblack@eecs.umich.edu            // Software interrupts shouldn't have error codes. If one does,
1285858Sgblack@eecs.umich.edu            // there would need to be microcode to set it up.
1295858Sgblack@eecs.umich.edu            assert(!isSoft());
1305857Sgblack@eecs.umich.edu            tc->setIntReg(INTREG_MICRO(15), errorCode);
1315857Sgblack@eecs.umich.edu        }
1325681Sgblack@eecs.umich.edu        tc->setMicroPC(romMicroPC(entry));
1335681Sgblack@eecs.umich.edu        tc->setNextMicroPC(romMicroPC(entry) + 1);
1345124Sgblack@eecs.umich.edu    }
1355858Sgblack@eecs.umich.edu
1365858Sgblack@eecs.umich.edu    void X86Trap::invoke(ThreadContext * tc)
1375858Sgblack@eecs.umich.edu    {
1385858Sgblack@eecs.umich.edu        X86FaultBase::invoke(tc);
1395858Sgblack@eecs.umich.edu        // This is the same as a fault, but it happens -after- the instruction.
1405858Sgblack@eecs.umich.edu        tc->setPC(tc->readNextPC());
1415858Sgblack@eecs.umich.edu        tc->setNextPC(tc->readNextNPC());
1425858Sgblack@eecs.umich.edu        tc->setNextNPC(tc->readNextNPC() + sizeof(MachInst));
1435858Sgblack@eecs.umich.edu    }
1445858Sgblack@eecs.umich.edu
1455858Sgblack@eecs.umich.edu    void X86Abort::invoke(ThreadContext * tc)
1465858Sgblack@eecs.umich.edu    {
1475858Sgblack@eecs.umich.edu        panic("Abort exception!");
1485858Sgblack@eecs.umich.edu    }
1495858Sgblack@eecs.umich.edu
1505858Sgblack@eecs.umich.edu    void PageFault::invoke(ThreadContext * tc)
1515858Sgblack@eecs.umich.edu    {
1525858Sgblack@eecs.umich.edu        HandyM5Reg m5reg = tc->readMiscRegNoEffect(MISCREG_M5_REG);
1535858Sgblack@eecs.umich.edu        X86FaultBase::invoke(tc);
1545858Sgblack@eecs.umich.edu        /*
1555858Sgblack@eecs.umich.edu         * If something bad happens while trying to enter the page fault
1565858Sgblack@eecs.umich.edu         * handler, I'm pretty sure that's a double fault and then all bets are
1575858Sgblack@eecs.umich.edu         * off. That means it should be safe to update this state now.
1585858Sgblack@eecs.umich.edu         */
1595858Sgblack@eecs.umich.edu        if (m5reg.mode == LongMode) {
1605858Sgblack@eecs.umich.edu            tc->setMiscReg(MISCREG_CR2, addr);
1615858Sgblack@eecs.umich.edu        } else {
1625858Sgblack@eecs.umich.edu            tc->setMiscReg(MISCREG_CR2, (uint32_t)addr);
1635858Sgblack@eecs.umich.edu        }
1645858Sgblack@eecs.umich.edu    }
1655237Sgblack@eecs.umich.edu
1665237Sgblack@eecs.umich.edu    void FakeITLBFault::invoke(ThreadContext * tc)
1675237Sgblack@eecs.umich.edu    {
1685237Sgblack@eecs.umich.edu        // Start the page table walker.
1695245Sgblack@eecs.umich.edu        tc->getITBPtr()->walk(tc, vaddr);
1705237Sgblack@eecs.umich.edu    }
1715237Sgblack@eecs.umich.edu
1725237Sgblack@eecs.umich.edu    void FakeDTLBFault::invoke(ThreadContext * tc)
1735237Sgblack@eecs.umich.edu    {
1745237Sgblack@eecs.umich.edu        // Start the page table walker.
1755245Sgblack@eecs.umich.edu        tc->getDTBPtr()->walk(tc, vaddr);
1765237Sgblack@eecs.umich.edu    }
1775237Sgblack@eecs.umich.edu
1785124Sgblack@eecs.umich.edu#else // !FULL_SYSTEM
1795124Sgblack@eecs.umich.edu    void FakeITLBFault::invoke(ThreadContext * tc)
1805124Sgblack@eecs.umich.edu    {
1815124Sgblack@eecs.umich.edu        DPRINTF(TLB, "Invoking an ITLB fault for address %#x at pc %#x.\n",
1825124Sgblack@eecs.umich.edu                vaddr, tc->readPC());
1835124Sgblack@eecs.umich.edu        Process *p = tc->getProcessPtr();
1845184Sgblack@eecs.umich.edu        TlbEntry entry;
1855184Sgblack@eecs.umich.edu        bool success = p->pTable->lookup(vaddr, entry);
1865124Sgblack@eecs.umich.edu        if(!success) {
1875124Sgblack@eecs.umich.edu            panic("Tried to execute unmapped address %#x.\n", vaddr);
1885124Sgblack@eecs.umich.edu        } else {
1895124Sgblack@eecs.umich.edu            Addr alignedVaddr = p->pTable->pageAlign(vaddr);
1905188Sgblack@eecs.umich.edu            DPRINTF(TLB, "Mapping %#x to %#x\n", alignedVaddr,
1915188Sgblack@eecs.umich.edu                    entry.pageStart());
1925124Sgblack@eecs.umich.edu            tc->getITBPtr()->insert(alignedVaddr, entry);
1935124Sgblack@eecs.umich.edu        }
1945124Sgblack@eecs.umich.edu    }
1955124Sgblack@eecs.umich.edu
1965124Sgblack@eecs.umich.edu    void FakeDTLBFault::invoke(ThreadContext * tc)
1975124Sgblack@eecs.umich.edu    {
1985124Sgblack@eecs.umich.edu        DPRINTF(TLB, "Invoking an DTLB fault for address %#x at pc %#x.\n",
1995124Sgblack@eecs.umich.edu                vaddr, tc->readPC());
2005124Sgblack@eecs.umich.edu        Process *p = tc->getProcessPtr();
2015184Sgblack@eecs.umich.edu        TlbEntry entry;
2025184Sgblack@eecs.umich.edu        bool success = p->pTable->lookup(vaddr, entry);
2035124Sgblack@eecs.umich.edu        if(!success) {
2045124Sgblack@eecs.umich.edu            p->checkAndAllocNextPage(vaddr);
2055184Sgblack@eecs.umich.edu            success = p->pTable->lookup(vaddr, entry);
2065124Sgblack@eecs.umich.edu        }
2075124Sgblack@eecs.umich.edu        if(!success) {
2085124Sgblack@eecs.umich.edu            panic("Tried to access unmapped address %#x.\n", vaddr);
2095124Sgblack@eecs.umich.edu        } else {
2105124Sgblack@eecs.umich.edu            Addr alignedVaddr = p->pTable->pageAlign(vaddr);
2115188Sgblack@eecs.umich.edu            DPRINTF(TLB, "Mapping %#x to %#x\n", alignedVaddr,
2125188Sgblack@eecs.umich.edu                    entry.pageStart());
2135124Sgblack@eecs.umich.edu            tc->getDTBPtr()->insert(alignedVaddr, entry);
2145124Sgblack@eecs.umich.edu        }
2155124Sgblack@eecs.umich.edu    }
2165124Sgblack@eecs.umich.edu#endif
2175124Sgblack@eecs.umich.edu} // namespace X86ISA
2185124Sgblack@eecs.umich.edu
219