utility.hh revision 4826
12501SN/A/* 22501SN/A * Copyright (c) 2003-2005 The Regents of The University of Michigan 32501SN/A * All rights reserved. 42501SN/A * 52501SN/A * Redistribution and use in source and binary forms, with or without 62501SN/A * modification, are permitted provided that the following conditions are 72501SN/A * met: redistributions of source code must retain the above copyright 82501SN/A * notice, this list of conditions and the following disclaimer; 92501SN/A * redistributions in binary form must reproduce the above copyright 102501SN/A * notice, this list of conditions and the following disclaimer in the 112501SN/A * documentation and/or other materials provided with the distribution; 122501SN/A * neither the name of the copyright holders nor the names of its 132501SN/A * contributors may be used to endorse or promote products derived from 142501SN/A * this software without specific prior written permission. 152501SN/A * 162501SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 172501SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 182501SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 192501SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 202501SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 212501SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 222501SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 232501SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 242501SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 252501SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 262501SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 272665Ssaidi@eecs.umich.edu * 282665Ssaidi@eecs.umich.edu * Authors: Gabe Black 292501SN/A */ 302501SN/A 312501SN/A#ifndef __ARCH_SPARC_UTILITY_HH__ 322501SN/A#define __ARCH_SPARC_UTILITY_HH__ 332501SN/A 343532Sgblack@eecs.umich.edu#include "arch/sparc/faults.hh" 352501SN/A#include "arch/sparc/isa_traits.hh" 363603Ssaidi@eecs.umich.edu#include "arch/sparc/tlb.hh" 372501SN/A#include "base/misc.hh" 383278Sgblack@eecs.umich.edu#include "base/bitfield.hh" 393272Sgblack@eecs.umich.edu#include "cpu/thread_context.hh" 402501SN/A 412501SN/Anamespace SparcISA 422501SN/A{ 433577Sgblack@eecs.umich.edu 444826Ssaidi@eecs.umich.edu 454826Ssaidi@eecs.umich.edu uint64_t getArgument(ThreadContext *tc, int number, bool fp); 464826Ssaidi@eecs.umich.edu 473577Sgblack@eecs.umich.edu static inline bool 483577Sgblack@eecs.umich.edu inUserMode(ThreadContext *tc) 493577Sgblack@eecs.umich.edu { 504172Ssaidi@eecs.umich.edu return !(tc->readMiscRegNoEffect(MISCREG_PSTATE & (1 << 2)) || 514172Ssaidi@eecs.umich.edu tc->readMiscRegNoEffect(MISCREG_HPSTATE & (1 << 2))); 523577Sgblack@eecs.umich.edu } 533577Sgblack@eecs.umich.edu 542501SN/A inline bool isCallerSaveIntegerRegister(unsigned int reg) { 552501SN/A panic("register classification not implemented"); 562501SN/A return false; 572501SN/A } 582501SN/A 592501SN/A inline bool isCalleeSaveIntegerRegister(unsigned int reg) { 602501SN/A panic("register classification not implemented"); 612501SN/A return false; 622501SN/A } 632501SN/A 642501SN/A inline bool isCallerSaveFloatRegister(unsigned int reg) { 652501SN/A panic("register classification not implemented"); 662501SN/A return false; 672501SN/A } 682501SN/A 692501SN/A inline bool isCalleeSaveFloatRegister(unsigned int reg) { 702501SN/A panic("register classification not implemented"); 712501SN/A return false; 722501SN/A } 732501SN/A 742501SN/A // Instruction address compression hooks 752501SN/A inline Addr realPCToFetchPC(const Addr &addr) 762501SN/A { 772501SN/A return addr; 782501SN/A } 792501SN/A 802501SN/A inline Addr fetchPCToRealPC(const Addr &addr) 812501SN/A { 822501SN/A return addr; 832501SN/A } 842501SN/A 852501SN/A // the size of "fetched" instructions (not necessarily the size 862501SN/A // of real instructions for PISA) 872501SN/A inline size_t fetchInstSize() 882501SN/A { 892501SN/A return sizeof(MachInst); 902501SN/A } 912501SN/A 922501SN/A /** 932501SN/A * Function to insure ISA semantics about 0 registers. 942680Sktlim@umich.edu * @param tc The thread context. 952501SN/A */ 962680Sktlim@umich.edu template <class TC> 972680Sktlim@umich.edu void zeroRegisters(TC *tc); 982501SN/A 993532Sgblack@eecs.umich.edu inline void initCPU(ThreadContext *tc, int cpuId) 1003528Sgblack@eecs.umich.edu { 1013532Sgblack@eecs.umich.edu static Fault por = new PowerOnReset(); 1024194Ssaidi@eecs.umich.edu if (cpuId == 0) 1034194Ssaidi@eecs.umich.edu por->invoke(tc); 1044194Ssaidi@eecs.umich.edu 1054194Ssaidi@eecs.umich.edu } 1064194Ssaidi@eecs.umich.edu 1074194Ssaidi@eecs.umich.edu inline void startupCPU(ThreadContext *tc, int cpuId) 1084194Ssaidi@eecs.umich.edu { 1094194Ssaidi@eecs.umich.edu#if FULL_SYSTEM 1104194Ssaidi@eecs.umich.edu // Other CPUs will get activated by IPIs 1114194Ssaidi@eecs.umich.edu if (cpuId == 0) 1124194Ssaidi@eecs.umich.edu tc->activate(0); 1134194Ssaidi@eecs.umich.edu#else 1144194Ssaidi@eecs.umich.edu tc->activate(0); 1154194Ssaidi@eecs.umich.edu#endif 1163528Sgblack@eecs.umich.edu } 1173528Sgblack@eecs.umich.edu 1182501SN/A} // namespace SparcISA 1192501SN/A 1202501SN/A#endif 121