tlb.hh revision 4967
12650Ssaidi@eecs.umich.edu/*
22650Ssaidi@eecs.umich.edu * Copyright (c) 2006 The Regents of The University of Michigan
32650Ssaidi@eecs.umich.edu * All rights reserved.
42650Ssaidi@eecs.umich.edu *
52650Ssaidi@eecs.umich.edu * Redistribution and use in source and binary forms, with or without
62650Ssaidi@eecs.umich.edu * modification, are permitted provided that the following conditions are
72650Ssaidi@eecs.umich.edu * met: redistributions of source code must retain the above copyright
82650Ssaidi@eecs.umich.edu * notice, this list of conditions and the following disclaimer;
92650Ssaidi@eecs.umich.edu * redistributions in binary form must reproduce the above copyright
102650Ssaidi@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the
112650Ssaidi@eecs.umich.edu * documentation and/or other materials provided with the distribution;
122650Ssaidi@eecs.umich.edu * neither the name of the copyright holders nor the names of its
132650Ssaidi@eecs.umich.edu * contributors may be used to endorse or promote products derived from
142650Ssaidi@eecs.umich.edu * this software without specific prior written permission.
152650Ssaidi@eecs.umich.edu *
162650Ssaidi@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172650Ssaidi@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182650Ssaidi@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192650Ssaidi@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202650Ssaidi@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212650Ssaidi@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222650Ssaidi@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232650Ssaidi@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242650Ssaidi@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252650Ssaidi@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262650Ssaidi@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272650Ssaidi@eecs.umich.edu *
282650Ssaidi@eecs.umich.edu * Authors: Ali Saidi
292650Ssaidi@eecs.umich.edu */
302650Ssaidi@eecs.umich.edu
312650Ssaidi@eecs.umich.edu#ifndef __ARCH_SPARC_TLB_HH__
322650Ssaidi@eecs.umich.edu#define __ARCH_SPARC_TLB_HH__
332650Ssaidi@eecs.umich.edu
343836Ssaidi@eecs.umich.edu#include "arch/sparc/asi.hh"
353804Ssaidi@eecs.umich.edu#include "arch/sparc/tlb_map.hh"
363602Sgblack@eecs.umich.edu#include "base/misc.hh"
373569Sgblack@eecs.umich.edu#include "mem/request.hh"
383468Sgblack@eecs.umich.edu#include "sim/faults.hh"
393569Sgblack@eecs.umich.edu#include "sim/sim_object.hh"
403468Sgblack@eecs.umich.edu
413468Sgblack@eecs.umich.educlass ThreadContext;
423806Ssaidi@eecs.umich.educlass Packet;
433468Sgblack@eecs.umich.edu
443468Sgblack@eecs.umich.edunamespace SparcISA
453468Sgblack@eecs.umich.edu{
463603Ssaidi@eecs.umich.edu
473804Ssaidi@eecs.umich.educlass TLB : public SimObject
483804Ssaidi@eecs.umich.edu{
493804Ssaidi@eecs.umich.edu  protected:
503804Ssaidi@eecs.umich.edu    TlbMap lookupTable;;
513804Ssaidi@eecs.umich.edu    typedef TlbMap::iterator MapIter;
523804Ssaidi@eecs.umich.edu
533804Ssaidi@eecs.umich.edu    TlbEntry *tlb;
543804Ssaidi@eecs.umich.edu
553804Ssaidi@eecs.umich.edu    int size;
563804Ssaidi@eecs.umich.edu    int usedEntries;
573881Ssaidi@eecs.umich.edu    int lastReplaced;
583804Ssaidi@eecs.umich.edu
593836Ssaidi@eecs.umich.edu    uint64_t cacheState;
603836Ssaidi@eecs.umich.edu    bool cacheValid;
613836Ssaidi@eecs.umich.edu
623881Ssaidi@eecs.umich.edu    std::list<TlbEntry*> freeList;
633881Ssaidi@eecs.umich.edu
643804Ssaidi@eecs.umich.edu    enum FaultTypes {
653804Ssaidi@eecs.umich.edu        OtherFault = 0,
663804Ssaidi@eecs.umich.edu        PrivViolation = 0x1,
673804Ssaidi@eecs.umich.edu        SideEffect = 0x2,
683804Ssaidi@eecs.umich.edu        AtomicToIo = 0x4,
693804Ssaidi@eecs.umich.edu        IllegalAsi = 0x8,
703804Ssaidi@eecs.umich.edu        LoadFromNfo = 0x10,
713804Ssaidi@eecs.umich.edu        VaOutOfRange = 0x20,
723804Ssaidi@eecs.umich.edu        VaOutOfRangeJmp = 0x40
733468Sgblack@eecs.umich.edu    };
743468Sgblack@eecs.umich.edu
753804Ssaidi@eecs.umich.edu    enum ContextType {
763804Ssaidi@eecs.umich.edu        Primary = 0,
773804Ssaidi@eecs.umich.edu        Secondary = 1,
783804Ssaidi@eecs.umich.edu        Nucleus = 2
793468Sgblack@eecs.umich.edu    };
803468Sgblack@eecs.umich.edu
814070Ssaidi@eecs.umich.edu    enum TsbPageSize {
824070Ssaidi@eecs.umich.edu        Ps0,
834070Ssaidi@eecs.umich.edu        Ps1
844070Ssaidi@eecs.umich.edu    };
854070Ssaidi@eecs.umich.edu  public:
863804Ssaidi@eecs.umich.edu    /** lookup an entry in the TLB based on the partition id, and real bit if
873804Ssaidi@eecs.umich.edu     * real is true or the partition id, and context id if real is false.
883804Ssaidi@eecs.umich.edu     * @param va the virtual address not shifted (e.g. bottom 13 bits are 0)
893804Ssaidi@eecs.umich.edu     * @param paritition_id partition this entry is for
903804Ssaidi@eecs.umich.edu     * @param real is this a real->phys or virt->phys translation
913804Ssaidi@eecs.umich.edu     * @param context_id if this is virt->phys what context
924070Ssaidi@eecs.umich.edu     * @param update_used should ew update the used bits in the entries on not
934070Ssaidi@eecs.umich.edu     * useful if we are trying to do a va->pa without mucking with any state for
944070Ssaidi@eecs.umich.edu     * a debug read for example.
953804Ssaidi@eecs.umich.edu     * @return A pointer to a tlb entry
963804Ssaidi@eecs.umich.edu     */
974070Ssaidi@eecs.umich.edu    TlbEntry *lookup(Addr va, int partition_id, bool real, int context_id = 0,
984070Ssaidi@eecs.umich.edu            bool update_used = true);
994070Ssaidi@eecs.umich.edu  protected:
1003804Ssaidi@eecs.umich.edu    /** Insert a PTE into the TLB. */
1013804Ssaidi@eecs.umich.edu    void insert(Addr vpn, int partition_id, int context_id, bool real,
1023826Ssaidi@eecs.umich.edu            const PageTableEntry& PTE, int entry = -1);
1033804Ssaidi@eecs.umich.edu
1043804Ssaidi@eecs.umich.edu    /** Given an entry id, read that tlb entries' tag. */
1053804Ssaidi@eecs.umich.edu    uint64_t TagRead(int entry);
1063804Ssaidi@eecs.umich.edu
1073804Ssaidi@eecs.umich.edu    /** Remove all entries from the TLB */
1083804Ssaidi@eecs.umich.edu    void invalidateAll();
1093804Ssaidi@eecs.umich.edu
1103804Ssaidi@eecs.umich.edu    /** Remove all non-locked entries from the tlb that match partition id. */
1113804Ssaidi@eecs.umich.edu    void demapAll(int partition_id);
1123804Ssaidi@eecs.umich.edu
1133804Ssaidi@eecs.umich.edu    /** Remove all entries that match a given context/partition id. */
1143804Ssaidi@eecs.umich.edu    void demapContext(int partition_id, int context_id);
1153804Ssaidi@eecs.umich.edu
1163804Ssaidi@eecs.umich.edu    /** Remve all entries that match a certain partition id, (contextid), and
1173804Ssaidi@eecs.umich.edu     * va). */
1183804Ssaidi@eecs.umich.edu    void demapPage(Addr va, int partition_id, bool real, int context_id);
1193804Ssaidi@eecs.umich.edu
1203804Ssaidi@eecs.umich.edu    /** Checks if the virtual address provided is a valid one. */
1213804Ssaidi@eecs.umich.edu    bool validVirtualAddress(Addr va, bool am);
1223804Ssaidi@eecs.umich.edu
1233804Ssaidi@eecs.umich.edu    void writeSfsr(ThreadContext *tc, int reg, bool write, ContextType ct,
1243804Ssaidi@eecs.umich.edu            bool se, FaultTypes ft, int asi);
1253804Ssaidi@eecs.umich.edu
1263834Sgblack@eecs.umich.edu    void clearUsedBits();
1273804Ssaidi@eecs.umich.edu
1283804Ssaidi@eecs.umich.edu
1293826Ssaidi@eecs.umich.edu    void writeTagAccess(ThreadContext *tc, int reg, Addr va, int context);
1303826Ssaidi@eecs.umich.edu
1313804Ssaidi@eecs.umich.edu  public:
1323804Ssaidi@eecs.umich.edu    TLB(const std::string &name, int size);
1333804Ssaidi@eecs.umich.edu
1343826Ssaidi@eecs.umich.edu    void dumpAll();
1353826Ssaidi@eecs.umich.edu
1363804Ssaidi@eecs.umich.edu    // Checkpointing
1373804Ssaidi@eecs.umich.edu    virtual void serialize(std::ostream &os);
1383804Ssaidi@eecs.umich.edu    virtual void unserialize(Checkpoint *cp, const std::string &section);
1393881Ssaidi@eecs.umich.edu
1403881Ssaidi@eecs.umich.edu    /** Give an entry id, read that tlb entries' tte */
1413881Ssaidi@eecs.umich.edu    uint64_t TteRead(int entry);
1423881Ssaidi@eecs.umich.edu
1433804Ssaidi@eecs.umich.edu};
1443804Ssaidi@eecs.umich.edu
1453804Ssaidi@eecs.umich.educlass ITB : public TLB
1463804Ssaidi@eecs.umich.edu{
1473804Ssaidi@eecs.umich.edu  public:
1483804Ssaidi@eecs.umich.edu    ITB(const std::string &name, int size) : TLB(name, size)
1493468Sgblack@eecs.umich.edu    {
1503836Ssaidi@eecs.umich.edu        cacheEntry = NULL;
1513804Ssaidi@eecs.umich.edu    }
1523569Sgblack@eecs.umich.edu
1533804Ssaidi@eecs.umich.edu    Fault translate(RequestPtr &req, ThreadContext *tc);
1543804Ssaidi@eecs.umich.edu  private:
1553804Ssaidi@eecs.umich.edu    void writeSfsr(ThreadContext *tc, bool write, ContextType ct,
1563804Ssaidi@eecs.umich.edu            bool se, FaultTypes ft, int asi);
1573826Ssaidi@eecs.umich.edu    void writeTagAccess(ThreadContext *tc, Addr va, int context);
1583836Ssaidi@eecs.umich.edu    TlbEntry *cacheEntry;
1593826Ssaidi@eecs.umich.edu    friend class DTB;
1603804Ssaidi@eecs.umich.edu};
1613804Ssaidi@eecs.umich.edu
1623804Ssaidi@eecs.umich.educlass DTB : public TLB
1633804Ssaidi@eecs.umich.edu{
1643804Ssaidi@eecs.umich.edu  public:
1653804Ssaidi@eecs.umich.edu    DTB(const std::string &name, int size) : TLB(name, size)
1663804Ssaidi@eecs.umich.edu    {
1673836Ssaidi@eecs.umich.edu        cacheEntry[0] = NULL;
1683836Ssaidi@eecs.umich.edu        cacheEntry[1] = NULL;
1693804Ssaidi@eecs.umich.edu    }
1703804Ssaidi@eecs.umich.edu
1713804Ssaidi@eecs.umich.edu    Fault translate(RequestPtr &req, ThreadContext *tc, bool write);
1723806Ssaidi@eecs.umich.edu    Tick doMmuRegRead(ThreadContext *tc, Packet *pkt);
1733806Ssaidi@eecs.umich.edu    Tick doMmuRegWrite(ThreadContext *tc, Packet *pkt);
1744070Ssaidi@eecs.umich.edu    void GetTsbPtr(ThreadContext *tc, Addr addr, int ctx, Addr *ptrs);
1753804Ssaidi@eecs.umich.edu
1763804Ssaidi@eecs.umich.edu  private:
1773804Ssaidi@eecs.umich.edu    void writeSfr(ThreadContext *tc, Addr a, bool write, ContextType ct,
1783804Ssaidi@eecs.umich.edu            bool se, FaultTypes ft, int asi);
1793826Ssaidi@eecs.umich.edu    void writeTagAccess(ThreadContext *tc, Addr va, int context);
1803826Ssaidi@eecs.umich.edu
1814070Ssaidi@eecs.umich.edu    uint64_t MakeTsbPtr(TsbPageSize ps, uint64_t tag_access, uint64_t c0_tsb,
1824070Ssaidi@eecs.umich.edu        uint64_t c0_config, uint64_t cX_tsb, uint64_t cX_config);
1834070Ssaidi@eecs.umich.edu
1844070Ssaidi@eecs.umich.edu
1853836Ssaidi@eecs.umich.edu    TlbEntry *cacheEntry[2];
1863836Ssaidi@eecs.umich.edu    ASI cacheAsi[2];
1873804Ssaidi@eecs.umich.edu};
1883804Ssaidi@eecs.umich.edu
1893468Sgblack@eecs.umich.edu}
1902650Ssaidi@eecs.umich.edu
1912650Ssaidi@eecs.umich.edu#endif // __ARCH_SPARC_TLB_HH__
192