process.cc revision 6701
12207SN/A/*
22207SN/A * Copyright (c) 2003-2004 The Regents of The University of Michigan
32207SN/A * All rights reserved.
42207SN/A *
52207SN/A * Redistribution and use in source and binary forms, with or without
62207SN/A * modification, are permitted provided that the following conditions are
72207SN/A * met: redistributions of source code must retain the above copyright
82207SN/A * notice, this list of conditions and the following disclaimer;
92207SN/A * redistributions in binary form must reproduce the above copyright
102207SN/A * notice, this list of conditions and the following disclaimer in the
112207SN/A * documentation and/or other materials provided with the distribution;
122207SN/A * neither the name of the copyright holders nor the names of its
132207SN/A * contributors may be used to endorse or promote products derived from
142207SN/A * this software without specific prior written permission.
152207SN/A *
162207SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172207SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182207SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192207SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202207SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212207SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222207SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232207SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242207SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252207SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262207SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Gabe Black
292665Ssaidi@eecs.umich.edu *          Ali Saidi
302207SN/A */
312207SN/A
323589Sgblack@eecs.umich.edu#include "arch/sparc/asi.hh"
334111Sgblack@eecs.umich.edu#include "arch/sparc/handlers.hh"
342474SN/A#include "arch/sparc/isa_traits.hh"
356335Sgblack@eecs.umich.edu#include "arch/sparc/registers.hh"
362207SN/A#include "arch/sparc/process.hh"
373760Sgblack@eecs.umich.edu#include "arch/sparc/types.hh"
382454SN/A#include "base/loader/object_file.hh"
392976Sgblack@eecs.umich.edu#include "base/loader/elf_object.hh"
402454SN/A#include "base/misc.hh"
412680Sktlim@umich.edu#include "cpu/thread_context.hh"
422561SN/A#include "mem/page_table.hh"
434434Ssaidi@eecs.umich.edu#include "sim/process_impl.hh"
442561SN/A#include "mem/translating_port.hh"
452474SN/A#include "sim/system.hh"
462207SN/A
472458SN/Ausing namespace std;
482474SN/Ausing namespace SparcISA;
492458SN/A
505958Sgblack@eecs.umich.edustatic const int FirstArgumentReg = 8;
515958Sgblack@eecs.umich.edu
522207SN/A
535154Sgblack@eecs.umich.eduSparcLiveProcess::SparcLiveProcess(LiveProcessParams * params,
545285Sgblack@eecs.umich.edu        ObjectFile *objFile, Addr _StackBias)
555285Sgblack@eecs.umich.edu    : LiveProcess(params, objFile), StackBias(_StackBias)
562474SN/A{
572474SN/A
582474SN/A    // XXX all the below need to be updated for SPARC - Ali
592474SN/A    brk_point = objFile->dataBase() + objFile->dataSize() + objFile->bssSize();
602474SN/A    brk_point = roundUp(brk_point, VMPageSize);
612474SN/A
622474SN/A    // Set pointer for next thread stack.  Reserve 8M for main stack.
632474SN/A    next_thread_stack_base = stack_base - (8 * 1024 * 1024);
643415Sgblack@eecs.umich.edu
653415Sgblack@eecs.umich.edu    //Initialize these to 0s
663415Sgblack@eecs.umich.edu    fillStart = 0;
673415Sgblack@eecs.umich.edu    spillStart = 0;
682474SN/A}
692474SN/A
704111Sgblack@eecs.umich.eduvoid SparcLiveProcess::handleTrap(int trapNum, ThreadContext *tc)
714111Sgblack@eecs.umich.edu{
724111Sgblack@eecs.umich.edu    switch(trapNum)
734111Sgblack@eecs.umich.edu    {
745128Sgblack@eecs.umich.edu      case 0x01: //Software breakpoint
755128Sgblack@eecs.umich.edu        warn("Software breakpoint encountered at pc %#x.\n", tc->readPC());
765128Sgblack@eecs.umich.edu        break;
775128Sgblack@eecs.umich.edu      case 0x02: //Division by zero
785128Sgblack@eecs.umich.edu        warn("Software signaled a division by zero at pc %#x.\n",
795128Sgblack@eecs.umich.edu                tc->readPC());
805128Sgblack@eecs.umich.edu        break;
814111Sgblack@eecs.umich.edu      case 0x03: //Flush window trap
825128Sgblack@eecs.umich.edu        flushWindows(tc);
835128Sgblack@eecs.umich.edu        break;
845128Sgblack@eecs.umich.edu      case 0x04: //Clean windows
855128Sgblack@eecs.umich.edu        warn("Ignoring process request for clean register "
865128Sgblack@eecs.umich.edu                "windows at pc %#x.\n", tc->readPC());
875128Sgblack@eecs.umich.edu        break;
885128Sgblack@eecs.umich.edu      case 0x05: //Range check
895128Sgblack@eecs.umich.edu        warn("Software signaled a range check at pc %#x.\n",
905128Sgblack@eecs.umich.edu                tc->readPC());
915128Sgblack@eecs.umich.edu        break;
925128Sgblack@eecs.umich.edu      case 0x06: //Fix alignment
935128Sgblack@eecs.umich.edu        warn("Ignoring process request for os assisted unaligned accesses "
945128Sgblack@eecs.umich.edu                "at pc %#x.\n", tc->readPC());
955128Sgblack@eecs.umich.edu        break;
965128Sgblack@eecs.umich.edu      case 0x07: //Integer overflow
975128Sgblack@eecs.umich.edu        warn("Software signaled an integer overflow at pc %#x.\n",
985128Sgblack@eecs.umich.edu                tc->readPC());
995128Sgblack@eecs.umich.edu        break;
1005128Sgblack@eecs.umich.edu      case 0x32: //Get integer condition codes
1015128Sgblack@eecs.umich.edu        warn("Ignoring process request to get the integer condition codes "
1025128Sgblack@eecs.umich.edu                "at pc %#x.\n", tc->readPC());
1035128Sgblack@eecs.umich.edu        break;
1045128Sgblack@eecs.umich.edu      case 0x33: //Set integer condition codes
1055128Sgblack@eecs.umich.edu        warn("Ignoring process request to set the integer condition codes "
1065128Sgblack@eecs.umich.edu                "at pc %#x.\n", tc->readPC());
1074111Sgblack@eecs.umich.edu        break;
1084111Sgblack@eecs.umich.edu      default:
1094111Sgblack@eecs.umich.edu        panic("Unimplemented trap to operating system: trap number %#x.\n", trapNum);
1104111Sgblack@eecs.umich.edu    }
1114111Sgblack@eecs.umich.edu}
1124111Sgblack@eecs.umich.edu
1132474SN/Avoid
1145285Sgblack@eecs.umich.eduSparcLiveProcess::startup()
1154111Sgblack@eecs.umich.edu{
1165285Sgblack@eecs.umich.edu    Process::startup();
1174111Sgblack@eecs.umich.edu
1185713Shsul@eecs.umich.edu    ThreadContext *tc = system->getThreadContext(contextIds[0]);
1194111Sgblack@eecs.umich.edu    //From the SPARC ABI
1204111Sgblack@eecs.umich.edu
1212646Ssaidi@eecs.umich.edu    //Setup default FP state
1225713Shsul@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_FSR, 0);
1232646Ssaidi@eecs.umich.edu
1245713Shsul@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TICK, 0);
1254997Sgblack@eecs.umich.edu
1262561SN/A    /*
1272561SN/A     * Register window management registers
1282561SN/A     */
1292561SN/A
1302561SN/A    //No windows contain info from other programs
1315713Shsul@eecs.umich.edu    //tc->setMiscRegNoEffect(MISCREG_OTHERWIN, 0);
1325713Shsul@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 6, 0);
1332561SN/A    //There are no windows to pop
1345713Shsul@eecs.umich.edu    //tc->setMiscRegNoEffect(MISCREG_CANRESTORE, 0);
1355713Shsul@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 4, 0);
1362561SN/A    //All windows are available to save into
1375713Shsul@eecs.umich.edu    //tc->setMiscRegNoEffect(MISCREG_CANSAVE, NWindows - 2);
1385713Shsul@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 3, NWindows - 2);
1392561SN/A    //All windows are "clean"
1405713Shsul@eecs.umich.edu    //tc->setMiscRegNoEffect(MISCREG_CLEANWIN, NWindows);
1415713Shsul@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 5, NWindows);
1422561SN/A    //Start with register window 0
1436337Sgblack@eecs.umich.edu    tc->setMiscReg(MISCREG_CWP, 0);
1443415Sgblack@eecs.umich.edu    //Always use spill and fill traps 0
1455713Shsul@eecs.umich.edu    //tc->setMiscRegNoEffect(MISCREG_WSTATE, 0);
1465713Shsul@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 7, 0);
1473415Sgblack@eecs.umich.edu    //Set the trap level to 0
1485713Shsul@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TL, 0);
1493589Sgblack@eecs.umich.edu    //Set the ASI register to something fixed
1505713Shsul@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_ASI, ASI_PRIMARY);
1514997Sgblack@eecs.umich.edu
1524997Sgblack@eecs.umich.edu    /*
1534997Sgblack@eecs.umich.edu     * T1 specific registers
1544997Sgblack@eecs.umich.edu     */
1554997Sgblack@eecs.umich.edu    //Turn on the icache, dcache, dtb translation, and itb translation.
1565713Shsul@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_MMU_LSU_CTRL, 15);
1572474SN/A}
1582474SN/A
1595285Sgblack@eecs.umich.eduvoid
1605285Sgblack@eecs.umich.eduSparc32LiveProcess::startup()
1612585SN/A{
1625285Sgblack@eecs.umich.edu    if (checkpointRestored)
1635285Sgblack@eecs.umich.edu        return;
1642585SN/A
1655285Sgblack@eecs.umich.edu    SparcLiveProcess::startup();
1665285Sgblack@eecs.umich.edu
1675713Shsul@eecs.umich.edu    ThreadContext *tc = system->getThreadContext(contextIds[0]);
1685285Sgblack@eecs.umich.edu    //The process runs in user mode with 32 bit addresses
1695713Shsul@eecs.umich.edu    tc->setMiscReg(MISCREG_PSTATE, 0x0a);
1705285Sgblack@eecs.umich.edu
1715285Sgblack@eecs.umich.edu    argsInit(32 / 8, VMPageSize);
1724111Sgblack@eecs.umich.edu}
1733415Sgblack@eecs.umich.edu
1742561SN/Avoid
1755285Sgblack@eecs.umich.eduSparc64LiveProcess::startup()
1762561SN/A{
1775285Sgblack@eecs.umich.edu    if (checkpointRestored)
1785285Sgblack@eecs.umich.edu        return;
1795285Sgblack@eecs.umich.edu
1805285Sgblack@eecs.umich.edu    SparcLiveProcess::startup();
1815285Sgblack@eecs.umich.edu
1825713Shsul@eecs.umich.edu    ThreadContext *tc = system->getThreadContext(contextIds[0]);
1835285Sgblack@eecs.umich.edu    //The process runs in user mode
1845713Shsul@eecs.umich.edu    tc->setMiscReg(MISCREG_PSTATE, 0x02);
1855285Sgblack@eecs.umich.edu
1865285Sgblack@eecs.umich.edu    argsInit(sizeof(IntReg), VMPageSize);
1875285Sgblack@eecs.umich.edu}
1885285Sgblack@eecs.umich.edu
1895285Sgblack@eecs.umich.edutemplate<class IntType>
1905285Sgblack@eecs.umich.eduvoid
1915285Sgblack@eecs.umich.eduSparcLiveProcess::argsInit(int pageSize)
1925285Sgblack@eecs.umich.edu{
1935285Sgblack@eecs.umich.edu    int intSize = sizeof(IntType);
1945285Sgblack@eecs.umich.edu
1955771Shsul@eecs.umich.edu    typedef AuxVector<IntType> auxv_t;
1965285Sgblack@eecs.umich.edu
1975285Sgblack@eecs.umich.edu    std::vector<auxv_t> auxv;
1982474SN/A
1993044Sgblack@eecs.umich.edu    string filename;
2003044Sgblack@eecs.umich.edu    if(argv.size() < 1)
2013044Sgblack@eecs.umich.edu        filename = "";
2023044Sgblack@eecs.umich.edu    else
2033044Sgblack@eecs.umich.edu        filename = argv[0];
2043044Sgblack@eecs.umich.edu
2055285Sgblack@eecs.umich.edu    //Even for a 32 bit process, the ABI says we still need to
2065285Sgblack@eecs.umich.edu    //maintain double word alignment of the stack pointer.
2075286Sgblack@eecs.umich.edu    uint64_t align = 16;
2082561SN/A
2092561SN/A    // load object file into target memory
2102561SN/A    objFile->loadSections(initVirtMem);
2112561SN/A
2122585SN/A    enum hardwareCaps
2132585SN/A    {
2142585SN/A        M5_HWCAP_SPARC_FLUSH = 1,
2152585SN/A        M5_HWCAP_SPARC_STBAR = 2,
2162585SN/A        M5_HWCAP_SPARC_SWAP = 4,
2172585SN/A        M5_HWCAP_SPARC_MULDIV = 8,
2182585SN/A        M5_HWCAP_SPARC_V9 = 16,
2192585SN/A        //This one should technically only be set
2202585SN/A        //if there is a cheetah or cheetah_plus tlb,
2212585SN/A        //but we'll use it all the time
2222585SN/A        M5_HWCAP_SPARC_ULTRA3 = 32
2232585SN/A    };
2242585SN/A
2252585SN/A    const int64_t hwcap =
2262585SN/A        M5_HWCAP_SPARC_FLUSH |
2272585SN/A        M5_HWCAP_SPARC_STBAR |
2282585SN/A        M5_HWCAP_SPARC_SWAP |
2292585SN/A        M5_HWCAP_SPARC_MULDIV |
2302585SN/A        M5_HWCAP_SPARC_V9 |
2312585SN/A        M5_HWCAP_SPARC_ULTRA3;
2322585SN/A
2332976Sgblack@eecs.umich.edu    //Setup the auxilliary vectors. These will already have endian conversion.
2342976Sgblack@eecs.umich.edu    //Auxilliary vectors are loaded only for elf formatted executables.
2352976Sgblack@eecs.umich.edu    ElfObject * elfObject = dynamic_cast<ElfObject *>(objFile);
2362976Sgblack@eecs.umich.edu    if(elfObject)
2372976Sgblack@eecs.umich.edu    {
2382976Sgblack@eecs.umich.edu        //Bits which describe the system hardware capabilities
2394793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_HWCAP, hwcap));
2402976Sgblack@eecs.umich.edu        //The system page size
2414793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PAGESZ, SparcISA::VMPageSize));
2422976Sgblack@eecs.umich.edu        //Defined to be 100 in the kernel source.
2432976Sgblack@eecs.umich.edu        //Frequency at which times() increments
2444793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_CLKTCK, 100));
2452976Sgblack@eecs.umich.edu        // For statically linked executables, this is the virtual address of the
2462976Sgblack@eecs.umich.edu        // program header tables if they appear in the executable image
2474793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PHDR, elfObject->programHeaderTable()));
2482976Sgblack@eecs.umich.edu        // This is the size of a program header entry from the elf file.
2494793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PHENT, elfObject->programHeaderSize()));
2502976Sgblack@eecs.umich.edu        // This is the number of program headers from the original elf file.
2514793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PHNUM, elfObject->programHeaderCount()));
2522976Sgblack@eecs.umich.edu        //This is the address of the elf "interpreter", It should be set
2532976Sgblack@eecs.umich.edu        //to 0 for regular executables. It should be something else
2542976Sgblack@eecs.umich.edu        //(not sure what) for dynamic libraries.
2554793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_BASE, 0));
2562976Sgblack@eecs.umich.edu        //This is hardwired to 0 in the elf loading code in the kernel
2574793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_FLAGS, 0));
2582976Sgblack@eecs.umich.edu        //The entry point to the program
2594793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_ENTRY, objFile->entryPoint()));
2602976Sgblack@eecs.umich.edu        //Different user and group IDs
2614793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_UID, uid()));
2624793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_EUID, euid()));
2634793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_GID, gid()));
2644793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_EGID, egid()));
2652976Sgblack@eecs.umich.edu        //Whether to enable "secure mode" in the executable
2664793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_SECURE, 0));
2672976Sgblack@eecs.umich.edu    }
2682585SN/A
2692561SN/A    //Figure out how big the initial stack needs to be
2702561SN/A
2714164Sgblack@eecs.umich.edu    // The unaccounted for 8 byte 0 at the top of the stack
2725286Sgblack@eecs.umich.edu    int sentry_size = 8;
2734111Sgblack@eecs.umich.edu
2744111Sgblack@eecs.umich.edu    //This is the name of the file which is present on the initial stack
2754111Sgblack@eecs.umich.edu    //It's purpose is to let the user space linker examine the original file.
2764111Sgblack@eecs.umich.edu    int file_name_size = filename.size() + 1;
2774111Sgblack@eecs.umich.edu
2784111Sgblack@eecs.umich.edu    int env_data_size = 0;
2794111Sgblack@eecs.umich.edu    for (int i = 0; i < envp.size(); ++i) {
2804111Sgblack@eecs.umich.edu        env_data_size += envp[i].size() + 1;
2814111Sgblack@eecs.umich.edu    }
2824111Sgblack@eecs.umich.edu    int arg_data_size = 0;
2834111Sgblack@eecs.umich.edu    for (int i = 0; i < argv.size(); ++i) {
2844111Sgblack@eecs.umich.edu        arg_data_size += argv[i].size() + 1;
2854111Sgblack@eecs.umich.edu    }
2864111Sgblack@eecs.umich.edu
2875286Sgblack@eecs.umich.edu    //The info_block.
2885286Sgblack@eecs.umich.edu    int base_info_block_size =
2895286Sgblack@eecs.umich.edu        sentry_size + file_name_size + env_data_size + arg_data_size;
2905286Sgblack@eecs.umich.edu
2915286Sgblack@eecs.umich.edu    int info_block_size = roundUp(base_info_block_size, align);
2925286Sgblack@eecs.umich.edu
2935286Sgblack@eecs.umich.edu    int info_block_padding = info_block_size - base_info_block_size;
2944111Sgblack@eecs.umich.edu
2955285Sgblack@eecs.umich.edu    //Each auxilliary vector is two words
2964111Sgblack@eecs.umich.edu    int aux_array_size = intSize * 2 * (auxv.size() + 1);
2974111Sgblack@eecs.umich.edu
2984111Sgblack@eecs.umich.edu    int envp_array_size = intSize * (envp.size() + 1);
2994111Sgblack@eecs.umich.edu    int argv_array_size = intSize * (argv.size() + 1);
3004111Sgblack@eecs.umich.edu
3014111Sgblack@eecs.umich.edu    int argc_size = intSize;
3024111Sgblack@eecs.umich.edu    int window_save_size = intSize * 16;
3034111Sgblack@eecs.umich.edu
3045286Sgblack@eecs.umich.edu    //Figure out the size of the contents of the actual initial frame
3055286Sgblack@eecs.umich.edu    int frame_size =
3064111Sgblack@eecs.umich.edu        aux_array_size +
3074111Sgblack@eecs.umich.edu        envp_array_size +
3084111Sgblack@eecs.umich.edu        argv_array_size +
3094111Sgblack@eecs.umich.edu        argc_size +
3104111Sgblack@eecs.umich.edu        window_save_size;
3114111Sgblack@eecs.umich.edu
3125286Sgblack@eecs.umich.edu    //There needs to be padding after the auxiliary vector data so that the
3135286Sgblack@eecs.umich.edu    //very bottom of the stack is aligned properly.
3145286Sgblack@eecs.umich.edu    int aligned_partial_size = roundUp(frame_size, align);
3155286Sgblack@eecs.umich.edu    int aux_padding = aligned_partial_size - frame_size;
3165286Sgblack@eecs.umich.edu
3175286Sgblack@eecs.umich.edu    int space_needed =
3185286Sgblack@eecs.umich.edu        info_block_size +
3195286Sgblack@eecs.umich.edu        aux_padding +
3205286Sgblack@eecs.umich.edu        frame_size;
3215286Sgblack@eecs.umich.edu
3224111Sgblack@eecs.umich.edu    stack_min = stack_base - space_needed;
3235286Sgblack@eecs.umich.edu    stack_min = roundDown(stack_min, align);
3244111Sgblack@eecs.umich.edu    stack_size = stack_base - stack_min;
3254111Sgblack@eecs.umich.edu
3265285Sgblack@eecs.umich.edu    // Allocate space for the stack
3274111Sgblack@eecs.umich.edu    pTable->allocate(roundDown(stack_min, pageSize),
3284111Sgblack@eecs.umich.edu                     roundUp(stack_size, pageSize));
3294111Sgblack@eecs.umich.edu
3304111Sgblack@eecs.umich.edu    // map out initial stack contents
3315286Sgblack@eecs.umich.edu    IntType sentry_base = stack_base - sentry_size;
3325286Sgblack@eecs.umich.edu    IntType file_name_base = sentry_base - file_name_size;
3335286Sgblack@eecs.umich.edu    IntType env_data_base = file_name_base - env_data_size;
3345286Sgblack@eecs.umich.edu    IntType arg_data_base = env_data_base - arg_data_size;
3355286Sgblack@eecs.umich.edu    IntType auxv_array_base = arg_data_base -
3365286Sgblack@eecs.umich.edu        info_block_padding - aux_array_size - aux_padding;
3375286Sgblack@eecs.umich.edu    IntType envp_array_base = auxv_array_base - envp_array_size;
3385286Sgblack@eecs.umich.edu    IntType argv_array_base = envp_array_base - argv_array_size;
3395286Sgblack@eecs.umich.edu    IntType argc_base = argv_array_base - argc_size;
3405286Sgblack@eecs.umich.edu#if TRACING_ON
3415286Sgblack@eecs.umich.edu    IntType window_save_base = argc_base - window_save_size;
3425286Sgblack@eecs.umich.edu#endif
3434111Sgblack@eecs.umich.edu
3445941Sgblack@eecs.umich.edu    DPRINTF(Stack, "The addresses of items on the initial stack:\n");
3455941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - sentry NULL\n", sentry_base);
3465941Sgblack@eecs.umich.edu    DPRINTF(Stack, "filename = %s\n", filename);
3475941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - file name\n", file_name_base);
3485941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - env data\n", env_data_base);
3495941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - arg data\n", arg_data_base);
3505941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - auxv array\n", auxv_array_base);
3515941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - envp array\n", envp_array_base);
3525941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - argv array\n", argv_array_base);
3535941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - argc \n", argc_base);
3545941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - window save\n", window_save_base);
3555941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - stack min\n", stack_min);
3564111Sgblack@eecs.umich.edu
3575286Sgblack@eecs.umich.edu    assert(window_save_base == stack_min);
3585286Sgblack@eecs.umich.edu
3594111Sgblack@eecs.umich.edu    // write contents to stack
3604111Sgblack@eecs.umich.edu
3614111Sgblack@eecs.umich.edu    // figure out argc
3625285Sgblack@eecs.umich.edu    IntType argc = argv.size();
3635567Snate@binkert.org    IntType guestArgc = SparcISA::htog(argc);
3644111Sgblack@eecs.umich.edu
3655286Sgblack@eecs.umich.edu    //Write out the sentry void *
3665286Sgblack@eecs.umich.edu    uint64_t sentry_NULL = 0;
3675286Sgblack@eecs.umich.edu    initVirtMem->writeBlob(sentry_base,
3685286Sgblack@eecs.umich.edu            (uint8_t*)&sentry_NULL, sentry_size);
3694111Sgblack@eecs.umich.edu
3704111Sgblack@eecs.umich.edu    //Write the file name
3714111Sgblack@eecs.umich.edu    initVirtMem->writeString(file_name_base, filename.c_str());
3724111Sgblack@eecs.umich.edu
3734111Sgblack@eecs.umich.edu    //Copy the aux stuff
3744111Sgblack@eecs.umich.edu    for(int x = 0; x < auxv.size(); x++)
3754111Sgblack@eecs.umich.edu    {
3764111Sgblack@eecs.umich.edu        initVirtMem->writeBlob(auxv_array_base + x * 2 * intSize,
3774111Sgblack@eecs.umich.edu                (uint8_t*)&(auxv[x].a_type), intSize);
3784111Sgblack@eecs.umich.edu        initVirtMem->writeBlob(auxv_array_base + (x * 2 + 1) * intSize,
3794111Sgblack@eecs.umich.edu                (uint8_t*)&(auxv[x].a_val), intSize);
3804111Sgblack@eecs.umich.edu    }
3815285Sgblack@eecs.umich.edu
3824111Sgblack@eecs.umich.edu    //Write out the terminating zeroed auxilliary vector
3835285Sgblack@eecs.umich.edu    const IntType zero = 0;
3845286Sgblack@eecs.umich.edu    initVirtMem->writeBlob(auxv_array_base + intSize * 2 * auxv.size(),
3855286Sgblack@eecs.umich.edu            (uint8_t*)&zero, intSize);
3865286Sgblack@eecs.umich.edu    initVirtMem->writeBlob(auxv_array_base + intSize * (2 * auxv.size() + 1),
3875286Sgblack@eecs.umich.edu            (uint8_t*)&zero, intSize);
3884111Sgblack@eecs.umich.edu
3894117Sgblack@eecs.umich.edu    copyStringArray(envp, envp_array_base, env_data_base, initVirtMem);
3904117Sgblack@eecs.umich.edu    copyStringArray(argv, argv_array_base, arg_data_base, initVirtMem);
3914111Sgblack@eecs.umich.edu
3924111Sgblack@eecs.umich.edu    initVirtMem->writeBlob(argc_base, (uint8_t*)&guestArgc, intSize);
3934111Sgblack@eecs.umich.edu
3945285Sgblack@eecs.umich.edu    //Set up space for the trap handlers into the processes address space.
3955285Sgblack@eecs.umich.edu    //Since the stack grows down and there is reserved address space abov
3965285Sgblack@eecs.umich.edu    //it, we can put stuff above it and stay out of the way.
3974111Sgblack@eecs.umich.edu    fillStart = stack_base;
3985285Sgblack@eecs.umich.edu    spillStart = fillStart + sizeof(MachInst) * numFillInsts;
3994111Sgblack@eecs.umich.edu
4005713Shsul@eecs.umich.edu    ThreadContext *tc = system->getThreadContext(contextIds[0]);
4014111Sgblack@eecs.umich.edu    //Set up the thread context to start running the process
4024772Sgblack@eecs.umich.edu    //assert(NumArgumentRegs >= 2);
4035713Shsul@eecs.umich.edu    //tc->setIntReg(ArgumentReg[0], argc);
4045713Shsul@eecs.umich.edu    //tc->setIntReg(ArgumentReg[1], argv_array_base);
4055713Shsul@eecs.umich.edu    tc->setIntReg(StackPointerReg, stack_min - StackBias);
4064111Sgblack@eecs.umich.edu
4075231Sgblack@eecs.umich.edu    // %g1 is a pointer to a function that should be run at exit. Since we
4085231Sgblack@eecs.umich.edu    // don't have anything like that, it should be set to 0.
4095713Shsul@eecs.umich.edu    tc->setIntReg(1, 0);
4105231Sgblack@eecs.umich.edu
4115285Sgblack@eecs.umich.edu    Addr prog_entry = objFile->entryPoint();
4125713Shsul@eecs.umich.edu    tc->setPC(prog_entry);
4135713Shsul@eecs.umich.edu    tc->setNextPC(prog_entry + sizeof(MachInst));
4145713Shsul@eecs.umich.edu    tc->setNextNPC(prog_entry + (2 * sizeof(MachInst)));
4154111Sgblack@eecs.umich.edu
4164111Sgblack@eecs.umich.edu    //Align the "stack_min" to a page boundary.
4174111Sgblack@eecs.umich.edu    stack_min = roundDown(stack_min, pageSize);
4184111Sgblack@eecs.umich.edu
4194111Sgblack@eecs.umich.edu//    num_processes++;
4204111Sgblack@eecs.umich.edu}
4215128Sgblack@eecs.umich.edu
4225285Sgblack@eecs.umich.eduvoid
4235285Sgblack@eecs.umich.eduSparc64LiveProcess::argsInit(int intSize, int pageSize)
4245285Sgblack@eecs.umich.edu{
4255285Sgblack@eecs.umich.edu    SparcLiveProcess::argsInit<uint64_t>(pageSize);
4265285Sgblack@eecs.umich.edu
4275285Sgblack@eecs.umich.edu    // Stuff the trap handlers into the process address space
4285285Sgblack@eecs.umich.edu    initVirtMem->writeBlob(fillStart,
4295285Sgblack@eecs.umich.edu            (uint8_t*)fillHandler64, sizeof(MachInst) * numFillInsts);
4305285Sgblack@eecs.umich.edu    initVirtMem->writeBlob(spillStart,
4315285Sgblack@eecs.umich.edu            (uint8_t*)spillHandler64, sizeof(MachInst) *  numSpillInsts);
4325285Sgblack@eecs.umich.edu}
4335285Sgblack@eecs.umich.edu
4345285Sgblack@eecs.umich.eduvoid
4355285Sgblack@eecs.umich.eduSparc32LiveProcess::argsInit(int intSize, int pageSize)
4365285Sgblack@eecs.umich.edu{
4375285Sgblack@eecs.umich.edu    SparcLiveProcess::argsInit<uint32_t>(pageSize);
4385285Sgblack@eecs.umich.edu
4395285Sgblack@eecs.umich.edu    // Stuff the trap handlers into the process address space
4405285Sgblack@eecs.umich.edu    initVirtMem->writeBlob(fillStart,
4415285Sgblack@eecs.umich.edu            (uint8_t*)fillHandler32, sizeof(MachInst) * numFillInsts);
4425285Sgblack@eecs.umich.edu    initVirtMem->writeBlob(spillStart,
4435285Sgblack@eecs.umich.edu            (uint8_t*)spillHandler32, sizeof(MachInst) *  numSpillInsts);
4445285Sgblack@eecs.umich.edu}
4455285Sgblack@eecs.umich.edu
4465128Sgblack@eecs.umich.eduvoid Sparc32LiveProcess::flushWindows(ThreadContext *tc)
4475128Sgblack@eecs.umich.edu{
4485128Sgblack@eecs.umich.edu    IntReg Cansave = tc->readIntReg(NumIntArchRegs + 3);
4495128Sgblack@eecs.umich.edu    IntReg Canrestore = tc->readIntReg(NumIntArchRegs + 4);
4505128Sgblack@eecs.umich.edu    IntReg Otherwin = tc->readIntReg(NumIntArchRegs + 6);
4515128Sgblack@eecs.umich.edu    MiscReg CWP = tc->readMiscReg(MISCREG_CWP);
4525128Sgblack@eecs.umich.edu    MiscReg origCWP = CWP;
4535128Sgblack@eecs.umich.edu    CWP = (CWP + Cansave + 2) % NWindows;
4545128Sgblack@eecs.umich.edu    while(NWindows - 2 - Cansave != 0)
4555128Sgblack@eecs.umich.edu    {
4565128Sgblack@eecs.umich.edu        if (Otherwin) {
4575128Sgblack@eecs.umich.edu            panic("Otherwin non-zero.\n");
4585128Sgblack@eecs.umich.edu        } else {
4595128Sgblack@eecs.umich.edu            tc->setMiscReg(MISCREG_CWP, CWP);
4605128Sgblack@eecs.umich.edu            //Do the stores
4615128Sgblack@eecs.umich.edu            IntReg sp = tc->readIntReg(StackPointerReg);
4625128Sgblack@eecs.umich.edu            for (int index = 16; index < 32; index++) {
4635287Sgblack@eecs.umich.edu                uint32_t regVal = tc->readIntReg(index);
4645128Sgblack@eecs.umich.edu                regVal = htog(regVal);
4655128Sgblack@eecs.umich.edu                if (!tc->getMemPort()->tryWriteBlob(
4665128Sgblack@eecs.umich.edu                        sp + (index - 16) * 4, (uint8_t *)&regVal, 4)) {
4675128Sgblack@eecs.umich.edu                    warn("Failed to save register to the stack when "
4685128Sgblack@eecs.umich.edu                            "flushing windows.\n");
4695128Sgblack@eecs.umich.edu                }
4705128Sgblack@eecs.umich.edu            }
4715128Sgblack@eecs.umich.edu            Canrestore--;
4725128Sgblack@eecs.umich.edu            Cansave++;
4735128Sgblack@eecs.umich.edu            CWP = (CWP + 1) % NWindows;
4745128Sgblack@eecs.umich.edu        }
4755128Sgblack@eecs.umich.edu    }
4765128Sgblack@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 3, Cansave);
4775128Sgblack@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 4, Canrestore);
4785128Sgblack@eecs.umich.edu    tc->setMiscReg(MISCREG_CWP, origCWP);
4795128Sgblack@eecs.umich.edu}
4805128Sgblack@eecs.umich.edu
4815128Sgblack@eecs.umich.eduvoid Sparc64LiveProcess::flushWindows(ThreadContext *tc)
4825128Sgblack@eecs.umich.edu{
4835128Sgblack@eecs.umich.edu    IntReg Cansave = tc->readIntReg(NumIntArchRegs + 3);
4845128Sgblack@eecs.umich.edu    IntReg Canrestore = tc->readIntReg(NumIntArchRegs + 4);
4855128Sgblack@eecs.umich.edu    IntReg Otherwin = tc->readIntReg(NumIntArchRegs + 6);
4865128Sgblack@eecs.umich.edu    MiscReg CWP = tc->readMiscReg(MISCREG_CWP);
4875128Sgblack@eecs.umich.edu    MiscReg origCWP = CWP;
4885128Sgblack@eecs.umich.edu    CWP = (CWP + Cansave + 2) % NWindows;
4895128Sgblack@eecs.umich.edu    while(NWindows - 2 - Cansave != 0)
4905128Sgblack@eecs.umich.edu    {
4915128Sgblack@eecs.umich.edu        if (Otherwin) {
4925128Sgblack@eecs.umich.edu            panic("Otherwin non-zero.\n");
4935128Sgblack@eecs.umich.edu        } else {
4945128Sgblack@eecs.umich.edu            tc->setMiscReg(MISCREG_CWP, CWP);
4955128Sgblack@eecs.umich.edu            //Do the stores
4965128Sgblack@eecs.umich.edu            IntReg sp = tc->readIntReg(StackPointerReg);
4975128Sgblack@eecs.umich.edu            for (int index = 16; index < 32; index++) {
4985128Sgblack@eecs.umich.edu                IntReg regVal = tc->readIntReg(index);
4995128Sgblack@eecs.umich.edu                regVal = htog(regVal);
5005128Sgblack@eecs.umich.edu                if (!tc->getMemPort()->tryWriteBlob(
5015128Sgblack@eecs.umich.edu                        sp + 2047 + (index - 16) * 8, (uint8_t *)&regVal, 8)) {
5025128Sgblack@eecs.umich.edu                    warn("Failed to save register to the stack when "
5035128Sgblack@eecs.umich.edu                            "flushing windows.\n");
5045128Sgblack@eecs.umich.edu                }
5055128Sgblack@eecs.umich.edu            }
5065128Sgblack@eecs.umich.edu            Canrestore--;
5075128Sgblack@eecs.umich.edu            Cansave++;
5085128Sgblack@eecs.umich.edu            CWP = (CWP + 1) % NWindows;
5095128Sgblack@eecs.umich.edu        }
5105128Sgblack@eecs.umich.edu    }
5115128Sgblack@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 3, Cansave);
5125128Sgblack@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 4, Canrestore);
5135128Sgblack@eecs.umich.edu    tc->setMiscReg(MISCREG_CWP, origCWP);
5145128Sgblack@eecs.umich.edu}
5155958Sgblack@eecs.umich.edu
5165958Sgblack@eecs.umich.eduIntReg
5176701Sgblack@eecs.umich.eduSparc32LiveProcess::getSyscallArg(ThreadContext *tc, int &i)
5185958Sgblack@eecs.umich.edu{
5195958Sgblack@eecs.umich.edu    assert(i < 6);
5206701Sgblack@eecs.umich.edu    return bits(tc->readIntReg(FirstArgumentReg + i++), 31, 0);
5215958Sgblack@eecs.umich.edu}
5225958Sgblack@eecs.umich.edu
5235958Sgblack@eecs.umich.eduvoid
5245958Sgblack@eecs.umich.eduSparc32LiveProcess::setSyscallArg(ThreadContext *tc, int i, IntReg val)
5255958Sgblack@eecs.umich.edu{
5265958Sgblack@eecs.umich.edu    assert(i < 6);
5275958Sgblack@eecs.umich.edu    tc->setIntReg(FirstArgumentReg + i, bits(val, 31, 0));
5285958Sgblack@eecs.umich.edu}
5295958Sgblack@eecs.umich.edu
5305958Sgblack@eecs.umich.eduIntReg
5316701Sgblack@eecs.umich.eduSparc64LiveProcess::getSyscallArg(ThreadContext *tc, int &i)
5325958Sgblack@eecs.umich.edu{
5335958Sgblack@eecs.umich.edu    assert(i < 6);
5346701Sgblack@eecs.umich.edu    return tc->readIntReg(FirstArgumentReg + i++);
5355958Sgblack@eecs.umich.edu}
5365958Sgblack@eecs.umich.edu
5375958Sgblack@eecs.umich.eduvoid
5385958Sgblack@eecs.umich.eduSparc64LiveProcess::setSyscallArg(ThreadContext *tc, int i, IntReg val)
5395958Sgblack@eecs.umich.edu{
5405958Sgblack@eecs.umich.edu    assert(i < 6);
5415958Sgblack@eecs.umich.edu    tc->setIntReg(FirstArgumentReg + i, val);
5425958Sgblack@eecs.umich.edu}
5435958Sgblack@eecs.umich.edu
5445958Sgblack@eecs.umich.eduvoid
5455958Sgblack@eecs.umich.eduSparcLiveProcess::setSyscallReturn(ThreadContext *tc,
5465958Sgblack@eecs.umich.edu        SyscallReturn return_value)
5475958Sgblack@eecs.umich.edu{
5485958Sgblack@eecs.umich.edu    // check for error condition.  SPARC syscall convention is to
5495958Sgblack@eecs.umich.edu    // indicate success/failure in reg the carry bit of the ccr
5505958Sgblack@eecs.umich.edu    // and put the return value itself in the standard return value reg ().
5515958Sgblack@eecs.umich.edu    if (return_value.successful()) {
5525958Sgblack@eecs.umich.edu        // no error, clear XCC.C
5535958Sgblack@eecs.umich.edu        tc->setIntReg(NumIntArchRegs + 2,
5545958Sgblack@eecs.umich.edu                tc->readIntReg(NumIntArchRegs + 2) & 0xEE);
5555958Sgblack@eecs.umich.edu        //tc->setMiscRegNoEffect(MISCREG_CCR, tc->readMiscRegNoEffect(MISCREG_CCR) & 0xEE);
5565958Sgblack@eecs.umich.edu        IntReg val = return_value.value();
5575958Sgblack@eecs.umich.edu        if (bits(tc->readMiscRegNoEffect(
5585958Sgblack@eecs.umich.edu                        SparcISA::MISCREG_PSTATE), 3, 3)) {
5595958Sgblack@eecs.umich.edu            val = bits(val, 31, 0);
5605958Sgblack@eecs.umich.edu        }
5615958Sgblack@eecs.umich.edu        tc->setIntReg(ReturnValueReg, val);
5625958Sgblack@eecs.umich.edu    } else {
5635958Sgblack@eecs.umich.edu        // got an error, set XCC.C
5645958Sgblack@eecs.umich.edu        tc->setIntReg(NumIntArchRegs + 2,
5655958Sgblack@eecs.umich.edu                tc->readIntReg(NumIntArchRegs + 2) | 0x11);
5665958Sgblack@eecs.umich.edu        //tc->setMiscRegNoEffect(MISCREG_CCR, tc->readMiscRegNoEffect(MISCREG_CCR) | 0x11);
5675958Sgblack@eecs.umich.edu        IntReg val = -return_value.value();
5685958Sgblack@eecs.umich.edu        if (bits(tc->readMiscRegNoEffect(
5695958Sgblack@eecs.umich.edu                        SparcISA::MISCREG_PSTATE), 3, 3)) {
5705958Sgblack@eecs.umich.edu            val = bits(val, 31, 0);
5715958Sgblack@eecs.umich.edu        }
5725958Sgblack@eecs.umich.edu        tc->setIntReg(ReturnValueReg, val);
5735958Sgblack@eecs.umich.edu    }
5745958Sgblack@eecs.umich.edu}
575