process.cc revision 11905
12207SN/A/*
22207SN/A * Copyright (c) 2003-2004 The Regents of The University of Michigan
32207SN/A * All rights reserved.
42207SN/A *
52207SN/A * Redistribution and use in source and binary forms, with or without
62207SN/A * modification, are permitted provided that the following conditions are
72207SN/A * met: redistributions of source code must retain the above copyright
82207SN/A * notice, this list of conditions and the following disclaimer;
92207SN/A * redistributions in binary form must reproduce the above copyright
102207SN/A * notice, this list of conditions and the following disclaimer in the
112207SN/A * documentation and/or other materials provided with the distribution;
122207SN/A * neither the name of the copyright holders nor the names of its
132207SN/A * contributors may be used to endorse or promote products derived from
142207SN/A * this software without specific prior written permission.
152207SN/A *
162207SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172207SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182207SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192207SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202207SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212207SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222207SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232207SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242207SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252207SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262207SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Gabe Black
292665Ssaidi@eecs.umich.edu *          Ali Saidi
302207SN/A */
312207SN/A
3211793Sbrandon.potter@amd.com#include "arch/sparc/process.hh"
3311793Sbrandon.potter@amd.com
343589Sgblack@eecs.umich.edu#include "arch/sparc/asi.hh"
354111Sgblack@eecs.umich.edu#include "arch/sparc/handlers.hh"
362474SN/A#include "arch/sparc/isa_traits.hh"
376335Sgblack@eecs.umich.edu#include "arch/sparc/registers.hh"
383760Sgblack@eecs.umich.edu#include "arch/sparc/types.hh"
398229Snate@binkert.org#include "base/loader/elf_object.hh"
402454SN/A#include "base/loader/object_file.hh"
412454SN/A#include "base/misc.hh"
422680Sktlim@umich.edu#include "cpu/thread_context.hh"
438232Snate@binkert.org#include "debug/Stack.hh"
442561SN/A#include "mem/page_table.hh"
4511854Sbrandon.potter@amd.com#include "sim/aux_vector.hh"
464434Ssaidi@eecs.umich.edu#include "sim/process_impl.hh"
4711800Sbrandon.potter@amd.com#include "sim/syscall_return.hh"
482474SN/A#include "sim/system.hh"
492207SN/A
502458SN/Ausing namespace std;
512474SN/Ausing namespace SparcISA;
522458SN/A
535958Sgblack@eecs.umich.edustatic const int FirstArgumentReg = 8;
545958Sgblack@eecs.umich.edu
552207SN/A
5611851Sbrandon.potter@amd.comSparcProcess::SparcProcess(ProcessParams * params, ObjectFile *objFile,
5711851Sbrandon.potter@amd.com                           Addr _StackBias)
5811851Sbrandon.potter@amd.com    : Process(params, objFile), StackBias(_StackBias)
592474SN/A{
607741Sgblack@eecs.umich.edu    // Initialize these to 0s
613415Sgblack@eecs.umich.edu    fillStart = 0;
623415Sgblack@eecs.umich.edu    spillStart = 0;
632474SN/A}
642474SN/A
657741Sgblack@eecs.umich.eduvoid
6611877Sbrandon.potter@amd.comSparcProcess::handleTrap(int trapNum, ThreadContext *tc, Fault *fault)
674111Sgblack@eecs.umich.edu{
687720Sgblack@eecs.umich.edu    PCState pc = tc->pcState();
697741Sgblack@eecs.umich.edu    switch (trapNum) {
707741Sgblack@eecs.umich.edu      case 0x01: // Software breakpoint
717720Sgblack@eecs.umich.edu        warn("Software breakpoint encountered at pc %#x.\n", pc.pc());
725128Sgblack@eecs.umich.edu        break;
737741Sgblack@eecs.umich.edu      case 0x02: // Division by zero
747720Sgblack@eecs.umich.edu        warn("Software signaled a division by zero at pc %#x.\n", pc.pc());
755128Sgblack@eecs.umich.edu        break;
767741Sgblack@eecs.umich.edu      case 0x03: // Flush window trap
775128Sgblack@eecs.umich.edu        flushWindows(tc);
785128Sgblack@eecs.umich.edu        break;
797741Sgblack@eecs.umich.edu      case 0x04: // Clean windows
805128Sgblack@eecs.umich.edu        warn("Ignoring process request for clean register "
817720Sgblack@eecs.umich.edu                "windows at pc %#x.\n", pc.pc());
825128Sgblack@eecs.umich.edu        break;
837741Sgblack@eecs.umich.edu      case 0x05: // Range check
847720Sgblack@eecs.umich.edu        warn("Software signaled a range check at pc %#x.\n", pc.pc());
855128Sgblack@eecs.umich.edu        break;
867741Sgblack@eecs.umich.edu      case 0x06: // Fix alignment
875128Sgblack@eecs.umich.edu        warn("Ignoring process request for os assisted unaligned accesses "
887720Sgblack@eecs.umich.edu                "at pc %#x.\n", pc.pc());
895128Sgblack@eecs.umich.edu        break;
907741Sgblack@eecs.umich.edu      case 0x07: // Integer overflow
917720Sgblack@eecs.umich.edu        warn("Software signaled an integer overflow at pc %#x.\n", pc.pc());
925128Sgblack@eecs.umich.edu        break;
937741Sgblack@eecs.umich.edu      case 0x32: // Get integer condition codes
945128Sgblack@eecs.umich.edu        warn("Ignoring process request to get the integer condition codes "
957720Sgblack@eecs.umich.edu                "at pc %#x.\n", pc.pc());
965128Sgblack@eecs.umich.edu        break;
977741Sgblack@eecs.umich.edu      case 0x33: // Set integer condition codes
985128Sgblack@eecs.umich.edu        warn("Ignoring process request to set the integer condition codes "
997720Sgblack@eecs.umich.edu                "at pc %#x.\n", pc.pc());
1004111Sgblack@eecs.umich.edu        break;
1014111Sgblack@eecs.umich.edu      default:
1024111Sgblack@eecs.umich.edu        panic("Unimplemented trap to operating system: trap number %#x.\n", trapNum);
1034111Sgblack@eecs.umich.edu    }
1044111Sgblack@eecs.umich.edu}
1054111Sgblack@eecs.umich.edu
1062474SN/Avoid
10711851Sbrandon.potter@amd.comSparcProcess::initState()
1084111Sgblack@eecs.umich.edu{
10911851Sbrandon.potter@amd.com    Process::initState();
1104111Sgblack@eecs.umich.edu
1115713Shsul@eecs.umich.edu    ThreadContext *tc = system->getThreadContext(contextIds[0]);
1127741Sgblack@eecs.umich.edu    // From the SPARC ABI
1134111Sgblack@eecs.umich.edu
1147741Sgblack@eecs.umich.edu    // Setup default FP state
1155713Shsul@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_FSR, 0);
1162646Ssaidi@eecs.umich.edu
1175713Shsul@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TICK, 0);
1184997Sgblack@eecs.umich.edu
1192561SN/A    /*
1202561SN/A     * Register window management registers
1212561SN/A     */
1222561SN/A
1237741Sgblack@eecs.umich.edu    // No windows contain info from other programs
1247741Sgblack@eecs.umich.edu    // tc->setMiscRegNoEffect(MISCREG_OTHERWIN, 0);
1255713Shsul@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 6, 0);
1267741Sgblack@eecs.umich.edu    // There are no windows to pop
1277741Sgblack@eecs.umich.edu    // tc->setMiscRegNoEffect(MISCREG_CANRESTORE, 0);
1285713Shsul@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 4, 0);
1297741Sgblack@eecs.umich.edu    // All windows are available to save into
1307741Sgblack@eecs.umich.edu    // tc->setMiscRegNoEffect(MISCREG_CANSAVE, NWindows - 2);
1315713Shsul@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 3, NWindows - 2);
1327741Sgblack@eecs.umich.edu    // All windows are "clean"
1337741Sgblack@eecs.umich.edu    // tc->setMiscRegNoEffect(MISCREG_CLEANWIN, NWindows);
1345713Shsul@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 5, NWindows);
1357741Sgblack@eecs.umich.edu    // Start with register window 0
1366337Sgblack@eecs.umich.edu    tc->setMiscReg(MISCREG_CWP, 0);
1377741Sgblack@eecs.umich.edu    // Always use spill and fill traps 0
1387741Sgblack@eecs.umich.edu    // tc->setMiscRegNoEffect(MISCREG_WSTATE, 0);
1395713Shsul@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 7, 0);
1407741Sgblack@eecs.umich.edu    // Set the trap level to 0
1415713Shsul@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TL, 0);
1427741Sgblack@eecs.umich.edu    // Set the ASI register to something fixed
1439375Sgblack@eecs.umich.edu    tc->setMiscReg(MISCREG_ASI, ASI_PRIMARY);
1444997Sgblack@eecs.umich.edu
14511850Sbrandon.potter@amd.com    // Set the MMU Primary Context Register to hold the process' pid
14611850Sbrandon.potter@amd.com    tc->setMiscReg(MISCREG_MMU_P_CONTEXT, _pid);
14711850Sbrandon.potter@amd.com
1484997Sgblack@eecs.umich.edu    /*
1494997Sgblack@eecs.umich.edu     * T1 specific registers
1504997Sgblack@eecs.umich.edu     */
1517741Sgblack@eecs.umich.edu    // Turn on the icache, dcache, dtb translation, and itb translation.
1525713Shsul@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_MMU_LSU_CTRL, 15);
1532474SN/A}
1542474SN/A
1555285Sgblack@eecs.umich.eduvoid
15611851Sbrandon.potter@amd.comSparc32Process::initState()
1572585SN/A{
15811851Sbrandon.potter@amd.com    SparcProcess::initState();
1595285Sgblack@eecs.umich.edu
1605713Shsul@eecs.umich.edu    ThreadContext *tc = system->getThreadContext(contextIds[0]);
1617741Sgblack@eecs.umich.edu    // The process runs in user mode with 32 bit addresses
1628829Sgblack@eecs.umich.edu    PSTATE pstate = 0;
1638829Sgblack@eecs.umich.edu    pstate.ie = 1;
1648829Sgblack@eecs.umich.edu    pstate.am = 1;
1658829Sgblack@eecs.umich.edu    tc->setMiscReg(MISCREG_PSTATE, pstate);
1665285Sgblack@eecs.umich.edu
16710318Sandreas.hansson@arm.com    argsInit(32 / 8, PageBytes);
1684111Sgblack@eecs.umich.edu}
1693415Sgblack@eecs.umich.edu
1702561SN/Avoid
17111851Sbrandon.potter@amd.comSparc64Process::initState()
1722561SN/A{
17311851Sbrandon.potter@amd.com    SparcProcess::initState();
1745285Sgblack@eecs.umich.edu
1755713Shsul@eecs.umich.edu    ThreadContext *tc = system->getThreadContext(contextIds[0]);
1767741Sgblack@eecs.umich.edu    // The process runs in user mode
1778829Sgblack@eecs.umich.edu    PSTATE pstate = 0;
1788829Sgblack@eecs.umich.edu    pstate.ie = 1;
1798829Sgblack@eecs.umich.edu    tc->setMiscReg(MISCREG_PSTATE, pstate);
1805285Sgblack@eecs.umich.edu
18110318Sandreas.hansson@arm.com    argsInit(sizeof(IntReg), PageBytes);
1825285Sgblack@eecs.umich.edu}
1835285Sgblack@eecs.umich.edu
1845285Sgblack@eecs.umich.edutemplate<class IntType>
1855285Sgblack@eecs.umich.eduvoid
18611851Sbrandon.potter@amd.comSparcProcess::argsInit(int pageSize)
1875285Sgblack@eecs.umich.edu{
1885285Sgblack@eecs.umich.edu    int intSize = sizeof(IntType);
1895285Sgblack@eecs.umich.edu
1905771Shsul@eecs.umich.edu    typedef AuxVector<IntType> auxv_t;
1915285Sgblack@eecs.umich.edu
1925285Sgblack@eecs.umich.edu    std::vector<auxv_t> auxv;
1932474SN/A
1943044Sgblack@eecs.umich.edu    string filename;
1957741Sgblack@eecs.umich.edu    if (argv.size() < 1)
1963044Sgblack@eecs.umich.edu        filename = "";
1973044Sgblack@eecs.umich.edu    else
1983044Sgblack@eecs.umich.edu        filename = argv[0];
1993044Sgblack@eecs.umich.edu
2007741Sgblack@eecs.umich.edu    // Even for a 32 bit process, the ABI says we still need to
2017741Sgblack@eecs.umich.edu    // maintain double word alignment of the stack pointer.
2025286Sgblack@eecs.umich.edu    uint64_t align = 16;
2032561SN/A
20411389Sbrandon.potter@amd.com    // Patch the ld_bias for dynamic executables.
20511389Sbrandon.potter@amd.com    updateBias();
20611389Sbrandon.potter@amd.com
2072561SN/A    // load object file into target memory
2082561SN/A    objFile->loadSections(initVirtMem);
2092561SN/A
2102585SN/A    enum hardwareCaps
2112585SN/A    {
2122585SN/A        M5_HWCAP_SPARC_FLUSH = 1,
2132585SN/A        M5_HWCAP_SPARC_STBAR = 2,
2142585SN/A        M5_HWCAP_SPARC_SWAP = 4,
2152585SN/A        M5_HWCAP_SPARC_MULDIV = 8,
2162585SN/A        M5_HWCAP_SPARC_V9 = 16,
2177741Sgblack@eecs.umich.edu        // This one should technically only be set
2187741Sgblack@eecs.umich.edu        // if there is a cheetah or cheetah_plus tlb,
2197741Sgblack@eecs.umich.edu        // but we'll use it all the time
2202585SN/A        M5_HWCAP_SPARC_ULTRA3 = 32
2212585SN/A    };
2222585SN/A
2232585SN/A    const int64_t hwcap =
2242585SN/A        M5_HWCAP_SPARC_FLUSH |
2252585SN/A        M5_HWCAP_SPARC_STBAR |
2262585SN/A        M5_HWCAP_SPARC_SWAP |
2272585SN/A        M5_HWCAP_SPARC_MULDIV |
2282585SN/A        M5_HWCAP_SPARC_V9 |
2292585SN/A        M5_HWCAP_SPARC_ULTRA3;
2302585SN/A
2317741Sgblack@eecs.umich.edu    // Setup the auxilliary vectors. These will already have endian conversion.
2327741Sgblack@eecs.umich.edu    // Auxilliary vectors are loaded only for elf formatted executables.
2332976Sgblack@eecs.umich.edu    ElfObject * elfObject = dynamic_cast<ElfObject *>(objFile);
2347741Sgblack@eecs.umich.edu    if (elfObject) {
2357741Sgblack@eecs.umich.edu        // Bits which describe the system hardware capabilities
2364793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_HWCAP, hwcap));
2377741Sgblack@eecs.umich.edu        // The system page size
23810318Sandreas.hansson@arm.com        auxv.push_back(auxv_t(M5_AT_PAGESZ, SparcISA::PageBytes));
2397741Sgblack@eecs.umich.edu        // Defined to be 100 in the kernel source.
2407741Sgblack@eecs.umich.edu        // Frequency at which times() increments
2414793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_CLKTCK, 100));
2422976Sgblack@eecs.umich.edu        // For statically linked executables, this is the virtual address of the
2432976Sgblack@eecs.umich.edu        // program header tables if they appear in the executable image
2444793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PHDR, elfObject->programHeaderTable()));
2452976Sgblack@eecs.umich.edu        // This is the size of a program header entry from the elf file.
2464793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PHENT, elfObject->programHeaderSize()));
2472976Sgblack@eecs.umich.edu        // This is the number of program headers from the original elf file.
2484793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_PHNUM, elfObject->programHeaderCount()));
24911389Sbrandon.potter@amd.com        // This is the base address of the ELF interpreter; it should be
25011389Sbrandon.potter@amd.com        // zero for static executables or contain the base address for
25111389Sbrandon.potter@amd.com        // dynamic executables.
25211389Sbrandon.potter@amd.com        auxv.push_back(auxv_t(M5_AT_BASE, getBias()));
2537741Sgblack@eecs.umich.edu        // This is hardwired to 0 in the elf loading code in the kernel
2544793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_FLAGS, 0));
2557741Sgblack@eecs.umich.edu        // The entry point to the program
2564793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_ENTRY, objFile->entryPoint()));
2577741Sgblack@eecs.umich.edu        // Different user and group IDs
2584793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_UID, uid()));
2594793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_EUID, euid()));
2604793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_GID, gid()));
2614793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_EGID, egid()));
2627741Sgblack@eecs.umich.edu        // Whether to enable "secure mode" in the executable
2634793Sgblack@eecs.umich.edu        auxv.push_back(auxv_t(M5_AT_SECURE, 0));
2642976Sgblack@eecs.umich.edu    }
2652585SN/A
2667741Sgblack@eecs.umich.edu    // Figure out how big the initial stack needs to be
2672561SN/A
2684164Sgblack@eecs.umich.edu    // The unaccounted for 8 byte 0 at the top of the stack
2695286Sgblack@eecs.umich.edu    int sentry_size = 8;
2704111Sgblack@eecs.umich.edu
2717741Sgblack@eecs.umich.edu    // This is the name of the file which is present on the initial stack
2727741Sgblack@eecs.umich.edu    // It's purpose is to let the user space linker examine the original file.
2734111Sgblack@eecs.umich.edu    int file_name_size = filename.size() + 1;
2744111Sgblack@eecs.umich.edu
2754111Sgblack@eecs.umich.edu    int env_data_size = 0;
2764111Sgblack@eecs.umich.edu    for (int i = 0; i < envp.size(); ++i) {
2774111Sgblack@eecs.umich.edu        env_data_size += envp[i].size() + 1;
2784111Sgblack@eecs.umich.edu    }
2794111Sgblack@eecs.umich.edu    int arg_data_size = 0;
2804111Sgblack@eecs.umich.edu    for (int i = 0; i < argv.size(); ++i) {
2814111Sgblack@eecs.umich.edu        arg_data_size += argv[i].size() + 1;
2824111Sgblack@eecs.umich.edu    }
2834111Sgblack@eecs.umich.edu
2847741Sgblack@eecs.umich.edu    // The info_block.
2855286Sgblack@eecs.umich.edu    int base_info_block_size =
2865286Sgblack@eecs.umich.edu        sentry_size + file_name_size + env_data_size + arg_data_size;
2875286Sgblack@eecs.umich.edu
2885286Sgblack@eecs.umich.edu    int info_block_size = roundUp(base_info_block_size, align);
2895286Sgblack@eecs.umich.edu
2905286Sgblack@eecs.umich.edu    int info_block_padding = info_block_size - base_info_block_size;
2914111Sgblack@eecs.umich.edu
2927741Sgblack@eecs.umich.edu    // Each auxilliary vector is two words
2934111Sgblack@eecs.umich.edu    int aux_array_size = intSize * 2 * (auxv.size() + 1);
2944111Sgblack@eecs.umich.edu
2954111Sgblack@eecs.umich.edu    int envp_array_size = intSize * (envp.size() + 1);
2964111Sgblack@eecs.umich.edu    int argv_array_size = intSize * (argv.size() + 1);
2974111Sgblack@eecs.umich.edu
2984111Sgblack@eecs.umich.edu    int argc_size = intSize;
2994111Sgblack@eecs.umich.edu    int window_save_size = intSize * 16;
3004111Sgblack@eecs.umich.edu
3017741Sgblack@eecs.umich.edu    // Figure out the size of the contents of the actual initial frame
3025286Sgblack@eecs.umich.edu    int frame_size =
3034111Sgblack@eecs.umich.edu        aux_array_size +
3044111Sgblack@eecs.umich.edu        envp_array_size +
3054111Sgblack@eecs.umich.edu        argv_array_size +
3064111Sgblack@eecs.umich.edu        argc_size +
3074111Sgblack@eecs.umich.edu        window_save_size;
3084111Sgblack@eecs.umich.edu
3097741Sgblack@eecs.umich.edu    // There needs to be padding after the auxiliary vector data so that the
3107741Sgblack@eecs.umich.edu    // very bottom of the stack is aligned properly.
3115286Sgblack@eecs.umich.edu    int aligned_partial_size = roundUp(frame_size, align);
3125286Sgblack@eecs.umich.edu    int aux_padding = aligned_partial_size - frame_size;
3135286Sgblack@eecs.umich.edu
3145286Sgblack@eecs.umich.edu    int space_needed =
3155286Sgblack@eecs.umich.edu        info_block_size +
3165286Sgblack@eecs.umich.edu        aux_padding +
3175286Sgblack@eecs.umich.edu        frame_size;
3185286Sgblack@eecs.umich.edu
31911905SBrandon.Potter@amd.com    memState->setStackMin(memState->getStackBase() - space_needed);
32011905SBrandon.Potter@amd.com    memState->setStackMin(roundDown(memState->getStackMin(), align));
32111905SBrandon.Potter@amd.com    memState->setStackSize(memState->getStackBase() - memState->getStackMin());
3224111Sgblack@eecs.umich.edu
3235285Sgblack@eecs.umich.edu    // Allocate space for the stack
32411905SBrandon.Potter@amd.com    allocateMem(roundDown(memState->getStackMin(), pageSize),
32511905SBrandon.Potter@amd.com                roundUp(memState->getStackSize(), pageSize));
3264111Sgblack@eecs.umich.edu
3274111Sgblack@eecs.umich.edu    // map out initial stack contents
32811905SBrandon.Potter@amd.com    IntType sentry_base = memState->getStackBase() - sentry_size;
3295286Sgblack@eecs.umich.edu    IntType file_name_base = sentry_base - file_name_size;
3305286Sgblack@eecs.umich.edu    IntType env_data_base = file_name_base - env_data_size;
3315286Sgblack@eecs.umich.edu    IntType arg_data_base = env_data_base - arg_data_size;
3325286Sgblack@eecs.umich.edu    IntType auxv_array_base = arg_data_base -
3335286Sgblack@eecs.umich.edu        info_block_padding - aux_array_size - aux_padding;
3345286Sgblack@eecs.umich.edu    IntType envp_array_base = auxv_array_base - envp_array_size;
3355286Sgblack@eecs.umich.edu    IntType argv_array_base = envp_array_base - argv_array_size;
3365286Sgblack@eecs.umich.edu    IntType argc_base = argv_array_base - argc_size;
3375286Sgblack@eecs.umich.edu#if TRACING_ON
3385286Sgblack@eecs.umich.edu    IntType window_save_base = argc_base - window_save_size;
3395286Sgblack@eecs.umich.edu#endif
3404111Sgblack@eecs.umich.edu
3415941Sgblack@eecs.umich.edu    DPRINTF(Stack, "The addresses of items on the initial stack:\n");
3425941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - sentry NULL\n", sentry_base);
3435941Sgblack@eecs.umich.edu    DPRINTF(Stack, "filename = %s\n", filename);
3445941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - file name\n", file_name_base);
3455941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - env data\n", env_data_base);
3465941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - arg data\n", arg_data_base);
3475941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - auxv array\n", auxv_array_base);
3485941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - envp array\n", envp_array_base);
3495941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - argv array\n", argv_array_base);
3505941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - argc \n", argc_base);
3515941Sgblack@eecs.umich.edu    DPRINTF(Stack, "%#x - window save\n", window_save_base);
35211905SBrandon.Potter@amd.com    DPRINTF(Stack, "%#x - stack min\n", memState->getStackMin());
3534111Sgblack@eecs.umich.edu
35411905SBrandon.Potter@amd.com    assert(window_save_base == memState->getStackMin());
3555286Sgblack@eecs.umich.edu
3564111Sgblack@eecs.umich.edu    // write contents to stack
3574111Sgblack@eecs.umich.edu
3584111Sgblack@eecs.umich.edu    // figure out argc
3595285Sgblack@eecs.umich.edu    IntType argc = argv.size();
3605567Snate@binkert.org    IntType guestArgc = SparcISA::htog(argc);
3614111Sgblack@eecs.umich.edu
3627741Sgblack@eecs.umich.edu    // Write out the sentry void *
3635286Sgblack@eecs.umich.edu    uint64_t sentry_NULL = 0;
3648852Sandreas.hansson@arm.com    initVirtMem.writeBlob(sentry_base,
3655286Sgblack@eecs.umich.edu            (uint8_t*)&sentry_NULL, sentry_size);
3664111Sgblack@eecs.umich.edu
3677741Sgblack@eecs.umich.edu    // Write the file name
3688852Sandreas.hansson@arm.com    initVirtMem.writeString(file_name_base, filename.c_str());
3694111Sgblack@eecs.umich.edu
3707741Sgblack@eecs.umich.edu    // Copy the aux stuff
3717741Sgblack@eecs.umich.edu    for (int x = 0; x < auxv.size(); x++) {
3728852Sandreas.hansson@arm.com        initVirtMem.writeBlob(auxv_array_base + x * 2 * intSize,
3734111Sgblack@eecs.umich.edu                (uint8_t*)&(auxv[x].a_type), intSize);
3748852Sandreas.hansson@arm.com        initVirtMem.writeBlob(auxv_array_base + (x * 2 + 1) * intSize,
3754111Sgblack@eecs.umich.edu                (uint8_t*)&(auxv[x].a_val), intSize);
3764111Sgblack@eecs.umich.edu    }
3775285Sgblack@eecs.umich.edu
3787741Sgblack@eecs.umich.edu    // Write out the terminating zeroed auxilliary vector
3795285Sgblack@eecs.umich.edu    const IntType zero = 0;
3808852Sandreas.hansson@arm.com    initVirtMem.writeBlob(auxv_array_base + intSize * 2 * auxv.size(),
3815286Sgblack@eecs.umich.edu            (uint8_t*)&zero, intSize);
3828852Sandreas.hansson@arm.com    initVirtMem.writeBlob(auxv_array_base + intSize * (2 * auxv.size() + 1),
3835286Sgblack@eecs.umich.edu            (uint8_t*)&zero, intSize);
3844111Sgblack@eecs.umich.edu
3854117Sgblack@eecs.umich.edu    copyStringArray(envp, envp_array_base, env_data_base, initVirtMem);
3864117Sgblack@eecs.umich.edu    copyStringArray(argv, argv_array_base, arg_data_base, initVirtMem);
3874111Sgblack@eecs.umich.edu
3888852Sandreas.hansson@arm.com    initVirtMem.writeBlob(argc_base, (uint8_t*)&guestArgc, intSize);
3894111Sgblack@eecs.umich.edu
3907741Sgblack@eecs.umich.edu    // Set up space for the trap handlers into the processes address space.
3917741Sgblack@eecs.umich.edu    // Since the stack grows down and there is reserved address space abov
3927741Sgblack@eecs.umich.edu    // it, we can put stuff above it and stay out of the way.
39311905SBrandon.Potter@amd.com    fillStart = memState->getStackBase();
3945285Sgblack@eecs.umich.edu    spillStart = fillStart + sizeof(MachInst) * numFillInsts;
3954111Sgblack@eecs.umich.edu
3965713Shsul@eecs.umich.edu    ThreadContext *tc = system->getThreadContext(contextIds[0]);
3977741Sgblack@eecs.umich.edu    // Set up the thread context to start running the process
3987741Sgblack@eecs.umich.edu    // assert(NumArgumentRegs >= 2);
3997741Sgblack@eecs.umich.edu    // tc->setIntReg(ArgumentReg[0], argc);
4007741Sgblack@eecs.umich.edu    // tc->setIntReg(ArgumentReg[1], argv_array_base);
40111905SBrandon.Potter@amd.com    tc->setIntReg(StackPointerReg, memState->getStackMin() - StackBias);
4024111Sgblack@eecs.umich.edu
4035231Sgblack@eecs.umich.edu    // %g1 is a pointer to a function that should be run at exit. Since we
4045231Sgblack@eecs.umich.edu    // don't have anything like that, it should be set to 0.
4055713Shsul@eecs.umich.edu    tc->setIntReg(1, 0);
4065231Sgblack@eecs.umich.edu
40711389Sbrandon.potter@amd.com    tc->pcState(getStartPC());
4084111Sgblack@eecs.umich.edu
4097741Sgblack@eecs.umich.edu    // Align the "stack_min" to a page boundary.
41011905SBrandon.Potter@amd.com    memState->setStackMin(roundDown(memState->getStackMin(), pageSize));
4114111Sgblack@eecs.umich.edu}
4125128Sgblack@eecs.umich.edu
4135285Sgblack@eecs.umich.eduvoid
41411851Sbrandon.potter@amd.comSparc64Process::argsInit(int intSize, int pageSize)
4155285Sgblack@eecs.umich.edu{
41611851Sbrandon.potter@amd.com    SparcProcess::argsInit<uint64_t>(pageSize);
4175285Sgblack@eecs.umich.edu
4185285Sgblack@eecs.umich.edu    // Stuff the trap handlers into the process address space
4198852Sandreas.hansson@arm.com    initVirtMem.writeBlob(fillStart,
4205285Sgblack@eecs.umich.edu            (uint8_t*)fillHandler64, sizeof(MachInst) * numFillInsts);
4218852Sandreas.hansson@arm.com    initVirtMem.writeBlob(spillStart,
4225285Sgblack@eecs.umich.edu            (uint8_t*)spillHandler64, sizeof(MachInst) *  numSpillInsts);
4235285Sgblack@eecs.umich.edu}
4245285Sgblack@eecs.umich.edu
4255285Sgblack@eecs.umich.eduvoid
42611851Sbrandon.potter@amd.comSparc32Process::argsInit(int intSize, int pageSize)
4275285Sgblack@eecs.umich.edu{
42811851Sbrandon.potter@amd.com    SparcProcess::argsInit<uint32_t>(pageSize);
4295285Sgblack@eecs.umich.edu
4305285Sgblack@eecs.umich.edu    // Stuff the trap handlers into the process address space
4318852Sandreas.hansson@arm.com    initVirtMem.writeBlob(fillStart,
4325285Sgblack@eecs.umich.edu            (uint8_t*)fillHandler32, sizeof(MachInst) * numFillInsts);
4338852Sandreas.hansson@arm.com    initVirtMem.writeBlob(spillStart,
4345285Sgblack@eecs.umich.edu            (uint8_t*)spillHandler32, sizeof(MachInst) *  numSpillInsts);
4355285Sgblack@eecs.umich.edu}
4365285Sgblack@eecs.umich.edu
43711851Sbrandon.potter@amd.comvoid Sparc32Process::flushWindows(ThreadContext *tc)
4385128Sgblack@eecs.umich.edu{
4395128Sgblack@eecs.umich.edu    IntReg Cansave = tc->readIntReg(NumIntArchRegs + 3);
4405128Sgblack@eecs.umich.edu    IntReg Canrestore = tc->readIntReg(NumIntArchRegs + 4);
4415128Sgblack@eecs.umich.edu    IntReg Otherwin = tc->readIntReg(NumIntArchRegs + 6);
4425128Sgblack@eecs.umich.edu    MiscReg CWP = tc->readMiscReg(MISCREG_CWP);
4435128Sgblack@eecs.umich.edu    MiscReg origCWP = CWP;
4445128Sgblack@eecs.umich.edu    CWP = (CWP + Cansave + 2) % NWindows;
4457741Sgblack@eecs.umich.edu    while (NWindows - 2 - Cansave != 0) {
4465128Sgblack@eecs.umich.edu        if (Otherwin) {
4475128Sgblack@eecs.umich.edu            panic("Otherwin non-zero.\n");
4485128Sgblack@eecs.umich.edu        } else {
4495128Sgblack@eecs.umich.edu            tc->setMiscReg(MISCREG_CWP, CWP);
4507741Sgblack@eecs.umich.edu            // Do the stores
4515128Sgblack@eecs.umich.edu            IntReg sp = tc->readIntReg(StackPointerReg);
4525128Sgblack@eecs.umich.edu            for (int index = 16; index < 32; index++) {
4535287Sgblack@eecs.umich.edu                uint32_t regVal = tc->readIntReg(index);
4545128Sgblack@eecs.umich.edu                regVal = htog(regVal);
4558852Sandreas.hansson@arm.com                if (!tc->getMemProxy().tryWriteBlob(
4565128Sgblack@eecs.umich.edu                        sp + (index - 16) * 4, (uint8_t *)&regVal, 4)) {
4575128Sgblack@eecs.umich.edu                    warn("Failed to save register to the stack when "
4585128Sgblack@eecs.umich.edu                            "flushing windows.\n");
4595128Sgblack@eecs.umich.edu                }
4605128Sgblack@eecs.umich.edu            }
4615128Sgblack@eecs.umich.edu            Canrestore--;
4625128Sgblack@eecs.umich.edu            Cansave++;
4635128Sgblack@eecs.umich.edu            CWP = (CWP + 1) % NWindows;
4645128Sgblack@eecs.umich.edu        }
4655128Sgblack@eecs.umich.edu    }
4665128Sgblack@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 3, Cansave);
4675128Sgblack@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 4, Canrestore);
4685128Sgblack@eecs.umich.edu    tc->setMiscReg(MISCREG_CWP, origCWP);
4695128Sgblack@eecs.umich.edu}
4705128Sgblack@eecs.umich.edu
4717741Sgblack@eecs.umich.eduvoid
47211851Sbrandon.potter@amd.comSparc64Process::flushWindows(ThreadContext *tc)
4735128Sgblack@eecs.umich.edu{
4745128Sgblack@eecs.umich.edu    IntReg Cansave = tc->readIntReg(NumIntArchRegs + 3);
4755128Sgblack@eecs.umich.edu    IntReg Canrestore = tc->readIntReg(NumIntArchRegs + 4);
4765128Sgblack@eecs.umich.edu    IntReg Otherwin = tc->readIntReg(NumIntArchRegs + 6);
4775128Sgblack@eecs.umich.edu    MiscReg CWP = tc->readMiscReg(MISCREG_CWP);
4785128Sgblack@eecs.umich.edu    MiscReg origCWP = CWP;
4795128Sgblack@eecs.umich.edu    CWP = (CWP + Cansave + 2) % NWindows;
4807741Sgblack@eecs.umich.edu    while (NWindows - 2 - Cansave != 0) {
4815128Sgblack@eecs.umich.edu        if (Otherwin) {
4825128Sgblack@eecs.umich.edu            panic("Otherwin non-zero.\n");
4835128Sgblack@eecs.umich.edu        } else {
4845128Sgblack@eecs.umich.edu            tc->setMiscReg(MISCREG_CWP, CWP);
4857741Sgblack@eecs.umich.edu            // Do the stores
4865128Sgblack@eecs.umich.edu            IntReg sp = tc->readIntReg(StackPointerReg);
4875128Sgblack@eecs.umich.edu            for (int index = 16; index < 32; index++) {
4885128Sgblack@eecs.umich.edu                IntReg regVal = tc->readIntReg(index);
4895128Sgblack@eecs.umich.edu                regVal = htog(regVal);
4908852Sandreas.hansson@arm.com                if (!tc->getMemProxy().tryWriteBlob(
4915128Sgblack@eecs.umich.edu                        sp + 2047 + (index - 16) * 8, (uint8_t *)&regVal, 8)) {
4925128Sgblack@eecs.umich.edu                    warn("Failed to save register to the stack when "
4935128Sgblack@eecs.umich.edu                            "flushing windows.\n");
4945128Sgblack@eecs.umich.edu                }
4955128Sgblack@eecs.umich.edu            }
4965128Sgblack@eecs.umich.edu            Canrestore--;
4975128Sgblack@eecs.umich.edu            Cansave++;
4985128Sgblack@eecs.umich.edu            CWP = (CWP + 1) % NWindows;
4995128Sgblack@eecs.umich.edu        }
5005128Sgblack@eecs.umich.edu    }
5015128Sgblack@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 3, Cansave);
5025128Sgblack@eecs.umich.edu    tc->setIntReg(NumIntArchRegs + 4, Canrestore);
5035128Sgblack@eecs.umich.edu    tc->setMiscReg(MISCREG_CWP, origCWP);
5045128Sgblack@eecs.umich.edu}
5055958Sgblack@eecs.umich.edu
5065958Sgblack@eecs.umich.eduIntReg
50711851Sbrandon.potter@amd.comSparc32Process::getSyscallArg(ThreadContext *tc, int &i)
5085958Sgblack@eecs.umich.edu{
5095958Sgblack@eecs.umich.edu    assert(i < 6);
5106701Sgblack@eecs.umich.edu    return bits(tc->readIntReg(FirstArgumentReg + i++), 31, 0);
5115958Sgblack@eecs.umich.edu}
5125958Sgblack@eecs.umich.edu
5135958Sgblack@eecs.umich.eduvoid
51411851Sbrandon.potter@amd.comSparc32Process::setSyscallArg(ThreadContext *tc, int i, IntReg val)
5155958Sgblack@eecs.umich.edu{
5165958Sgblack@eecs.umich.edu    assert(i < 6);
5175958Sgblack@eecs.umich.edu    tc->setIntReg(FirstArgumentReg + i, bits(val, 31, 0));
5185958Sgblack@eecs.umich.edu}
5195958Sgblack@eecs.umich.edu
5205958Sgblack@eecs.umich.eduIntReg
52111851Sbrandon.potter@amd.comSparc64Process::getSyscallArg(ThreadContext *tc, int &i)
5225958Sgblack@eecs.umich.edu{
5235958Sgblack@eecs.umich.edu    assert(i < 6);
5246701Sgblack@eecs.umich.edu    return tc->readIntReg(FirstArgumentReg + i++);
5255958Sgblack@eecs.umich.edu}
5265958Sgblack@eecs.umich.edu
5275958Sgblack@eecs.umich.eduvoid
52811851Sbrandon.potter@amd.comSparc64Process::setSyscallArg(ThreadContext *tc, int i, IntReg val)
5295958Sgblack@eecs.umich.edu{
5305958Sgblack@eecs.umich.edu    assert(i < 6);
5315958Sgblack@eecs.umich.edu    tc->setIntReg(FirstArgumentReg + i, val);
5325958Sgblack@eecs.umich.edu}
5335958Sgblack@eecs.umich.edu
5345958Sgblack@eecs.umich.eduvoid
53511851Sbrandon.potter@amd.comSparcProcess::setSyscallReturn(ThreadContext *tc, SyscallReturn sysret)
5365958Sgblack@eecs.umich.edu{
5375958Sgblack@eecs.umich.edu    // check for error condition.  SPARC syscall convention is to
5385958Sgblack@eecs.umich.edu    // indicate success/failure in reg the carry bit of the ccr
5395958Sgblack@eecs.umich.edu    // and put the return value itself in the standard return value reg ().
5408829Sgblack@eecs.umich.edu    PSTATE pstate = tc->readMiscRegNoEffect(MISCREG_PSTATE);
54110223Ssteve.reinhardt@amd.com    if (sysret.successful()) {
5425958Sgblack@eecs.umich.edu        // no error, clear XCC.C
5435958Sgblack@eecs.umich.edu        tc->setIntReg(NumIntArchRegs + 2,
54410223Ssteve.reinhardt@amd.com                      tc->readIntReg(NumIntArchRegs + 2) & 0xEE);
54510223Ssteve.reinhardt@amd.com        IntReg val = sysret.returnValue();
5468829Sgblack@eecs.umich.edu        if (pstate.am)
5475958Sgblack@eecs.umich.edu            val = bits(val, 31, 0);
5485958Sgblack@eecs.umich.edu        tc->setIntReg(ReturnValueReg, val);
5495958Sgblack@eecs.umich.edu    } else {
5505958Sgblack@eecs.umich.edu        // got an error, set XCC.C
5515958Sgblack@eecs.umich.edu        tc->setIntReg(NumIntArchRegs + 2,
55210223Ssteve.reinhardt@amd.com                      tc->readIntReg(NumIntArchRegs + 2) | 0x11);
55310223Ssteve.reinhardt@amd.com        IntReg val = sysret.errnoValue();
5548829Sgblack@eecs.umich.edu        if (pstate.am)
5555958Sgblack@eecs.umich.edu            val = bits(val, 31, 0);
5565958Sgblack@eecs.umich.edu        tc->setIntReg(ReturnValueReg, val);
5575958Sgblack@eecs.umich.edu    }
5585958Sgblack@eecs.umich.edu}
559