isa_traits.hh revision 11723
12023SN/A/* 22023SN/A * Copyright (c) 2003-2005 The Regents of The University of Michigan 32023SN/A * All rights reserved. 42023SN/A * 52023SN/A * Redistribution and use in source and binary forms, with or without 62023SN/A * modification, are permitted provided that the following conditions are 72023SN/A * met: redistributions of source code must retain the above copyright 82023SN/A * notice, this list of conditions and the following disclaimer; 92023SN/A * redistributions in binary form must reproduce the above copyright 102023SN/A * notice, this list of conditions and the following disclaimer in the 112023SN/A * documentation and/or other materials provided with the distribution; 122023SN/A * neither the name of the copyright holders nor the names of its 132023SN/A * contributors may be used to endorse or promote products derived from 142023SN/A * this software without specific prior written permission. 152023SN/A * 162023SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 172023SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 182023SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 192023SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 202023SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 212023SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 222023SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 232023SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 242023SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 252023SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 262023SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 272665Ssaidi@eecs.umich.edu * 282972Sgblack@eecs.umich.edu * Authors: Gabe Black 293804Ssaidi@eecs.umich.edu * Ali Saidi 302023SN/A */ 312023SN/A 322023SN/A#ifndef __ARCH_SPARC_ISA_TRAITS_HH__ 332023SN/A#define __ARCH_SPARC_ISA_TRAITS_HH__ 342023SN/A 358229Snate@binkert.org#include "arch/sparc/sparc_traits.hh" 362972Sgblack@eecs.umich.edu#include "arch/sparc/types.hh" 376216Snate@binkert.org#include "base/types.hh" 388542Sgblack@eecs.umich.edu#include "cpu/static_inst_fwd.hh" 392023SN/A 402458SN/Anamespace BigEndianGuest {} 412023SN/A 422458SN/Anamespace SparcISA 432458SN/A{ 447741Sgblack@eecs.umich.edu// This makes sure the big endian versions of certain functions are used. 457741Sgblack@eecs.umich.eduusing namespace BigEndianGuest; 462972Sgblack@eecs.umich.edu 477741Sgblack@eecs.umich.edu// SPARC has a delay slot 487741Sgblack@eecs.umich.edu#define ISA_HAS_DELAY_SLOT 1 493093Sksewell@umich.edu 507741Sgblack@eecs.umich.edu// SPARC NOP (sethi %(hi(0), g0) 519057SAli.Saidi@ARM.comconst MachInst NoopMachInst = 0x01000000; 522972Sgblack@eecs.umich.edu 537741Sgblack@eecs.umich.edu// real address virtual mapping 547741Sgblack@eecs.umich.edu// sort of like alpha super page, but less frequently used 557741Sgblack@eecs.umich.educonst Addr SegKPMEnd = ULL(0xfffffffc00000000); 567741Sgblack@eecs.umich.educonst Addr SegKPMBase = ULL(0xfffffac000000000); 574070Ssaidi@eecs.umich.edu 5810318Sandreas.hansson@arm.comconst Addr PageShift = 13; 5910318Sandreas.hansson@arm.comconst Addr PageBytes = ULL(1) << PageShift; 602458SN/A 617741Sgblack@eecs.umich.eduStaticInstPtr decodeInst(ExtMachInst); 622458SN/A 637741Sgblack@eecs.umich.edu/////////// TLB Stuff //////////// 647741Sgblack@eecs.umich.educonst Addr StartVAddrHole = ULL(0x0000800000000000); 657741Sgblack@eecs.umich.educonst Addr EndVAddrHole = ULL(0xFFFF7FFFFFFFFFFF); 667741Sgblack@eecs.umich.educonst Addr VAddrAMask = ULL(0xFFFFFFFF); 677741Sgblack@eecs.umich.educonst Addr PAddrImplMask = ULL(0x000000FFFFFFFFFF); 687741Sgblack@eecs.umich.educonst Addr BytesInPageMask = ULL(0x1FFF); 693804Ssaidi@eecs.umich.edu 707741Sgblack@eecs.umich.eduenum InterruptTypes 717741Sgblack@eecs.umich.edu{ 727741Sgblack@eecs.umich.edu IT_TRAP_LEVEL_ZERO, 737741Sgblack@eecs.umich.edu IT_HINTP, 747741Sgblack@eecs.umich.edu IT_INT_VEC, 757741Sgblack@eecs.umich.edu IT_CPU_MONDO, 767741Sgblack@eecs.umich.edu IT_DEV_MONDO, 777741Sgblack@eecs.umich.edu IT_RES_ERROR, 787741Sgblack@eecs.umich.edu IT_SOFT_INT, 797741Sgblack@eecs.umich.edu NumInterruptTypes 807741Sgblack@eecs.umich.edu}; 814103Ssaidi@eecs.umich.edu 826974Stjones1@inf.ed.ac.uk// Memory accesses cannot be unaligned 836974Stjones1@inf.ed.ac.ukconst bool HasUnalignedMemAcc = false; 849329Sdam.sunwoo@arm.com 859329Sdam.sunwoo@arm.comconst bool CurThreadInfoImplemented = false; 869329Sdam.sunwoo@arm.comconst int CurThreadInfoReg = -1; 879329Sdam.sunwoo@arm.com 882458SN/A} 892458SN/A 902023SN/A#endif // __ARCH_SPARC_ISA_TRAITS_HH__ 91