isa.cc revision 6337
16313Sgblack@eecs.umich.edu/*
26313Sgblack@eecs.umich.edu * Copyright (c) 2009 The Regents of The University of Michigan
36313Sgblack@eecs.umich.edu * All rights reserved.
46313Sgblack@eecs.umich.edu *
56313Sgblack@eecs.umich.edu * Redistribution and use in source and binary forms, with or without
66313Sgblack@eecs.umich.edu * modification, are permitted provided that the following conditions are
76313Sgblack@eecs.umich.edu * met: redistributions of source code must retain the above copyright
86313Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer;
96313Sgblack@eecs.umich.edu * redistributions in binary form must reproduce the above copyright
106313Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the
116313Sgblack@eecs.umich.edu * documentation and/or other materials provided with the distribution;
126313Sgblack@eecs.umich.edu * neither the name of the copyright holders nor the names of its
136313Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from
146313Sgblack@eecs.umich.edu * this software without specific prior written permission.
156313Sgblack@eecs.umich.edu *
166313Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
176313Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
186313Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
196313Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
206313Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
216313Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
226313Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
236313Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
246313Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
256313Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
266313Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
276313Sgblack@eecs.umich.edu *
286313Sgblack@eecs.umich.edu * Authors: Gabe Black
296313Sgblack@eecs.umich.edu */
306313Sgblack@eecs.umich.edu
316335Sgblack@eecs.umich.edu#include "arch/sparc/asi.hh"
326313Sgblack@eecs.umich.edu#include "arch/sparc/isa.hh"
336335Sgblack@eecs.umich.edu#include "base/bitfield.hh"
346335Sgblack@eecs.umich.edu#include "base/trace.hh"
356335Sgblack@eecs.umich.edu#include "config/full_system.hh"
366335Sgblack@eecs.umich.edu#include "cpu/base.hh"
376313Sgblack@eecs.umich.edu#include "cpu/thread_context.hh"
386313Sgblack@eecs.umich.edu
396313Sgblack@eecs.umich.edunamespace SparcISA
406313Sgblack@eecs.umich.edu{
416313Sgblack@eecs.umich.edu
426335Sgblack@eecs.umich.eduenum RegMask
436335Sgblack@eecs.umich.edu{
446335Sgblack@eecs.umich.edu        PSTATE_MASK = (((1 << 4) - 1) << 1) | (((1 << 4) - 1) << 6) | (1 << 12)
456335Sgblack@eecs.umich.edu};
466335Sgblack@eecs.umich.edu
476313Sgblack@eecs.umich.eduvoid
486337Sgblack@eecs.umich.eduISA::reloadRegMap()
496337Sgblack@eecs.umich.edu{
506337Sgblack@eecs.umich.edu    installGlobals(gl, CurrentGlobalsOffset);
516337Sgblack@eecs.umich.edu    installWindow(cwp, CurrentWindowOffset);
526337Sgblack@eecs.umich.edu    // Microcode registers.
536337Sgblack@eecs.umich.edu    for (int i = 0; i < NumMicroIntRegs; i++)
546337Sgblack@eecs.umich.edu        intRegMap[MicroIntOffset + i] = i + TotalGlobals + NWindows * 16;
556337Sgblack@eecs.umich.edu    installGlobals(gl, NextGlobalsOffset);
566337Sgblack@eecs.umich.edu    installWindow(cwp - 1, NextWindowOffset);
576337Sgblack@eecs.umich.edu    installGlobals(gl, PreviousGlobalsOffset);
586337Sgblack@eecs.umich.edu    installWindow(cwp + 1, PreviousWindowOffset);
596337Sgblack@eecs.umich.edu}
606337Sgblack@eecs.umich.edu
616337Sgblack@eecs.umich.eduvoid
626337Sgblack@eecs.umich.eduISA::installWindow(int cwp, int offset)
636337Sgblack@eecs.umich.edu{
646337Sgblack@eecs.umich.edu    assert(offset >= 0 && offset + NumWindowedRegs <= NumIntRegs);
656337Sgblack@eecs.umich.edu    RegIndex *mapChunk = intRegMap + offset;
666337Sgblack@eecs.umich.edu    for (int i = 0; i < NumWindowedRegs; i++)
676337Sgblack@eecs.umich.edu        mapChunk[i] = TotalGlobals +
686337Sgblack@eecs.umich.edu            ((i - cwp * RegsPerWindow + TotalWindowed) % (TotalWindowed));
696337Sgblack@eecs.umich.edu}
706337Sgblack@eecs.umich.edu
716337Sgblack@eecs.umich.eduvoid
726337Sgblack@eecs.umich.eduISA::installGlobals(int gl, int offset)
736337Sgblack@eecs.umich.edu{
746337Sgblack@eecs.umich.edu    assert(offset >= 0 && offset + NumGlobalRegs <= NumIntRegs);
756337Sgblack@eecs.umich.edu    RegIndex *mapChunk = intRegMap + offset;
766337Sgblack@eecs.umich.edu    mapChunk[0] = 0;
776337Sgblack@eecs.umich.edu    for (int i = 1; i < NumGlobalRegs; i++)
786337Sgblack@eecs.umich.edu        mapChunk[i] = i + gl * NumGlobalRegs;
796337Sgblack@eecs.umich.edu}
806337Sgblack@eecs.umich.edu
816337Sgblack@eecs.umich.eduvoid
826313Sgblack@eecs.umich.eduISA::clear()
836313Sgblack@eecs.umich.edu{
846337Sgblack@eecs.umich.edu    cwp = 0;
856337Sgblack@eecs.umich.edu    gl = 0;
866337Sgblack@eecs.umich.edu    reloadRegMap();
876337Sgblack@eecs.umich.edu
886335Sgblack@eecs.umich.edu    //y = 0;
896335Sgblack@eecs.umich.edu    //ccr = 0;
906335Sgblack@eecs.umich.edu    asi = 0;
916335Sgblack@eecs.umich.edu    tick = ULL(1) << 63;
926335Sgblack@eecs.umich.edu    fprs = 0;
936335Sgblack@eecs.umich.edu    gsr = 0;
946335Sgblack@eecs.umich.edu    softint = 0;
956335Sgblack@eecs.umich.edu    tick_cmpr = 0;
966335Sgblack@eecs.umich.edu    stick = 0;
976335Sgblack@eecs.umich.edu    stick_cmpr = 0;
986335Sgblack@eecs.umich.edu    memset(tpc, 0, sizeof(tpc));
996335Sgblack@eecs.umich.edu    memset(tnpc, 0, sizeof(tnpc));
1006335Sgblack@eecs.umich.edu    memset(tstate, 0, sizeof(tstate));
1016335Sgblack@eecs.umich.edu    memset(tt, 0, sizeof(tt));
1026335Sgblack@eecs.umich.edu    pstate = 0;
1036335Sgblack@eecs.umich.edu    tl = 0;
1046335Sgblack@eecs.umich.edu    pil = 0;
1056335Sgblack@eecs.umich.edu    //cansave = 0;
1066335Sgblack@eecs.umich.edu    //canrestore = 0;
1076335Sgblack@eecs.umich.edu    //cleanwin = 0;
1086335Sgblack@eecs.umich.edu    //otherwin = 0;
1096335Sgblack@eecs.umich.edu    //wstate = 0;
1106335Sgblack@eecs.umich.edu    //In a T1, bit 11 is apparently always 1
1116335Sgblack@eecs.umich.edu    hpstate = (1 << 11);
1126335Sgblack@eecs.umich.edu    memset(htstate, 0, sizeof(htstate));
1136335Sgblack@eecs.umich.edu    hintp = 0;
1146335Sgblack@eecs.umich.edu    htba = 0;
1156335Sgblack@eecs.umich.edu    hstick_cmpr = 0;
1166335Sgblack@eecs.umich.edu    //This is set this way in Legion for some reason
1176335Sgblack@eecs.umich.edu    strandStatusReg = 0x50000;
1186335Sgblack@eecs.umich.edu    fsr = 0;
1196335Sgblack@eecs.umich.edu
1206335Sgblack@eecs.umich.edu    priContext = 0;
1216335Sgblack@eecs.umich.edu    secContext = 0;
1226335Sgblack@eecs.umich.edu    partId = 0;
1236335Sgblack@eecs.umich.edu    lsuCtrlReg = 0;
1246335Sgblack@eecs.umich.edu
1256335Sgblack@eecs.umich.edu    memset(scratchPad, 0, sizeof(scratchPad));
1266335Sgblack@eecs.umich.edu#if FULL_SYSTEM
1276335Sgblack@eecs.umich.edu    tickCompare = NULL;
1286335Sgblack@eecs.umich.edu    sTickCompare = NULL;
1296335Sgblack@eecs.umich.edu    hSTickCompare = NULL;
1306335Sgblack@eecs.umich.edu#endif
1316313Sgblack@eecs.umich.edu}
1326313Sgblack@eecs.umich.edu
1336313Sgblack@eecs.umich.eduMiscReg
1346313Sgblack@eecs.umich.eduISA::readMiscRegNoEffect(int miscReg)
1356313Sgblack@eecs.umich.edu{
1366335Sgblack@eecs.umich.edu
1376335Sgblack@eecs.umich.edu  // The three miscRegs are moved up from the switch statement
1386335Sgblack@eecs.umich.edu  // due to more frequent calls.
1396335Sgblack@eecs.umich.edu
1406335Sgblack@eecs.umich.edu  if (miscReg == MISCREG_GL)
1416335Sgblack@eecs.umich.edu    return gl;
1426335Sgblack@eecs.umich.edu  if (miscReg == MISCREG_CWP)
1436335Sgblack@eecs.umich.edu    return cwp;
1446335Sgblack@eecs.umich.edu  if (miscReg == MISCREG_TLB_DATA) {
1456335Sgblack@eecs.umich.edu    /* Package up all the data for the tlb:
1466335Sgblack@eecs.umich.edu     * 6666555555555544444444443333333333222222222211111111110000000000
1476335Sgblack@eecs.umich.edu     * 3210987654321098765432109876543210987654321098765432109876543210
1486335Sgblack@eecs.umich.edu     *   secContext   | priContext    |             |tl|partid|  |||||^hpriv
1496335Sgblack@eecs.umich.edu     *                                                           ||||^red
1506335Sgblack@eecs.umich.edu     *                                                           |||^priv
1516335Sgblack@eecs.umich.edu     *                                                           ||^am
1526335Sgblack@eecs.umich.edu     *                                                           |^lsuim
1536335Sgblack@eecs.umich.edu     *                                                           ^lsudm
1546335Sgblack@eecs.umich.edu     */
1556335Sgblack@eecs.umich.edu    return bits((uint64_t)hpstate,2,2) |
1566335Sgblack@eecs.umich.edu           bits((uint64_t)hpstate,5,5) << 1 |
1576335Sgblack@eecs.umich.edu           bits((uint64_t)pstate,3,2) << 2 |
1586335Sgblack@eecs.umich.edu           bits((uint64_t)lsuCtrlReg,3,2) << 4 |
1596335Sgblack@eecs.umich.edu           bits((uint64_t)partId,7,0) << 8 |
1606335Sgblack@eecs.umich.edu           bits((uint64_t)tl,2,0) << 16 |
1616335Sgblack@eecs.umich.edu                (uint64_t)priContext << 32 |
1626335Sgblack@eecs.umich.edu                (uint64_t)secContext << 48;
1636335Sgblack@eecs.umich.edu  }
1646335Sgblack@eecs.umich.edu
1656335Sgblack@eecs.umich.edu    switch (miscReg) {
1666335Sgblack@eecs.umich.edu      //case MISCREG_TLB_DATA:
1676335Sgblack@eecs.umich.edu      //  [original contents see above]
1686335Sgblack@eecs.umich.edu      //case MISCREG_Y:
1696335Sgblack@eecs.umich.edu      //  return y;
1706335Sgblack@eecs.umich.edu      //case MISCREG_CCR:
1716335Sgblack@eecs.umich.edu      //  return ccr;
1726335Sgblack@eecs.umich.edu      case MISCREG_ASI:
1736335Sgblack@eecs.umich.edu        return asi;
1746335Sgblack@eecs.umich.edu      case MISCREG_FPRS:
1756335Sgblack@eecs.umich.edu        return fprs;
1766335Sgblack@eecs.umich.edu      case MISCREG_TICK:
1776335Sgblack@eecs.umich.edu        return tick;
1786335Sgblack@eecs.umich.edu      case MISCREG_PCR:
1796335Sgblack@eecs.umich.edu        panic("PCR not implemented\n");
1806335Sgblack@eecs.umich.edu      case MISCREG_PIC:
1816335Sgblack@eecs.umich.edu        panic("PIC not implemented\n");
1826335Sgblack@eecs.umich.edu      case MISCREG_GSR:
1836335Sgblack@eecs.umich.edu        return gsr;
1846335Sgblack@eecs.umich.edu      case MISCREG_SOFTINT:
1856335Sgblack@eecs.umich.edu        return softint;
1866335Sgblack@eecs.umich.edu      case MISCREG_TICK_CMPR:
1876335Sgblack@eecs.umich.edu        return tick_cmpr;
1886335Sgblack@eecs.umich.edu      case MISCREG_STICK:
1896335Sgblack@eecs.umich.edu        return stick;
1906335Sgblack@eecs.umich.edu      case MISCREG_STICK_CMPR:
1916335Sgblack@eecs.umich.edu        return stick_cmpr;
1926335Sgblack@eecs.umich.edu
1936335Sgblack@eecs.umich.edu        /** Privilged Registers */
1946335Sgblack@eecs.umich.edu      case MISCREG_TPC:
1956335Sgblack@eecs.umich.edu        return tpc[tl-1];
1966335Sgblack@eecs.umich.edu      case MISCREG_TNPC:
1976335Sgblack@eecs.umich.edu        return tnpc[tl-1];
1986335Sgblack@eecs.umich.edu      case MISCREG_TSTATE:
1996335Sgblack@eecs.umich.edu        return tstate[tl-1];
2006335Sgblack@eecs.umich.edu      case MISCREG_TT:
2016335Sgblack@eecs.umich.edu        return tt[tl-1];
2026335Sgblack@eecs.umich.edu      case MISCREG_PRIVTICK:
2036335Sgblack@eecs.umich.edu        panic("Priviliged access to tick registers not implemented\n");
2046335Sgblack@eecs.umich.edu      case MISCREG_TBA:
2056335Sgblack@eecs.umich.edu        return tba;
2066335Sgblack@eecs.umich.edu      case MISCREG_PSTATE:
2076335Sgblack@eecs.umich.edu        return pstate;
2086335Sgblack@eecs.umich.edu      case MISCREG_TL:
2096335Sgblack@eecs.umich.edu        return tl;
2106335Sgblack@eecs.umich.edu      case MISCREG_PIL:
2116335Sgblack@eecs.umich.edu        return pil;
2126335Sgblack@eecs.umich.edu      //CWP, GL moved
2136335Sgblack@eecs.umich.edu      //case MISCREG_CWP:
2146335Sgblack@eecs.umich.edu      //  return cwp;
2156335Sgblack@eecs.umich.edu      //case MISCREG_CANSAVE:
2166335Sgblack@eecs.umich.edu      //  return cansave;
2176335Sgblack@eecs.umich.edu      //case MISCREG_CANRESTORE:
2186335Sgblack@eecs.umich.edu      //  return canrestore;
2196335Sgblack@eecs.umich.edu      //case MISCREG_CLEANWIN:
2206335Sgblack@eecs.umich.edu      //  return cleanwin;
2216335Sgblack@eecs.umich.edu      //case MISCREG_OTHERWIN:
2226335Sgblack@eecs.umich.edu      //  return otherwin;
2236335Sgblack@eecs.umich.edu      //case MISCREG_WSTATE:
2246335Sgblack@eecs.umich.edu      //  return wstate;
2256335Sgblack@eecs.umich.edu      //case MISCREG_GL:
2266335Sgblack@eecs.umich.edu      //  return gl;
2276335Sgblack@eecs.umich.edu
2286335Sgblack@eecs.umich.edu        /** Hyper privileged registers */
2296335Sgblack@eecs.umich.edu      case MISCREG_HPSTATE:
2306335Sgblack@eecs.umich.edu        return hpstate;
2316335Sgblack@eecs.umich.edu      case MISCREG_HTSTATE:
2326335Sgblack@eecs.umich.edu        return htstate[tl-1];
2336335Sgblack@eecs.umich.edu      case MISCREG_HINTP:
2346335Sgblack@eecs.umich.edu        return hintp;
2356335Sgblack@eecs.umich.edu      case MISCREG_HTBA:
2366335Sgblack@eecs.umich.edu        return htba;
2376335Sgblack@eecs.umich.edu      case MISCREG_STRAND_STS_REG:
2386335Sgblack@eecs.umich.edu        return strandStatusReg;
2396335Sgblack@eecs.umich.edu      case MISCREG_HSTICK_CMPR:
2406335Sgblack@eecs.umich.edu        return hstick_cmpr;
2416335Sgblack@eecs.umich.edu
2426335Sgblack@eecs.umich.edu        /** Floating Point Status Register */
2436335Sgblack@eecs.umich.edu      case MISCREG_FSR:
2446335Sgblack@eecs.umich.edu        DPRINTF(MiscRegs, "FSR read as: %#x\n", fsr);
2456335Sgblack@eecs.umich.edu        return fsr;
2466335Sgblack@eecs.umich.edu
2476335Sgblack@eecs.umich.edu      case MISCREG_MMU_P_CONTEXT:
2486335Sgblack@eecs.umich.edu        return priContext;
2496335Sgblack@eecs.umich.edu      case MISCREG_MMU_S_CONTEXT:
2506335Sgblack@eecs.umich.edu        return secContext;
2516335Sgblack@eecs.umich.edu      case MISCREG_MMU_PART_ID:
2526335Sgblack@eecs.umich.edu        return partId;
2536335Sgblack@eecs.umich.edu      case MISCREG_MMU_LSU_CTRL:
2546335Sgblack@eecs.umich.edu        return lsuCtrlReg;
2556335Sgblack@eecs.umich.edu
2566335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R0:
2576335Sgblack@eecs.umich.edu        return scratchPad[0];
2586335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R1:
2596335Sgblack@eecs.umich.edu        return scratchPad[1];
2606335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R2:
2616335Sgblack@eecs.umich.edu        return scratchPad[2];
2626335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R3:
2636335Sgblack@eecs.umich.edu        return scratchPad[3];
2646335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R4:
2656335Sgblack@eecs.umich.edu        return scratchPad[4];
2666335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R5:
2676335Sgblack@eecs.umich.edu        return scratchPad[5];
2686335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R6:
2696335Sgblack@eecs.umich.edu        return scratchPad[6];
2706335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R7:
2716335Sgblack@eecs.umich.edu        return scratchPad[7];
2726335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_CPU_MONDO_HEAD:
2736335Sgblack@eecs.umich.edu        return cpu_mondo_head;
2746335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_CPU_MONDO_TAIL:
2756335Sgblack@eecs.umich.edu        return cpu_mondo_tail;
2766335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_DEV_MONDO_HEAD:
2776335Sgblack@eecs.umich.edu        return dev_mondo_head;
2786335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_DEV_MONDO_TAIL:
2796335Sgblack@eecs.umich.edu        return dev_mondo_tail;
2806335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_RES_ERROR_HEAD:
2816335Sgblack@eecs.umich.edu        return res_error_head;
2826335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_RES_ERROR_TAIL:
2836335Sgblack@eecs.umich.edu        return res_error_tail;
2846335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_NRES_ERROR_HEAD:
2856335Sgblack@eecs.umich.edu        return nres_error_head;
2866335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_NRES_ERROR_TAIL:
2876335Sgblack@eecs.umich.edu        return nres_error_tail;
2886335Sgblack@eecs.umich.edu      default:
2896335Sgblack@eecs.umich.edu        panic("Miscellaneous register %d not implemented\n", miscReg);
2906335Sgblack@eecs.umich.edu    }
2916313Sgblack@eecs.umich.edu}
2926313Sgblack@eecs.umich.edu
2936313Sgblack@eecs.umich.eduMiscReg
2946335Sgblack@eecs.umich.eduISA::readMiscReg(int miscReg, ThreadContext * tc)
2956313Sgblack@eecs.umich.edu{
2966335Sgblack@eecs.umich.edu    switch (miscReg) {
2976335Sgblack@eecs.umich.edu        // tick and stick are aliased to each other in niagra
2986335Sgblack@eecs.umich.edu        // well store the tick data in stick and the interrupt bit in tick
2996335Sgblack@eecs.umich.edu      case MISCREG_STICK:
3006335Sgblack@eecs.umich.edu      case MISCREG_TICK:
3016335Sgblack@eecs.umich.edu      case MISCREG_PRIVTICK:
3026335Sgblack@eecs.umich.edu        // I'm not sure why legion ignores the lowest two bits, but we'll go
3036335Sgblack@eecs.umich.edu        // with it
3046335Sgblack@eecs.umich.edu        // change from curCycle() to instCount() until we're done with legion
3056335Sgblack@eecs.umich.edu        DPRINTF(Timer, "Instruction Count when TICK read: %#X stick=%#X\n",
3066335Sgblack@eecs.umich.edu                tc->getCpuPtr()->instCount(), stick);
3076335Sgblack@eecs.umich.edu        return mbits(tc->getCpuPtr()->instCount() + (int64_t)stick,62,2) |
3086335Sgblack@eecs.umich.edu               mbits(tick,63,63);
3096335Sgblack@eecs.umich.edu      case MISCREG_FPRS:
3106335Sgblack@eecs.umich.edu        // in legion if fp is enabled du and dl are set
3116335Sgblack@eecs.umich.edu        return fprs | 0x3;
3126335Sgblack@eecs.umich.edu      case MISCREG_PCR:
3136335Sgblack@eecs.umich.edu      case MISCREG_PIC:
3146335Sgblack@eecs.umich.edu        panic("Performance Instrumentation not impl\n");
3156335Sgblack@eecs.umich.edu      case MISCREG_SOFTINT_CLR:
3166335Sgblack@eecs.umich.edu      case MISCREG_SOFTINT_SET:
3176335Sgblack@eecs.umich.edu        panic("Can read from softint clr/set\n");
3186335Sgblack@eecs.umich.edu      case MISCREG_SOFTINT:
3196335Sgblack@eecs.umich.edu      case MISCREG_TICK_CMPR:
3206335Sgblack@eecs.umich.edu      case MISCREG_STICK_CMPR:
3216335Sgblack@eecs.umich.edu      case MISCREG_HINTP:
3226335Sgblack@eecs.umich.edu      case MISCREG_HTSTATE:
3236335Sgblack@eecs.umich.edu      case MISCREG_HTBA:
3246335Sgblack@eecs.umich.edu      case MISCREG_HVER:
3256335Sgblack@eecs.umich.edu      case MISCREG_STRAND_STS_REG:
3266335Sgblack@eecs.umich.edu      case MISCREG_HSTICK_CMPR:
3276335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_CPU_MONDO_HEAD:
3286335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_CPU_MONDO_TAIL:
3296335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_DEV_MONDO_HEAD:
3306335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_DEV_MONDO_TAIL:
3316335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_RES_ERROR_HEAD:
3326335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_RES_ERROR_TAIL:
3336335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_NRES_ERROR_HEAD:
3346335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_NRES_ERROR_TAIL:
3356335Sgblack@eecs.umich.edu#if FULL_SYSTEM
3366335Sgblack@eecs.umich.edu      case MISCREG_HPSTATE:
3376335Sgblack@eecs.umich.edu        return readFSReg(miscReg, tc);
3386335Sgblack@eecs.umich.edu#else
3396335Sgblack@eecs.umich.edu      case MISCREG_HPSTATE:
3406335Sgblack@eecs.umich.edu        //HPSTATE is special because because sometimes in privilege
3416335Sgblack@eecs.umich.edu        //checks for instructions it will read HPSTATE to make sure
3426335Sgblack@eecs.umich.edu        //the priv. level is ok So, we'll just have to tell it it
3436335Sgblack@eecs.umich.edu        //isn't, instead of panicing.
3446335Sgblack@eecs.umich.edu        return 0;
3456335Sgblack@eecs.umich.edu
3466335Sgblack@eecs.umich.edu      panic("Accessing Fullsystem register %d in SE mode\n", miscReg);
3476335Sgblack@eecs.umich.edu#endif
3486335Sgblack@eecs.umich.edu
3496335Sgblack@eecs.umich.edu    }
3506335Sgblack@eecs.umich.edu    return readMiscRegNoEffect(miscReg);
3516313Sgblack@eecs.umich.edu}
3526313Sgblack@eecs.umich.edu
3536313Sgblack@eecs.umich.eduvoid
3546335Sgblack@eecs.umich.eduISA::setMiscRegNoEffect(int miscReg, MiscReg val)
3556313Sgblack@eecs.umich.edu{
3566335Sgblack@eecs.umich.edu    switch (miscReg) {
3576335Sgblack@eecs.umich.edu//      case MISCREG_Y:
3586335Sgblack@eecs.umich.edu//        y = val;
3596335Sgblack@eecs.umich.edu//        break;
3606335Sgblack@eecs.umich.edu//      case MISCREG_CCR:
3616335Sgblack@eecs.umich.edu//        ccr = val;
3626335Sgblack@eecs.umich.edu//        break;
3636335Sgblack@eecs.umich.edu      case MISCREG_ASI:
3646335Sgblack@eecs.umich.edu        asi = val;
3656335Sgblack@eecs.umich.edu        break;
3666335Sgblack@eecs.umich.edu      case MISCREG_FPRS:
3676335Sgblack@eecs.umich.edu        fprs = val;
3686335Sgblack@eecs.umich.edu        break;
3696335Sgblack@eecs.umich.edu      case MISCREG_TICK:
3706335Sgblack@eecs.umich.edu        tick = val;
3716335Sgblack@eecs.umich.edu        break;
3726335Sgblack@eecs.umich.edu      case MISCREG_PCR:
3736335Sgblack@eecs.umich.edu        panic("PCR not implemented\n");
3746335Sgblack@eecs.umich.edu      case MISCREG_PIC:
3756335Sgblack@eecs.umich.edu        panic("PIC not implemented\n");
3766335Sgblack@eecs.umich.edu      case MISCREG_GSR:
3776335Sgblack@eecs.umich.edu        gsr = val;
3786335Sgblack@eecs.umich.edu        break;
3796335Sgblack@eecs.umich.edu      case MISCREG_SOFTINT:
3806335Sgblack@eecs.umich.edu        softint = val;
3816335Sgblack@eecs.umich.edu        break;
3826335Sgblack@eecs.umich.edu      case MISCREG_TICK_CMPR:
3836335Sgblack@eecs.umich.edu        tick_cmpr = val;
3846335Sgblack@eecs.umich.edu        break;
3856335Sgblack@eecs.umich.edu      case MISCREG_STICK:
3866335Sgblack@eecs.umich.edu        stick = val;
3876335Sgblack@eecs.umich.edu        break;
3886335Sgblack@eecs.umich.edu      case MISCREG_STICK_CMPR:
3896335Sgblack@eecs.umich.edu        stick_cmpr = val;
3906335Sgblack@eecs.umich.edu        break;
3916335Sgblack@eecs.umich.edu
3926335Sgblack@eecs.umich.edu        /** Privilged Registers */
3936335Sgblack@eecs.umich.edu      case MISCREG_TPC:
3946335Sgblack@eecs.umich.edu        tpc[tl-1] = val;
3956335Sgblack@eecs.umich.edu        break;
3966335Sgblack@eecs.umich.edu      case MISCREG_TNPC:
3976335Sgblack@eecs.umich.edu        tnpc[tl-1] = val;
3986335Sgblack@eecs.umich.edu        break;
3996335Sgblack@eecs.umich.edu      case MISCREG_TSTATE:
4006335Sgblack@eecs.umich.edu        tstate[tl-1] = val;
4016335Sgblack@eecs.umich.edu        break;
4026335Sgblack@eecs.umich.edu      case MISCREG_TT:
4036335Sgblack@eecs.umich.edu        tt[tl-1] = val;
4046335Sgblack@eecs.umich.edu        break;
4056335Sgblack@eecs.umich.edu      case MISCREG_PRIVTICK:
4066335Sgblack@eecs.umich.edu        panic("Priviliged access to tick regesiters not implemented\n");
4076335Sgblack@eecs.umich.edu      case MISCREG_TBA:
4086335Sgblack@eecs.umich.edu        // clear lower 7 bits on writes.
4096335Sgblack@eecs.umich.edu        tba = val & ULL(~0x7FFF);
4106335Sgblack@eecs.umich.edu        break;
4116335Sgblack@eecs.umich.edu      case MISCREG_PSTATE:
4126335Sgblack@eecs.umich.edu        pstate = (val & PSTATE_MASK);
4136335Sgblack@eecs.umich.edu        break;
4146335Sgblack@eecs.umich.edu      case MISCREG_TL:
4156335Sgblack@eecs.umich.edu        tl = val;
4166335Sgblack@eecs.umich.edu        break;
4176335Sgblack@eecs.umich.edu      case MISCREG_PIL:
4186335Sgblack@eecs.umich.edu        pil = val;
4196335Sgblack@eecs.umich.edu        break;
4206335Sgblack@eecs.umich.edu      case MISCREG_CWP:
4216335Sgblack@eecs.umich.edu        cwp = val;
4226335Sgblack@eecs.umich.edu        break;
4236335Sgblack@eecs.umich.edu//      case MISCREG_CANSAVE:
4246335Sgblack@eecs.umich.edu//        cansave = val;
4256335Sgblack@eecs.umich.edu//        break;
4266335Sgblack@eecs.umich.edu//      case MISCREG_CANRESTORE:
4276335Sgblack@eecs.umich.edu//        canrestore = val;
4286335Sgblack@eecs.umich.edu//        break;
4296335Sgblack@eecs.umich.edu//      case MISCREG_CLEANWIN:
4306335Sgblack@eecs.umich.edu//        cleanwin = val;
4316335Sgblack@eecs.umich.edu//        break;
4326335Sgblack@eecs.umich.edu//      case MISCREG_OTHERWIN:
4336335Sgblack@eecs.umich.edu//        otherwin = val;
4346335Sgblack@eecs.umich.edu//        break;
4356335Sgblack@eecs.umich.edu//      case MISCREG_WSTATE:
4366335Sgblack@eecs.umich.edu//        wstate = val;
4376335Sgblack@eecs.umich.edu//        break;
4386335Sgblack@eecs.umich.edu      case MISCREG_GL:
4396335Sgblack@eecs.umich.edu        gl = val;
4406335Sgblack@eecs.umich.edu        break;
4416335Sgblack@eecs.umich.edu
4426335Sgblack@eecs.umich.edu        /** Hyper privileged registers */
4436335Sgblack@eecs.umich.edu      case MISCREG_HPSTATE:
4446335Sgblack@eecs.umich.edu        hpstate = val;
4456335Sgblack@eecs.umich.edu        break;
4466335Sgblack@eecs.umich.edu      case MISCREG_HTSTATE:
4476335Sgblack@eecs.umich.edu        htstate[tl-1] = val;
4486335Sgblack@eecs.umich.edu        break;
4496335Sgblack@eecs.umich.edu      case MISCREG_HINTP:
4506335Sgblack@eecs.umich.edu        hintp = val;
4516335Sgblack@eecs.umich.edu      case MISCREG_HTBA:
4526335Sgblack@eecs.umich.edu        htba = val;
4536335Sgblack@eecs.umich.edu        break;
4546335Sgblack@eecs.umich.edu      case MISCREG_STRAND_STS_REG:
4556335Sgblack@eecs.umich.edu        strandStatusReg = val;
4566335Sgblack@eecs.umich.edu        break;
4576335Sgblack@eecs.umich.edu      case MISCREG_HSTICK_CMPR:
4586335Sgblack@eecs.umich.edu        hstick_cmpr = val;
4596335Sgblack@eecs.umich.edu        break;
4606335Sgblack@eecs.umich.edu
4616335Sgblack@eecs.umich.edu        /** Floating Point Status Register */
4626335Sgblack@eecs.umich.edu      case MISCREG_FSR:
4636335Sgblack@eecs.umich.edu        fsr = val;
4646335Sgblack@eecs.umich.edu        DPRINTF(MiscRegs, "FSR written with: %#x\n", fsr);
4656335Sgblack@eecs.umich.edu        break;
4666335Sgblack@eecs.umich.edu
4676335Sgblack@eecs.umich.edu      case MISCREG_MMU_P_CONTEXT:
4686335Sgblack@eecs.umich.edu        priContext = val;
4696335Sgblack@eecs.umich.edu        break;
4706335Sgblack@eecs.umich.edu      case MISCREG_MMU_S_CONTEXT:
4716335Sgblack@eecs.umich.edu        secContext = val;
4726335Sgblack@eecs.umich.edu        break;
4736335Sgblack@eecs.umich.edu      case MISCREG_MMU_PART_ID:
4746335Sgblack@eecs.umich.edu        partId = val;
4756335Sgblack@eecs.umich.edu        break;
4766335Sgblack@eecs.umich.edu      case MISCREG_MMU_LSU_CTRL:
4776335Sgblack@eecs.umich.edu        lsuCtrlReg = val;
4786335Sgblack@eecs.umich.edu        break;
4796335Sgblack@eecs.umich.edu
4806335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R0:
4816335Sgblack@eecs.umich.edu        scratchPad[0] = val;
4826335Sgblack@eecs.umich.edu        break;
4836335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R1:
4846335Sgblack@eecs.umich.edu        scratchPad[1] = val;
4856335Sgblack@eecs.umich.edu        break;
4866335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R2:
4876335Sgblack@eecs.umich.edu        scratchPad[2] = val;
4886335Sgblack@eecs.umich.edu        break;
4896335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R3:
4906335Sgblack@eecs.umich.edu        scratchPad[3] = val;
4916335Sgblack@eecs.umich.edu        break;
4926335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R4:
4936335Sgblack@eecs.umich.edu        scratchPad[4] = val;
4946335Sgblack@eecs.umich.edu        break;
4956335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R5:
4966335Sgblack@eecs.umich.edu        scratchPad[5] = val;
4976335Sgblack@eecs.umich.edu        break;
4986335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R6:
4996335Sgblack@eecs.umich.edu        scratchPad[6] = val;
5006335Sgblack@eecs.umich.edu        break;
5016335Sgblack@eecs.umich.edu      case MISCREG_SCRATCHPAD_R7:
5026335Sgblack@eecs.umich.edu        scratchPad[7] = val;
5036335Sgblack@eecs.umich.edu        break;
5046335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_CPU_MONDO_HEAD:
5056335Sgblack@eecs.umich.edu        cpu_mondo_head = val;
5066335Sgblack@eecs.umich.edu        break;
5076335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_CPU_MONDO_TAIL:
5086335Sgblack@eecs.umich.edu        cpu_mondo_tail = val;
5096335Sgblack@eecs.umich.edu        break;
5106335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_DEV_MONDO_HEAD:
5116335Sgblack@eecs.umich.edu        dev_mondo_head = val;
5126335Sgblack@eecs.umich.edu        break;
5136335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_DEV_MONDO_TAIL:
5146335Sgblack@eecs.umich.edu        dev_mondo_tail = val;
5156335Sgblack@eecs.umich.edu        break;
5166335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_RES_ERROR_HEAD:
5176335Sgblack@eecs.umich.edu        res_error_head = val;
5186335Sgblack@eecs.umich.edu        break;
5196335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_RES_ERROR_TAIL:
5206335Sgblack@eecs.umich.edu        res_error_tail = val;
5216335Sgblack@eecs.umich.edu        break;
5226335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_NRES_ERROR_HEAD:
5236335Sgblack@eecs.umich.edu        nres_error_head = val;
5246335Sgblack@eecs.umich.edu        break;
5256335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_NRES_ERROR_TAIL:
5266335Sgblack@eecs.umich.edu        nres_error_tail = val;
5276335Sgblack@eecs.umich.edu        break;
5286335Sgblack@eecs.umich.edu      default:
5296335Sgblack@eecs.umich.edu        panic("Miscellaneous register %d not implemented\n", miscReg);
5306335Sgblack@eecs.umich.edu    }
5316313Sgblack@eecs.umich.edu}
5326313Sgblack@eecs.umich.edu
5336313Sgblack@eecs.umich.eduvoid
5346335Sgblack@eecs.umich.eduISA::setMiscReg(int miscReg, MiscReg val, ThreadContext * tc)
5356313Sgblack@eecs.umich.edu{
5366335Sgblack@eecs.umich.edu    MiscReg new_val = val;
5376335Sgblack@eecs.umich.edu
5386335Sgblack@eecs.umich.edu    switch (miscReg) {
5396335Sgblack@eecs.umich.edu      case MISCREG_STICK:
5406335Sgblack@eecs.umich.edu      case MISCREG_TICK:
5416335Sgblack@eecs.umich.edu        // stick and tick are same thing on niagra
5426335Sgblack@eecs.umich.edu        // use stick for offset and tick for holding intrrupt bit
5436335Sgblack@eecs.umich.edu        stick = mbits(val,62,0) - tc->getCpuPtr()->instCount();
5446335Sgblack@eecs.umich.edu        tick = mbits(val,63,63);
5456335Sgblack@eecs.umich.edu        DPRINTF(Timer, "Writing TICK=%#X\n", val);
5466335Sgblack@eecs.umich.edu        break;
5476335Sgblack@eecs.umich.edu      case MISCREG_FPRS:
5486335Sgblack@eecs.umich.edu        //Configure the fpu based on the fprs
5496335Sgblack@eecs.umich.edu        break;
5506335Sgblack@eecs.umich.edu      case MISCREG_PCR:
5516335Sgblack@eecs.umich.edu        //Set up performance counting based on pcr value
5526335Sgblack@eecs.umich.edu        break;
5536335Sgblack@eecs.umich.edu      case MISCREG_PSTATE:
5546335Sgblack@eecs.umich.edu        pstate = val & PSTATE_MASK;
5556335Sgblack@eecs.umich.edu        return;
5566335Sgblack@eecs.umich.edu      case MISCREG_TL:
5576335Sgblack@eecs.umich.edu        tl = val;
5586335Sgblack@eecs.umich.edu#if FULL_SYSTEM
5596335Sgblack@eecs.umich.edu        if (hpstate & HPSTATE::tlz && tl == 0 && !(hpstate & HPSTATE::hpriv))
5606335Sgblack@eecs.umich.edu            tc->getCpuPtr()->postInterrupt(IT_TRAP_LEVEL_ZERO, 0);
5616335Sgblack@eecs.umich.edu        else
5626335Sgblack@eecs.umich.edu            tc->getCpuPtr()->clearInterrupt(IT_TRAP_LEVEL_ZERO, 0);
5636335Sgblack@eecs.umich.edu#endif
5646335Sgblack@eecs.umich.edu        return;
5656335Sgblack@eecs.umich.edu      case MISCREG_CWP:
5666335Sgblack@eecs.umich.edu        new_val = val >= NWindows ? NWindows - 1 : val;
5676335Sgblack@eecs.umich.edu        if (val >= NWindows)
5686335Sgblack@eecs.umich.edu            new_val = NWindows - 1;
5696337Sgblack@eecs.umich.edu
5706337Sgblack@eecs.umich.edu        installWindow(new_val, CurrentWindowOffset);
5716337Sgblack@eecs.umich.edu        installWindow(new_val - 1, NextWindowOffset);
5726337Sgblack@eecs.umich.edu        installWindow(new_val + 1, PreviousWindowOffset);
5736335Sgblack@eecs.umich.edu        break;
5746335Sgblack@eecs.umich.edu      case MISCREG_GL:
5756337Sgblack@eecs.umich.edu        installGlobals(val, CurrentGlobalsOffset);
5766337Sgblack@eecs.umich.edu        installGlobals(val, NextGlobalsOffset);
5776337Sgblack@eecs.umich.edu        installGlobals(val, PreviousGlobalsOffset);
5786335Sgblack@eecs.umich.edu        break;
5796335Sgblack@eecs.umich.edu      case MISCREG_PIL:
5806335Sgblack@eecs.umich.edu      case MISCREG_SOFTINT:
5816335Sgblack@eecs.umich.edu      case MISCREG_SOFTINT_SET:
5826335Sgblack@eecs.umich.edu      case MISCREG_SOFTINT_CLR:
5836335Sgblack@eecs.umich.edu      case MISCREG_TICK_CMPR:
5846335Sgblack@eecs.umich.edu      case MISCREG_STICK_CMPR:
5856335Sgblack@eecs.umich.edu      case MISCREG_HINTP:
5866335Sgblack@eecs.umich.edu      case MISCREG_HTSTATE:
5876335Sgblack@eecs.umich.edu      case MISCREG_HTBA:
5886335Sgblack@eecs.umich.edu      case MISCREG_HVER:
5896335Sgblack@eecs.umich.edu      case MISCREG_STRAND_STS_REG:
5906335Sgblack@eecs.umich.edu      case MISCREG_HSTICK_CMPR:
5916335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_CPU_MONDO_HEAD:
5926335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_CPU_MONDO_TAIL:
5936335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_DEV_MONDO_HEAD:
5946335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_DEV_MONDO_TAIL:
5956335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_RES_ERROR_HEAD:
5966335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_RES_ERROR_TAIL:
5976335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_NRES_ERROR_HEAD:
5986335Sgblack@eecs.umich.edu      case MISCREG_QUEUE_NRES_ERROR_TAIL:
5996335Sgblack@eecs.umich.edu#if FULL_SYSTEM
6006335Sgblack@eecs.umich.edu      case MISCREG_HPSTATE:
6016335Sgblack@eecs.umich.edu        setFSReg(miscReg, val, tc);
6026335Sgblack@eecs.umich.edu        return;
6036335Sgblack@eecs.umich.edu#else
6046335Sgblack@eecs.umich.edu      case MISCREG_HPSTATE:
6056335Sgblack@eecs.umich.edu        //HPSTATE is special because normal trap processing saves HPSTATE when
6066335Sgblack@eecs.umich.edu        //it goes into a trap, and restores it when it returns.
6076335Sgblack@eecs.umich.edu        return;
6086335Sgblack@eecs.umich.edu      panic("Accessing Fullsystem register %d to %#x in SE mode\n",
6096335Sgblack@eecs.umich.edu              miscReg, val);
6106335Sgblack@eecs.umich.edu#endif
6116335Sgblack@eecs.umich.edu    }
6126335Sgblack@eecs.umich.edu    setMiscRegNoEffect(miscReg, new_val);
6136335Sgblack@eecs.umich.edu}
6146335Sgblack@eecs.umich.edu
6156335Sgblack@eecs.umich.eduvoid
6166335Sgblack@eecs.umich.eduISA::serialize(EventManager *em, std::ostream &os)
6176335Sgblack@eecs.umich.edu{
6186335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(asi);
6196335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(tick);
6206335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(fprs);
6216335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(gsr);
6226335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(softint);
6236335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(tick_cmpr);
6246335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(stick);
6256335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(stick_cmpr);
6266335Sgblack@eecs.umich.edu    SERIALIZE_ARRAY(tpc,MaxTL);
6276335Sgblack@eecs.umich.edu    SERIALIZE_ARRAY(tnpc,MaxTL);
6286335Sgblack@eecs.umich.edu    SERIALIZE_ARRAY(tstate,MaxTL);
6296335Sgblack@eecs.umich.edu    SERIALIZE_ARRAY(tt,MaxTL);
6306335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(tba);
6316335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(pstate);
6326335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(tl);
6336335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(pil);
6346335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(cwp);
6356335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(gl);
6366335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(hpstate);
6376335Sgblack@eecs.umich.edu    SERIALIZE_ARRAY(htstate,MaxTL);
6386335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(hintp);
6396335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(htba);
6406335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(hstick_cmpr);
6416335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(strandStatusReg);
6426335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(fsr);
6436335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(priContext);
6446335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(secContext);
6456335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(partId);
6466335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(lsuCtrlReg);
6476335Sgblack@eecs.umich.edu    SERIALIZE_ARRAY(scratchPad,8);
6486335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(cpu_mondo_head);
6496335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(cpu_mondo_tail);
6506335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(dev_mondo_head);
6516335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(dev_mondo_tail);
6526335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(res_error_head);
6536335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(res_error_tail);
6546335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(nres_error_head);
6556335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(nres_error_tail);
6566335Sgblack@eecs.umich.edu#if FULL_SYSTEM
6576335Sgblack@eecs.umich.edu    Tick tick_cmp = 0, stick_cmp = 0, hstick_cmp = 0;
6586335Sgblack@eecs.umich.edu    ThreadContext *tc = NULL;
6596335Sgblack@eecs.umich.edu    BaseCPU *cpu = NULL;
6606335Sgblack@eecs.umich.edu    int tc_num = 0;
6616335Sgblack@eecs.umich.edu    bool tick_intr_sched = true;
6626335Sgblack@eecs.umich.edu
6636335Sgblack@eecs.umich.edu    if (tickCompare)
6646335Sgblack@eecs.umich.edu        tc = tickCompare->getTC();
6656335Sgblack@eecs.umich.edu    else if (sTickCompare)
6666335Sgblack@eecs.umich.edu        tc = sTickCompare->getTC();
6676335Sgblack@eecs.umich.edu    else if (hSTickCompare)
6686335Sgblack@eecs.umich.edu        tc = hSTickCompare->getTC();
6696335Sgblack@eecs.umich.edu    else
6706335Sgblack@eecs.umich.edu        tick_intr_sched = false;
6716335Sgblack@eecs.umich.edu
6726335Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(tick_intr_sched);
6736335Sgblack@eecs.umich.edu
6746335Sgblack@eecs.umich.edu    if (tc) {
6756335Sgblack@eecs.umich.edu        cpu = tc->getCpuPtr();
6766335Sgblack@eecs.umich.edu        tc_num = cpu->findContext(tc);
6776335Sgblack@eecs.umich.edu        if (tickCompare && tickCompare->scheduled())
6786335Sgblack@eecs.umich.edu            tick_cmp = tickCompare->when();
6796335Sgblack@eecs.umich.edu        if (sTickCompare && sTickCompare->scheduled())
6806335Sgblack@eecs.umich.edu            stick_cmp = sTickCompare->when();
6816335Sgblack@eecs.umich.edu        if (hSTickCompare && hSTickCompare->scheduled())
6826335Sgblack@eecs.umich.edu            hstick_cmp = hSTickCompare->when();
6836335Sgblack@eecs.umich.edu
6846335Sgblack@eecs.umich.edu        SERIALIZE_OBJPTR(cpu);
6856335Sgblack@eecs.umich.edu        SERIALIZE_SCALAR(tc_num);
6866335Sgblack@eecs.umich.edu        SERIALIZE_SCALAR(tick_cmp);
6876335Sgblack@eecs.umich.edu        SERIALIZE_SCALAR(stick_cmp);
6886335Sgblack@eecs.umich.edu        SERIALIZE_SCALAR(hstick_cmp);
6896335Sgblack@eecs.umich.edu    }
6906335Sgblack@eecs.umich.edu#endif
6916335Sgblack@eecs.umich.edu}
6926335Sgblack@eecs.umich.edu
6936335Sgblack@eecs.umich.eduvoid
6946335Sgblack@eecs.umich.eduISA::unserialize(EventManager *em, Checkpoint *cp, const std::string &section)
6956335Sgblack@eecs.umich.edu{
6966335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(asi);
6976335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(tick);
6986335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(fprs);
6996335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(gsr);
7006335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(softint);
7016335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(tick_cmpr);
7026335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(stick);
7036335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(stick_cmpr);
7046335Sgblack@eecs.umich.edu    UNSERIALIZE_ARRAY(tpc,MaxTL);
7056335Sgblack@eecs.umich.edu    UNSERIALIZE_ARRAY(tnpc,MaxTL);
7066335Sgblack@eecs.umich.edu    UNSERIALIZE_ARRAY(tstate,MaxTL);
7076335Sgblack@eecs.umich.edu    UNSERIALIZE_ARRAY(tt,MaxTL);
7086335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(tba);
7096335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(pstate);
7106335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(tl);
7116335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(pil);
7126335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(cwp);
7136335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(gl);
7146337Sgblack@eecs.umich.edu    reloadRegMap();
7156335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(hpstate);
7166335Sgblack@eecs.umich.edu    UNSERIALIZE_ARRAY(htstate,MaxTL);
7176335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(hintp);
7186335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(htba);
7196335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(hstick_cmpr);
7206335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(strandStatusReg);
7216335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(fsr);
7226335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(priContext);
7236335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(secContext);
7246335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(partId);
7256335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(lsuCtrlReg);
7266335Sgblack@eecs.umich.edu    UNSERIALIZE_ARRAY(scratchPad,8);
7276335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(cpu_mondo_head);
7286335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(cpu_mondo_tail);
7296335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(dev_mondo_head);
7306335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(dev_mondo_tail);
7316335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(res_error_head);
7326335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(res_error_tail);
7336335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(nres_error_head);
7346335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(nres_error_tail);
7356335Sgblack@eecs.umich.edu
7366335Sgblack@eecs.umich.edu#if FULL_SYSTEM
7376335Sgblack@eecs.umich.edu    Tick tick_cmp = 0, stick_cmp = 0, hstick_cmp = 0;
7386335Sgblack@eecs.umich.edu    ThreadContext *tc = NULL;
7396335Sgblack@eecs.umich.edu    BaseCPU *cpu = NULL;
7406335Sgblack@eecs.umich.edu    int tc_num;
7416335Sgblack@eecs.umich.edu    bool tick_intr_sched;
7426335Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(tick_intr_sched);
7436335Sgblack@eecs.umich.edu    if (tick_intr_sched) {
7446335Sgblack@eecs.umich.edu        UNSERIALIZE_OBJPTR(cpu);
7456335Sgblack@eecs.umich.edu        if (cpu) {
7466335Sgblack@eecs.umich.edu            UNSERIALIZE_SCALAR(tc_num);
7476335Sgblack@eecs.umich.edu            UNSERIALIZE_SCALAR(tick_cmp);
7486335Sgblack@eecs.umich.edu            UNSERIALIZE_SCALAR(stick_cmp);
7496335Sgblack@eecs.umich.edu            UNSERIALIZE_SCALAR(hstick_cmp);
7506335Sgblack@eecs.umich.edu            tc = cpu->getContext(tc_num);
7516335Sgblack@eecs.umich.edu
7526335Sgblack@eecs.umich.edu            if (tick_cmp) {
7536335Sgblack@eecs.umich.edu                tickCompare = new TickCompareEvent(this, tc);
7546335Sgblack@eecs.umich.edu                em->schedule(tickCompare, tick_cmp);
7556335Sgblack@eecs.umich.edu            }
7566335Sgblack@eecs.umich.edu            if (stick_cmp)  {
7576335Sgblack@eecs.umich.edu                sTickCompare = new STickCompareEvent(this, tc);
7586335Sgblack@eecs.umich.edu                em->schedule(sTickCompare, stick_cmp);
7596335Sgblack@eecs.umich.edu            }
7606335Sgblack@eecs.umich.edu            if (hstick_cmp)  {
7616335Sgblack@eecs.umich.edu                hSTickCompare = new HSTickCompareEvent(this, tc);
7626335Sgblack@eecs.umich.edu                em->schedule(hSTickCompare, hstick_cmp);
7636335Sgblack@eecs.umich.edu            }
7646335Sgblack@eecs.umich.edu        }
7656335Sgblack@eecs.umich.edu    }
7666335Sgblack@eecs.umich.edu
7676335Sgblack@eecs.umich.edu #endif
7686313Sgblack@eecs.umich.edu}
7696313Sgblack@eecs.umich.edu
7706313Sgblack@eecs.umich.edu}
771