utility.cc revision 7720:65d338a8dba4
112837Sgabeblack@google.com/* 212837Sgabeblack@google.com * Copyright (c) 2007 MIPS Technologies, Inc. 312837Sgabeblack@google.com * All rights reserved. 412837Sgabeblack@google.com * 512837Sgabeblack@google.com * Redistribution and use in source and binary forms, with or without 612837Sgabeblack@google.com * modification, are permitted provided that the following conditions are 712837Sgabeblack@google.com * met: redistributions of source code must retain the above copyright 812837Sgabeblack@google.com * notice, this list of conditions and the following disclaimer; 912837Sgabeblack@google.com * redistributions in binary form must reproduce the above copyright 1012837Sgabeblack@google.com * notice, this list of conditions and the following disclaimer in the 1112837Sgabeblack@google.com * documentation and/or other materials provided with the distribution; 1212837Sgabeblack@google.com * neither the name of the copyright holders nor the names of its 1312837Sgabeblack@google.com * contributors may be used to endorse or promote products derived from 1412837Sgabeblack@google.com * this software without specific prior written permission. 1512837Sgabeblack@google.com * 1612837Sgabeblack@google.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 1712837Sgabeblack@google.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 1812837Sgabeblack@google.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 1912837Sgabeblack@google.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 2012837Sgabeblack@google.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 2112837Sgabeblack@google.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 2212837Sgabeblack@google.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 2312837Sgabeblack@google.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 2412837Sgabeblack@google.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 2512837Sgabeblack@google.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 2612837Sgabeblack@google.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 2712837Sgabeblack@google.com * 2812837Sgabeblack@google.com * Authors: Korey Sewell 2912837Sgabeblack@google.com */ 3012837Sgabeblack@google.com 3112837Sgabeblack@google.com#include <cmath> 3212837Sgabeblack@google.com 3312952Sgabeblack@google.com#include "arch/mips/isa_traits.hh" 3412952Sgabeblack@google.com#include "arch/mips/utility.hh" 3512952Sgabeblack@google.com#include "config/full_system.hh" 3612952Sgabeblack@google.com#include "cpu/thread_context.hh" 3712952Sgabeblack@google.com#include "cpu/static_inst.hh" 3812952Sgabeblack@google.com#include "sim/serialize.hh" 3912952Sgabeblack@google.com#include "base/bitfield.hh" 4013210Sgabeblack@google.com#include "base/misc.hh" 4113210Sgabeblack@google.com 4213210Sgabeblack@google.com#if FULL_SYSTEM 4313210Sgabeblack@google.com#include "arch/mips/registers.hh" 4413210Sgabeblack@google.com#include "arch/mips/vtophys.hh" 4513210Sgabeblack@google.com#include "mem/vport.hh" 4613210Sgabeblack@google.com#endif 4712837Sgabeblack@google.com 4812837Sgabeblack@google.com 4912837Sgabeblack@google.comusing namespace MipsISA; 5012837Sgabeblack@google.comusing namespace std; 5112837Sgabeblack@google.com 5212837Sgabeblack@google.comnamespace MipsISA { 5312952Sgabeblack@google.com 5412837Sgabeblack@google.comuint64_t 5512837Sgabeblack@google.comgetArgument(ThreadContext *tc, int &number, uint16_t size, bool fp) 5613210Sgabeblack@google.com{ 5713210Sgabeblack@google.com#if FULL_SYSTEM 5813210Sgabeblack@google.com if (number < 4) { 5913210Sgabeblack@google.com if (fp) 6013210Sgabeblack@google.com return tc->readFloatRegBits(FirstArgumentReg + number); 6113210Sgabeblack@google.com else 6213210Sgabeblack@google.com return tc->readIntReg(FirstArgumentReg + number); 6313210Sgabeblack@google.com } else { 6413210Sgabeblack@google.com Addr sp = tc->readIntReg(StackPointerReg); 6512837Sgabeblack@google.com VirtualPort *vp = tc->getVirtPort(); 6612837Sgabeblack@google.com uint64_t arg = vp->read<uint64_t>(sp + 6712837Sgabeblack@google.com (number - 4) * sizeof(uint64_t)); 6812837Sgabeblack@google.com return arg; 6912837Sgabeblack@google.com } 7012837Sgabeblack@google.com#else 7112837Sgabeblack@google.com panic("getArgument() is Full system only\n"); 7212952Sgabeblack@google.com M5_DUMMY_RETURN 7312952Sgabeblack@google.com#endif 7412952Sgabeblack@google.com} 7513210Sgabeblack@google.com 7613210Sgabeblack@google.comuint64_t 7713210Sgabeblack@google.comfpConvert(ConvertType cvt_type, double fp_val) 7813210Sgabeblack@google.com{ 7913210Sgabeblack@google.com 8013210Sgabeblack@google.com switch (cvt_type) 8113210Sgabeblack@google.com { 8213210Sgabeblack@google.com case SINGLE_TO_DOUBLE: 8313210Sgabeblack@google.com { 8413210Sgabeblack@google.com double sdouble_val = fp_val; 8513210Sgabeblack@google.com void *sdouble_ptr = &sdouble_val; 8612952Sgabeblack@google.com uint64_t sdp_bits = *(uint64_t *) sdouble_ptr; 8712952Sgabeblack@google.com return sdp_bits; 8812952Sgabeblack@google.com } 8912952Sgabeblack@google.com 9012952Sgabeblack@google.com case SINGLE_TO_WORD: 9112952Sgabeblack@google.com { 9212952Sgabeblack@google.com int32_t sword_val = (int32_t) fp_val; 9312952Sgabeblack@google.com void *sword_ptr = &sword_val; 9412952Sgabeblack@google.com uint64_t sword_bits= *(uint32_t *) sword_ptr; 9512952Sgabeblack@google.com return sword_bits; 9612952Sgabeblack@google.com } 9712837Sgabeblack@google.com 9812837Sgabeblack@google.com case WORD_TO_SINGLE: 9912837Sgabeblack@google.com { 10012837Sgabeblack@google.com float wfloat_val = fp_val; 10112837Sgabeblack@google.com void *wfloat_ptr = &wfloat_val; 102 uint64_t wfloat_bits = *(uint32_t *) wfloat_ptr; 103 return wfloat_bits; 104 } 105 106 case WORD_TO_DOUBLE: 107 { 108 double wdouble_val = fp_val; 109 void *wdouble_ptr = &wdouble_val; 110 uint64_t wdp_bits = *(uint64_t *) wdouble_ptr; 111 return wdp_bits; 112 } 113 114 default: 115 panic("Invalid Floating Point Conversion Type (%d). See \"types.hh\" for List of Conversions\n",cvt_type); 116 return 0; 117 } 118} 119 120double 121roundFP(double val, int digits) 122{ 123 double digit_offset = pow(10.0,digits); 124 val = val * digit_offset; 125 val = val + 0.5; 126 val = floor(val); 127 val = val / digit_offset; 128 return val; 129} 130 131double 132truncFP(double val) 133{ 134 int trunc_val = (int) val; 135 return (double) trunc_val; 136} 137 138bool 139getCondCode(uint32_t fcsr, int cc_idx) 140{ 141 int shift = (cc_idx == 0) ? 23 : cc_idx + 24; 142 bool cc_val = (fcsr >> shift) & 0x00000001; 143 return cc_val; 144} 145 146uint32_t 147genCCVector(uint32_t fcsr, int cc_num, uint32_t cc_val) 148{ 149 int cc_idx = (cc_num == 0) ? 23 : cc_num + 24; 150 151 fcsr = bits(fcsr, 31, cc_idx + 1) << (cc_idx + 1) | 152 cc_val << cc_idx | 153 bits(fcsr, cc_idx - 1, 0); 154 155 return fcsr; 156} 157 158uint32_t 159genInvalidVector(uint32_t fcsr_bits) 160{ 161 //Set FCSR invalid in "flag" field 162 int invalid_offset = Invalid + Flag_Field; 163 fcsr_bits = fcsr_bits | (1 << invalid_offset); 164 165 //Set FCSR invalid in "cause" flag 166 int cause_offset = Invalid + Cause_Field; 167 fcsr_bits = fcsr_bits | (1 << cause_offset); 168 169 return fcsr_bits; 170} 171 172bool 173isNan(void *val_ptr, int size) 174{ 175 switch (size) 176 { 177 case 32: 178 { 179 uint32_t val_bits = *(uint32_t *) val_ptr; 180 return (bits(val_bits, 30, 23) == 0xFF); 181 } 182 183 case 64: 184 { 185 uint64_t val_bits = *(uint64_t *) val_ptr; 186 return (bits(val_bits, 62, 52) == 0x7FF); 187 } 188 189 default: 190 panic("Type unsupported. Size mismatch\n"); 191 } 192} 193 194 195bool 196isQnan(void *val_ptr, int size) 197{ 198 switch (size) 199 { 200 case 32: 201 { 202 uint32_t val_bits = *(uint32_t *) val_ptr; 203 return (bits(val_bits, 30, 22) == 0x1FE); 204 } 205 206 case 64: 207 { 208 uint64_t val_bits = *(uint64_t *) val_ptr; 209 return (bits(val_bits, 62, 51) == 0xFFE); 210 } 211 212 default: 213 panic("Type unsupported. Size mismatch\n"); 214 } 215} 216 217bool 218isSnan(void *val_ptr, int size) 219{ 220 switch (size) 221 { 222 case 32: 223 { 224 uint32_t val_bits = *(uint32_t *) val_ptr; 225 return (bits(val_bits, 30, 22) == 0x1FF); 226 } 227 228 case 64: 229 { 230 uint64_t val_bits = *(uint64_t *) val_ptr; 231 return (bits(val_bits, 62, 51) == 0xFFF); 232 } 233 234 default: 235 panic("Type unsupported. Size mismatch\n"); 236 } 237} 238 239template <class CPU> 240void 241zeroRegisters(CPU *cpu) 242{ 243 // Insure ISA semantics 244 // (no longer very clean due to the change in setIntReg() in the 245 // cpu model. Consider changing later.) 246 cpu->thread->setIntReg(ZeroReg, 0); 247 cpu->thread->setFloatReg(ZeroReg, 0.0); 248} 249 250void 251startupCPU(ThreadContext *tc, int cpuId) 252{ 253 tc->activate(0/*tc->threadId()*/); 254} 255 256void 257copyRegs(ThreadContext *src, ThreadContext *dest) 258{ 259 panic("Copy Regs Not Implemented Yet\n"); 260} 261 262void 263copyMiscRegs(ThreadContext *src, ThreadContext *dest) 264{ 265 panic("Copy Misc. Regs Not Implemented Yet\n"); 266} 267void 268skipFunction(ThreadContext *tc) 269{ 270 TheISA::PCState newPC = tc->pcState(); 271 newPC.set(tc->readIntReg(ReturnAddressReg)); 272 tc->pcState(newPC); 273} 274 275 276} // namespace MipsISA 277