registers.hh revision 10338
16019SN/A/*
210338SCurtis.Dunham@arm.com * Copyright (c) 2010-2011, 2014 ARM Limited
37649Sminkyu.jeong@arm.com * All rights reserved
47649Sminkyu.jeong@arm.com *
57649Sminkyu.jeong@arm.com * The license below extends only to copyright in the software and shall
67649Sminkyu.jeong@arm.com * not be construed as granting a license to any other intellectual
77649Sminkyu.jeong@arm.com * property including but not limited to intellectual property relating
87649Sminkyu.jeong@arm.com * to a hardware implementation of the functionality of the software
97649Sminkyu.jeong@arm.com * licensed hereunder.  You may use the software subject to the license
107649Sminkyu.jeong@arm.com * terms below provided that you ensure that this notice is replicated
117649Sminkyu.jeong@arm.com * unmodified and in its entirety in all distributions of the software,
127649Sminkyu.jeong@arm.com * modified or unmodified, in source code or in binary form.
137649Sminkyu.jeong@arm.com *
146019SN/A * Copyright (c) 2007-2008 The Florida State University
156019SN/A * All rights reserved.
166019SN/A *
176019SN/A * Redistribution and use in source and binary forms, with or without
186019SN/A * modification, are permitted provided that the following conditions are
196019SN/A * met: redistributions of source code must retain the above copyright
206019SN/A * notice, this list of conditions and the following disclaimer;
216019SN/A * redistributions in binary form must reproduce the above copyright
226019SN/A * notice, this list of conditions and the following disclaimer in the
236019SN/A * documentation and/or other materials provided with the distribution;
246019SN/A * neither the name of the copyright holders nor the names of its
256019SN/A * contributors may be used to endorse or promote products derived from
266019SN/A * this software without specific prior written permission.
276019SN/A *
286019SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
296019SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
306019SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
316019SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
326019SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
336019SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
346019SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
356019SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
366019SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
376019SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
386019SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
396019SN/A *
406019SN/A * Authors: Stephen Hines
416019SN/A */
426019SN/A
436329Sgblack@eecs.umich.edu#ifndef __ARCH_ARM_REGISTERS_HH__
446329Sgblack@eecs.umich.edu#define __ARCH_ARM_REGISTERS_HH__
456019SN/A
468961Sgblack@eecs.umich.edu#include "arch/arm/generated/max_inst_regs.hh"
478229Snate@binkert.org#include "arch/arm/intregs.hh"
4810338SCurtis.Dunham@arm.com#include "arch/arm/ccregs.hh"
496329Sgblack@eecs.umich.edu#include "arch/arm/miscregs.hh"
506328SN/A
516329Sgblack@eecs.umich.edunamespace ArmISA {
526328SN/A
537848SAli.Saidi@ARM.com
547848SAli.Saidi@ARM.com// For a predicated instruction, we need all the
557848SAli.Saidi@ARM.com// destination registers to also be sources
567848SAli.Saidi@ARM.comconst int MaxInstSrcRegs = ArmISAInst::MaxInstDestRegs +
577848SAli.Saidi@ARM.com    ArmISAInst::MaxInstSrcRegs;
586329Sgblack@eecs.umich.eduusing ArmISAInst::MaxInstDestRegs;
599046SAli.Saidi@ARM.comusing ArmISAInst::MaxMiscDestRegs;
606328SN/A
617310Sgblack@eecs.umich.edutypedef uint16_t  RegIndex;
626328SN/A
636329Sgblack@eecs.umich.edutypedef uint64_t IntReg;
646328SN/A
656329Sgblack@eecs.umich.edu// floating point register file entry type
666329Sgblack@eecs.umich.edutypedef uint32_t FloatRegBits;
676329Sgblack@eecs.umich.edutypedef float FloatReg;
686328SN/A
696329Sgblack@eecs.umich.edu// cop-0/cop-1 system control register
706329Sgblack@eecs.umich.edutypedef uint64_t MiscReg;
716328SN/A
7210338SCurtis.Dunham@arm.com// condition code register; must be at least 32 bits for FpCondCodes
7310338SCurtis.Dunham@arm.comtypedef uint64_t CCReg;
749920Syasuko.eckert@amd.com
756329Sgblack@eecs.umich.edu// Constants Related to the number of registers
766717Sgblack@eecs.umich.educonst int NumIntArchRegs = NUM_ARCH_INTREGS;
777177Sgblack@eecs.umich.edu// The number of single precision floating point registers
7810037SARM gem5 Developersconst int NumFloatV7ArchRegs  = 64;
7910037SARM gem5 Developersconst int NumFloatV8ArchRegs  = 128;
8010037SARM gem5 Developersconst int NumFloatSpecialRegs = 32;
816328SN/A
826717Sgblack@eecs.umich.educonst int NumIntRegs = NUM_INTREGS;
8310037SARM gem5 Developersconst int NumFloatRegs = NumFloatV8ArchRegs + NumFloatSpecialRegs;
8410338SCurtis.Dunham@arm.comconst int NumCCRegs = NUM_CCREGS;
856329Sgblack@eecs.umich.educonst int NumMiscRegs = NUM_MISCREGS;
866328SN/A
8710338SCurtis.Dunham@arm.com#define ISA_HAS_CC_REGS
8810338SCurtis.Dunham@arm.com
897649Sminkyu.jeong@arm.comconst int TotalNumRegs = NumIntRegs + NumFloatRegs + NumMiscRegs;
906328SN/A
916329Sgblack@eecs.umich.edu// semantically meaningful register indices
926329Sgblack@eecs.umich.educonst int ReturnValueReg = 0;
936329Sgblack@eecs.umich.educonst int ReturnValueReg1 = 1;
946329Sgblack@eecs.umich.educonst int ReturnValueReg2 = 2;
957650SAli.Saidi@ARM.comconst int NumArgumentRegs = 4;
9610037SARM gem5 Developersconst int NumArgumentRegs64 = 8;
976329Sgblack@eecs.umich.educonst int ArgumentReg0 = 0;
986329Sgblack@eecs.umich.educonst int ArgumentReg1 = 1;
996329Sgblack@eecs.umich.educonst int ArgumentReg2 = 2;
1006329Sgblack@eecs.umich.educonst int ArgumentReg3 = 3;
1016329Sgblack@eecs.umich.educonst int FramePointerReg = 11;
1026717Sgblack@eecs.umich.educonst int StackPointerReg = INTREG_SP;
1036717Sgblack@eecs.umich.educonst int ReturnAddressReg = INTREG_LR;
1046717Sgblack@eecs.umich.educonst int PCReg = INTREG_PC;
1056328SN/A
1066717Sgblack@eecs.umich.educonst int ZeroReg = INTREG_ZERO;
1076328SN/A
1086329Sgblack@eecs.umich.educonst int SyscallNumReg = ReturnValueReg;
1096329Sgblack@eecs.umich.educonst int SyscallPseudoReturnReg = ReturnValueReg;
1106329Sgblack@eecs.umich.educonst int SyscallSuccessReg = ReturnValueReg;
1116328SN/A
1126329Sgblack@eecs.umich.edu// These help enumerate all the registers for dependence tracking.
1139918Ssteve.reinhardt@amd.comconst int FP_Reg_Base = NumIntRegs * (MODE_MAXMODE + 1);
1149920Syasuko.eckert@amd.comconst int CC_Reg_Base = FP_Reg_Base + NumFloatRegs;
11510338SCurtis.Dunham@arm.comconst int Misc_Reg_Base = CC_Reg_Base + NumCCRegs;
1169918Ssteve.reinhardt@amd.comconst int Max_Reg_Index = Misc_Reg_Base + NumMiscRegs;
1176329Sgblack@eecs.umich.edu
1186329Sgblack@eecs.umich.edutypedef union {
1196329Sgblack@eecs.umich.edu    IntReg   intreg;
1206329Sgblack@eecs.umich.edu    FloatReg fpreg;
12110338SCurtis.Dunham@arm.com    CCReg    ccreg;
1226329Sgblack@eecs.umich.edu    MiscReg  ctrlreg;
1236329Sgblack@eecs.umich.edu} AnyReg;
1246329Sgblack@eecs.umich.edu
1256328SN/A} // namespace ArmISA
1266019SN/A
1276019SN/A#endif
128