miscregs.hh revision 8208
1/* 2 * Copyright (c) 2010 ARM Limited 3 * All rights reserved 4 * 5 * The license below extends only to copyright in the software and shall 6 * not be construed as granting a license to any other intellectual 7 * property including but not limited to intellectual property relating 8 * to a hardware implementation of the functionality of the software 9 * licensed hereunder. You may use the software subject to the license 10 * terms below provided that you ensure that this notice is replicated 11 * unmodified and in its entirety in all distributions of the software, 12 * modified or unmodified, in source code or in binary form. 13 * 14 * Copyright (c) 2009 The Regents of The University of Michigan 15 * All rights reserved. 16 * 17 * Redistribution and use in source and binary forms, with or without 18 * modification, are permitted provided that the following conditions are 19 * met: redistributions of source code must retain the above copyright 20 * notice, this list of conditions and the following disclaimer; 21 * redistributions in binary form must reproduce the above copyright 22 * notice, this list of conditions and the following disclaimer in the 23 * documentation and/or other materials provided with the distribution; 24 * neither the name of the copyright holders nor the names of its 25 * contributors may be used to endorse or promote products derived from 26 * this software without specific prior written permission. 27 * 28 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 29 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 30 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 31 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 32 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 33 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 34 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 35 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 36 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 37 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 38 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 39 * 40 * Authors: Gabe Black 41 */ 42#ifndef __ARCH_ARM_MISCREGS_HH__ 43#define __ARCH_ARM_MISCREGS_HH__ 44 45#include "base/bitunion.hh" 46 47namespace ArmISA 48{ 49 enum ConditionCode { 50 COND_EQ = 0, 51 COND_NE, // 1 52 COND_CS, // 2 53 COND_CC, // 3 54 COND_MI, // 4 55 COND_PL, // 5 56 COND_VS, // 6 57 COND_VC, // 7 58 COND_HI, // 8 59 COND_LS, // 9 60 COND_GE, // 10 61 COND_LT, // 11 62 COND_GT, // 12 63 COND_LE, // 13 64 COND_AL, // 14 65 COND_UC // 15 66 }; 67 68 enum MiscRegIndex { 69 MISCREG_CPSR = 0, 70 MISCREG_SPSR, 71 MISCREG_SPSR_FIQ, 72 MISCREG_SPSR_IRQ, 73 MISCREG_SPSR_SVC, 74 MISCREG_SPSR_MON, 75 MISCREG_SPSR_UND, 76 MISCREG_SPSR_ABT, 77 MISCREG_FPSR, 78 MISCREG_FPSID, 79 MISCREG_FPSCR, 80 MISCREG_FPSCR_QC, // Cumulative saturation flag 81 MISCREG_FPSCR_EXC, // Cumulative FP exception flags 82 MISCREG_FPEXC, 83 MISCREG_MVFR0, 84 MISCREG_MVFR1, 85 MISCREG_SCTLR_RST, 86 MISCREG_SEV_MAILBOX, 87 88 // CP15 registers 89 MISCREG_CP15_START, 90 MISCREG_SCTLR = MISCREG_CP15_START, 91 MISCREG_DCCISW, 92 MISCREG_DCCIMVAC, 93 MISCREG_DCCMVAC, 94 MISCREG_CONTEXTIDR, 95 MISCREG_TPIDRURW, 96 MISCREG_TPIDRURO, 97 MISCREG_TPIDRPRW, 98 MISCREG_CP15ISB, 99 MISCREG_CP15DSB, 100 MISCREG_CP15DMB, 101 MISCREG_CPACR, 102 MISCREG_CLIDR, 103 MISCREG_CCSIDR, 104 MISCREG_CSSELR, 105 MISCREG_ICIALLUIS, 106 MISCREG_ICIALLU, 107 MISCREG_ICIMVAU, 108 MISCREG_BPIMVA, 109 MISCREG_BPIALLIS, 110 MISCREG_BPIALL, 111 MISCREG_MIDR, 112 MISCREG_TTBR0, 113 MISCREG_TTBR1, 114 MISCREG_TLBTR, 115 MISCREG_DACR, 116 MISCREG_TLBIALLIS, 117 MISCREG_TLBIMVAIS, 118 MISCREG_TLBIASIDIS, 119 MISCREG_TLBIMVAAIS, 120 MISCREG_ITLBIALL, 121 MISCREG_ITLBIMVA, 122 MISCREG_ITLBIASID, 123 MISCREG_DTLBIALL, 124 MISCREG_DTLBIMVA, 125 MISCREG_DTLBIASID, 126 MISCREG_TLBIALL, 127 MISCREG_TLBIMVA, 128 MISCREG_TLBIASID, 129 MISCREG_TLBIMVAA, 130 MISCREG_DFSR, 131 MISCREG_IFSR, 132 MISCREG_DFAR, 133 MISCREG_IFAR, 134 MISCREG_MPIDR, 135 MISCREG_PRRR, 136 MISCREG_NMRR, 137 MISCREG_TTBCR, 138 MISCREG_ID_PFR0, 139 MISCREG_CTR, 140 MISCREG_SCR, 141 MISCREG_SDER, 142 MISCREG_PAR, 143 MISCREG_V2PCWPR, 144 MISCREG_V2PCWPW, 145 MISCREG_V2PCWUR, 146 MISCREG_V2PCWUW, 147 MISCREG_V2POWPR, 148 MISCREG_V2POWPW, 149 MISCREG_V2POWUR, 150 MISCREG_V2POWUW, 151 MISCREG_ID_MMFR0, 152 MISCREG_ACTLR, 153 MISCREG_PMCR, 154 MISCREG_PMCCNTR, 155 MISCREG_PMCNTENSET, 156 MISCREG_PMCNTENCLR, 157 MISCREG_PMOVSR, 158 MISCREG_PMSWINC, 159 MISCREG_PMSELR, 160 MISCREG_PMCEID0, 161 MISCREG_PMCEID1, 162 MISCREG_PMC_OTHER, 163 MISCREG_PMXEVCNTR, 164 MISCREG_PMUSERENR, 165 MISCREG_PMINTENSET, 166 MISCREG_PMINTENCLR, 167 MISCREG_ID_ISAR0, 168 MISCREG_ID_ISAR1, 169 MISCREG_ID_ISAR2, 170 MISCREG_ID_ISAR3, 171 MISCREG_ID_ISAR4, 172 MISCREG_ID_ISAR5, 173 MISCREG_CPSR_MODE, 174 MISCREG_CP15_UNIMP_START, 175 MISCREG_TCMTR = MISCREG_CP15_UNIMP_START, 176 MISCREG_ID_PFR1, 177 MISCREG_ID_DFR0, 178 MISCREG_ID_AFR0, 179 MISCREG_ID_MMFR1, 180 MISCREG_ID_MMFR2, 181 MISCREG_ID_MMFR3, 182 MISCREG_AIDR, 183 MISCREG_ADFSR, 184 MISCREG_AIFSR, 185 MISCREG_DCIMVAC, 186 MISCREG_DCISW, 187 MISCREG_MCCSW, 188 MISCREG_DCCMVAU, 189 MISCREG_NSACR, 190 MISCREG_VBAR, 191 MISCREG_MVBAR, 192 MISCREG_ISR, 193 MISCREG_FCEIDR, 194 MISCREG_L2LATENCY, 195 196 197 MISCREG_CP15_END, 198 199 // Dummy indices 200 MISCREG_NOP = MISCREG_CP15_END, 201 MISCREG_RAZ, 202 203 NUM_MISCREGS 204 }; 205 206 MiscRegIndex decodeCP15Reg(unsigned crn, unsigned opc1, 207 unsigned crm, unsigned opc2); 208 209 const char * const miscRegName[NUM_MISCREGS] = { 210 "cpsr", "spsr", "spsr_fiq", "spsr_irq", "spsr_svc", 211 "spsr_mon", "spsr_und", "spsr_abt", 212 "fpsr", "fpsid", "fpscr", "fpscr_qc", "fpscr_exc", "fpexc", 213 "mvfr0", "mvfr1", 214 "sctlr_rst", "sev_mailbox", 215 "sctlr", "dccisw", "dccimvac", "dccmvac", 216 "contextidr", "tpidrurw", "tpidruro", "tpidrprw", 217 "cp15isb", "cp15dsb", "cp15dmb", "cpacr", 218 "clidr", "ccsidr", "csselr", 219 "icialluis", "iciallu", "icimvau", 220 "bpimva", "bpiallis", "bpiall", 221 "midr", "ttbr0", "ttbr1", "tlbtr", "dacr", 222 "tlbiallis", "tlbimvais", "tlbiasidis", "tlbimvaais", 223 "itlbiall", "itlbimva", "itlbiasid", 224 "dtlbiall", "dtlbimva", "dtlbiasid", 225 "tlbiall", "tlbimva", "tlbiasid", "tlbimvaa", 226 "dfsr", "ifsr", "dfar", "ifar", "mpidr", 227 "prrr", "nmrr", "ttbcr", "id_pfr0", "ctr", 228 "scr", "sder", "par", 229 "v2pcwpr", "v2pcwpw", "v2pcwur", "v2pcwuw", 230 "v2powpr", "v2powpw", "v2powur", "v2powuw", 231 "id_mmfr0", "actlr", "pmcr", "pmccntr", 232 "pmcntenset", "pmcntenclr", "pmovsr", 233 "pmswinc", "pmselr", "pmceid0", 234 "pmceid1", "pmc_other", "pmxevcntr", 235 "pmuserenr", "pmintenset", "pmintenclr", 236 "id_isar0", "id_isar1", "id_isar2", "id_isar3", "id_isar4", "id_isar5", 237 "cpsr_mode", 238 // Unimplemented below 239 "tcmtr", 240 "id_pfr1", "id_dfr0", "id_afr0", 241 "id_mmfr1", "id_mmfr2", "id_mmfr3", 242 "aidr", "adfsr", "aifsr", 243 "dcimvac", "dcisw", "mccsw", 244 "dccmvau", 245 "nsacr", 246 "vbar", "mvbar", "isr", "fceidr", "l2latency", 247 "nop", "raz" 248 }; 249 250 BitUnion32(CPSR) 251 Bitfield<31> n; 252 Bitfield<30> z; 253 Bitfield<29> c; 254 Bitfield<28> v; 255 Bitfield<27> q; 256 Bitfield<26,25> it1; 257 Bitfield<24> j; 258 Bitfield<19, 16> ge; 259 Bitfield<15,10> it2; 260 Bitfield<9> e; 261 Bitfield<8> a; 262 Bitfield<7> i; 263 Bitfield<6> f; 264 Bitfield<5> t; 265 Bitfield<4, 0> mode; 266 EndBitUnion(CPSR) 267 268 // This mask selects bits of the CPSR that actually go in the CondCodes 269 // integer register to allow renaming. 270 static const uint32_t CondCodesMask = 0xF80F0000; 271 272 BitUnion32(SCTLR) 273 Bitfield<31> ie; // Instruction endianness 274 Bitfield<30> te; // Thumb Exception Enable 275 Bitfield<29> afe; // Access flag enable 276 Bitfield<28> tre; // TEX Remap bit 277 Bitfield<27> nmfi;// Non-maskable fast interrupts enable 278 Bitfield<25> ee; // Exception Endianness bit 279 Bitfield<24> ve; // Interrupt vectors enable 280 Bitfield<23> xp; // Extended page table enable bit 281 Bitfield<22> u; // Alignment (now unused) 282 Bitfield<21> fi; // Fast interrupts configuration enable 283 Bitfield<19> dz; // Divide by Zero fault enable bit 284 Bitfield<18> rao2;// Read as one 285 Bitfield<17> br; // Background region bit 286 Bitfield<16> rao3;// Read as one 287 Bitfield<14> rr; // Round robin cache replacement 288 Bitfield<13> v; // Base address for exception vectors 289 Bitfield<12> i; // instruction cache enable 290 Bitfield<11> z; // branch prediction enable bit 291 Bitfield<10> sw; // Enable swp/swpb 292 Bitfield<9,8> rs; // deprecated protection bits 293 Bitfield<6,3> rao4;// Read as one 294 Bitfield<7> b; // Endianness support (unused) 295 Bitfield<2> c; // Cache enable bit 296 Bitfield<1> a; // Alignment fault checking 297 Bitfield<0> m; // MMU enable bit 298 EndBitUnion(SCTLR) 299 300 BitUnion32(CPACR) 301 Bitfield<1, 0> cp0; 302 Bitfield<3, 2> cp1; 303 Bitfield<5, 4> cp2; 304 Bitfield<7, 6> cp3; 305 Bitfield<9, 8> cp4; 306 Bitfield<11, 10> cp5; 307 Bitfield<13, 12> cp6; 308 Bitfield<15, 14> cp7; 309 Bitfield<17, 16> cp8; 310 Bitfield<19, 18> cp9; 311 Bitfield<21, 20> cp10; 312 Bitfield<23, 22> cp11; 313 Bitfield<25, 24> cp12; 314 Bitfield<27, 26> cp13; 315 Bitfield<29, 28> rsvd; 316 Bitfield<30> d32dis; 317 Bitfield<31> asedis; 318 EndBitUnion(CPACR) 319 320 BitUnion32(FSR) 321 Bitfield<3, 0> fsLow; 322 Bitfield<7, 4> domain; 323 Bitfield<10> fsHigh; 324 Bitfield<11> wnr; 325 Bitfield<12> ext; 326 EndBitUnion(FSR) 327 328 BitUnion32(FPSCR) 329 Bitfield<0> ioc; 330 Bitfield<1> dzc; 331 Bitfield<2> ofc; 332 Bitfield<3> ufc; 333 Bitfield<4> ixc; 334 Bitfield<7> idc; 335 Bitfield<8> ioe; 336 Bitfield<9> dze; 337 Bitfield<10> ofe; 338 Bitfield<11> ufe; 339 Bitfield<12> ixe; 340 Bitfield<15> ide; 341 Bitfield<18, 16> len; 342 Bitfield<21, 20> stride; 343 Bitfield<23, 22> rMode; 344 Bitfield<24> fz; 345 Bitfield<25> dn; 346 Bitfield<26> ahp; 347 Bitfield<27> qc; 348 Bitfield<28> v; 349 Bitfield<29> c; 350 Bitfield<30> z; 351 Bitfield<31> n; 352 EndBitUnion(FPSCR) 353 354 // This mask selects bits of the FPSCR that actually go in the FpCondCodes 355 // integer register to allow renaming. 356 static const uint32_t FpCondCodesMask = 0xF0000000; 357 // This mask selects the cumulative FP exception flags of the FPSCR. 358 static const uint32_t FpscrExcMask = 0x0000009F; 359 // This mask selects the cumulative saturation flag of the FPSCR. 360 static const uint32_t FpscrQcMask = 0x08000000; 361 362 BitUnion32(FPEXC) 363 Bitfield<31> ex; 364 Bitfield<30> en; 365 Bitfield<29, 0> subArchDefined; 366 EndBitUnion(FPEXC) 367 368 BitUnion32(MVFR0) 369 Bitfield<3, 0> advSimdRegisters; 370 Bitfield<7, 4> singlePrecision; 371 Bitfield<11, 8> doublePrecision; 372 Bitfield<15, 12> vfpExceptionTrapping; 373 Bitfield<19, 16> divide; 374 Bitfield<23, 20> squareRoot; 375 Bitfield<27, 24> shortVectors; 376 Bitfield<31, 28> roundingModes; 377 EndBitUnion(MVFR0) 378 379 BitUnion32(MVFR1) 380 Bitfield<3, 0> flushToZero; 381 Bitfield<7, 4> defaultNaN; 382 Bitfield<11, 8> advSimdLoadStore; 383 Bitfield<15, 12> advSimdInteger; 384 Bitfield<19, 16> advSimdSinglePrecision; 385 Bitfield<23, 20> advSimdHalfPrecision; 386 Bitfield<27, 24> vfpHalfPrecision; 387 Bitfield<31, 28> raz; 388 EndBitUnion(MVFR1) 389 390 BitUnion32(PRRR) 391 Bitfield<1,0> tr0; 392 Bitfield<3,2> tr1; 393 Bitfield<5,4> tr2; 394 Bitfield<7,6> tr3; 395 Bitfield<9,8> tr4; 396 Bitfield<11,10> tr5; 397 Bitfield<13,12> tr6; 398 Bitfield<15,14> tr7; 399 Bitfield<16> ds0; 400 Bitfield<17> ds1; 401 Bitfield<18> ns0; 402 Bitfield<19> ns1; 403 Bitfield<24> nos0; 404 Bitfield<25> nos1; 405 Bitfield<26> nos2; 406 Bitfield<27> nos3; 407 Bitfield<28> nos4; 408 Bitfield<29> nos5; 409 Bitfield<30> nos6; 410 Bitfield<31> nos7; 411 EndBitUnion(PRRR) 412 413 BitUnion32(NMRR) 414 Bitfield<1,0> ir0; 415 Bitfield<3,2> ir1; 416 Bitfield<5,4> ir2; 417 Bitfield<7,6> ir3; 418 Bitfield<9,8> ir4; 419 Bitfield<11,10> ir5; 420 Bitfield<13,12> ir6; 421 Bitfield<15,14> ir7; 422 Bitfield<17,16> or0; 423 Bitfield<19,18> or1; 424 Bitfield<21,20> or2; 425 Bitfield<23,22> or3; 426 Bitfield<25,24> or4; 427 Bitfield<27,26> or5; 428 Bitfield<29,28> or6; 429 Bitfield<31,30> or7; 430 EndBitUnion(NMRR) 431 432}; 433 434#endif // __ARCH_ARM_MISCREGS_HH__ 435