miscregs.hh revision 7583
16313Sgblack@eecs.umich.edu/* 26313Sgblack@eecs.umich.edu * Copyright (c) 2010 ARM Limited 36313Sgblack@eecs.umich.edu * All rights reserved 46313Sgblack@eecs.umich.edu * 56313Sgblack@eecs.umich.edu * The license below extends only to copyright in the software and shall 66313Sgblack@eecs.umich.edu * not be construed as granting a license to any other intellectual 76313Sgblack@eecs.umich.edu * property including but not limited to intellectual property relating 86313Sgblack@eecs.umich.edu * to a hardware implementation of the functionality of the software 96313Sgblack@eecs.umich.edu * licensed hereunder. You may use the software subject to the license 106313Sgblack@eecs.umich.edu * terms below provided that you ensure that this notice is replicated 116313Sgblack@eecs.umich.edu * unmodified and in its entirety in all distributions of the software, 126313Sgblack@eecs.umich.edu * modified or unmodified, in source code or in binary form. 136313Sgblack@eecs.umich.edu * 146313Sgblack@eecs.umich.edu * Copyright (c) 2009 The Regents of The University of Michigan 156313Sgblack@eecs.umich.edu * All rights reserved. 166313Sgblack@eecs.umich.edu * 176313Sgblack@eecs.umich.edu * Redistribution and use in source and binary forms, with or without 186313Sgblack@eecs.umich.edu * modification, are permitted provided that the following conditions are 196313Sgblack@eecs.umich.edu * met: redistributions of source code must retain the above copyright 206313Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer; 216313Sgblack@eecs.umich.edu * redistributions in binary form must reproduce the above copyright 226313Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the 236313Sgblack@eecs.umich.edu * documentation and/or other materials provided with the distribution; 246313Sgblack@eecs.umich.edu * neither the name of the copyright holders nor the names of its 256313Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from 266313Sgblack@eecs.umich.edu * this software without specific prior written permission. 276313Sgblack@eecs.umich.edu * 286313Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 296313Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 306313Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 316313Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 326313Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 336313Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 348229Snate@binkert.org * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 356334Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 366334Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 376334Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 386334Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 396313Sgblack@eecs.umich.edu * 406334Sgblack@eecs.umich.edu * Authors: Gabe Black 417878Sgblack@eecs.umich.edu */ 429384SAndreas.Sandberg@arm.com#ifndef __ARCH_ARM_MISCREGS_HH__ 436313Sgblack@eecs.umich.edu#define __ARCH_ARM_MISCREGS_HH__ 446334Sgblack@eecs.umich.edu 456313Sgblack@eecs.umich.edu#include "base/bitunion.hh" 466313Sgblack@eecs.umich.edu 479384SAndreas.Sandberg@arm.comnamespace ArmISA 486334Sgblack@eecs.umich.edu{ 496313Sgblack@eecs.umich.edu enum ConditionCode { 506313Sgblack@eecs.umich.edu COND_EQ = 0, 516313Sgblack@eecs.umich.edu COND_NE, // 1 529384SAndreas.Sandberg@arm.com COND_CS, // 2 536313Sgblack@eecs.umich.edu COND_CC, // 3 546334Sgblack@eecs.umich.edu COND_MI, // 4 556334Sgblack@eecs.umich.edu COND_PL, // 5 566334Sgblack@eecs.umich.edu COND_VS, // 6 576334Sgblack@eecs.umich.edu COND_VC, // 7 589384SAndreas.Sandberg@arm.com COND_HI, // 8 599384SAndreas.Sandberg@arm.com COND_LS, // 9 606313Sgblack@eecs.umich.edu COND_GE, // 10 618181Sksewell@umich.edu COND_LT, // 11 628181Sksewell@umich.edu COND_GT, // 12 638181Sksewell@umich.edu COND_LE, // 13 648181Sksewell@umich.edu COND_AL, // 14 656334Sgblack@eecs.umich.edu COND_UC // 15 666334Sgblack@eecs.umich.edu }; 676334Sgblack@eecs.umich.edu 686334Sgblack@eecs.umich.edu enum MiscRegIndex { 696334Sgblack@eecs.umich.edu MISCREG_CPSR = 0, 706334Sgblack@eecs.umich.edu MISCREG_ITSTATE, 716334Sgblack@eecs.umich.edu MISCREG_SPSR, 726334Sgblack@eecs.umich.edu MISCREG_SPSR_FIQ, 736334Sgblack@eecs.umich.edu MISCREG_SPSR_IRQ, 746334Sgblack@eecs.umich.edu MISCREG_SPSR_SVC, 756313Sgblack@eecs.umich.edu MISCREG_SPSR_MON, 768181Sksewell@umich.edu MISCREG_SPSR_UND, 776334Sgblack@eecs.umich.edu MISCREG_SPSR_ABT, 788181Sksewell@umich.edu MISCREG_FPSR, 796334Sgblack@eecs.umich.edu MISCREG_FPSID, 806334Sgblack@eecs.umich.edu MISCREG_FPSCR, 816334Sgblack@eecs.umich.edu MISCREG_FPEXC, 826334Sgblack@eecs.umich.edu MISCREG_MVFR0, 836334Sgblack@eecs.umich.edu MISCREG_MVFR1, 846334Sgblack@eecs.umich.edu MISCREG_SCTLR_RST, 856334Sgblack@eecs.umich.edu MISCREG_SEV_MAILBOX, 866334Sgblack@eecs.umich.edu 876334Sgblack@eecs.umich.edu // CP15 registers 886334Sgblack@eecs.umich.edu MISCREG_CP15_START, 896334Sgblack@eecs.umich.edu MISCREG_SCTLR = MISCREG_CP15_START, 906334Sgblack@eecs.umich.edu MISCREG_DCCISW, 916334Sgblack@eecs.umich.edu MISCREG_DCCIMVAC, 926334Sgblack@eecs.umich.edu MISCREG_DCCMVAC, 936334Sgblack@eecs.umich.edu MISCREG_CONTEXTIDR, 946334Sgblack@eecs.umich.edu MISCREG_TPIDRURW, 956334Sgblack@eecs.umich.edu MISCREG_TPIDRURO, 966334Sgblack@eecs.umich.edu MISCREG_TPIDRPRW, 976334Sgblack@eecs.umich.edu MISCREG_CP15ISB, 986334Sgblack@eecs.umich.edu MISCREG_CP15DSB, 996334Sgblack@eecs.umich.edu MISCREG_CP15DMB, 1006334Sgblack@eecs.umich.edu MISCREG_CPACR, 1016334Sgblack@eecs.umich.edu MISCREG_CLIDR, 1026334Sgblack@eecs.umich.edu MISCREG_CCSIDR, 1036334Sgblack@eecs.umich.edu MISCREG_CSSELR, 1046334Sgblack@eecs.umich.edu MISCREG_ICIALLUIS, 1056334Sgblack@eecs.umich.edu MISCREG_ICIALLU, 1066334Sgblack@eecs.umich.edu MISCREG_ICIMVAU, 1076334Sgblack@eecs.umich.edu MISCREG_BPIMVA, 1086334Sgblack@eecs.umich.edu MISCREG_BPIALLIS, 1096334Sgblack@eecs.umich.edu MISCREG_BPIALL, 1106334Sgblack@eecs.umich.edu MISCREG_MIDR, 1116334Sgblack@eecs.umich.edu MISCREG_TTBR0, 1126334Sgblack@eecs.umich.edu MISCREG_TTBR1, 1136334Sgblack@eecs.umich.edu MISCREG_TLBTR, 1146334Sgblack@eecs.umich.edu MISCREG_DACR, 1156334Sgblack@eecs.umich.edu MISCREG_TLBIALLIS, 1166334Sgblack@eecs.umich.edu MISCREG_TLBIMVAIS, 1176334Sgblack@eecs.umich.edu MISCREG_TLBIASIDIS, 1186334Sgblack@eecs.umich.edu MISCREG_TLBIMVAAIS, 1196334Sgblack@eecs.umich.edu MISCREG_ITLBIALL, 1206334Sgblack@eecs.umich.edu MISCREG_ITLBIMVA, 1216334Sgblack@eecs.umich.edu MISCREG_ITLBIASID, 1226334Sgblack@eecs.umich.edu MISCREG_DTLBIALL, 1236313Sgblack@eecs.umich.edu MISCREG_DTLBIMVA, 1246334Sgblack@eecs.umich.edu MISCREG_DTLBIASID, 1256334Sgblack@eecs.umich.edu MISCREG_TLBIALL, 1266334Sgblack@eecs.umich.edu MISCREG_TLBIMVA, 1276334Sgblack@eecs.umich.edu MISCREG_TLBIASID, 1286334Sgblack@eecs.umich.edu MISCREG_TLBIMVAA, 1296313Sgblack@eecs.umich.edu MISCREG_DFSR, 1306334Sgblack@eecs.umich.edu MISCREG_IFSR, 1316334Sgblack@eecs.umich.edu MISCREG_DFAR, 1326334Sgblack@eecs.umich.edu MISCREG_IFAR, 1336313Sgblack@eecs.umich.edu MISCREG_MPIDR, 1346334Sgblack@eecs.umich.edu MISCREG_PRRR, 1356334Sgblack@eecs.umich.edu MISCREG_NMRR, 1366313Sgblack@eecs.umich.edu MISCREG_TTBCR, 1376334Sgblack@eecs.umich.edu MISCREG_ID_PFR0, 1386334Sgblack@eecs.umich.edu MISCREG_CTR, 1396334Sgblack@eecs.umich.edu MISCREG_SCR, 1406334Sgblack@eecs.umich.edu MISCREG_SDER, 1419180Sandreas.hansson@arm.com MISCREG_PAR, 1426334Sgblack@eecs.umich.edu MISCREG_V2PCWPR, 1436334Sgblack@eecs.umich.edu MISCREG_V2PCWPW, 1446334Sgblack@eecs.umich.edu MISCREG_V2PCWUR, 1456334Sgblack@eecs.umich.edu MISCREG_V2PCWUW, 1466334Sgblack@eecs.umich.edu MISCREG_V2POWPR, 1476334Sgblack@eecs.umich.edu MISCREG_V2POWPW, 1489180Sandreas.hansson@arm.com MISCREG_V2POWUR, 1496334Sgblack@eecs.umich.edu MISCREG_V2POWUW, 1506334Sgblack@eecs.umich.edu MISCREG_ID_MMFR0, 1516334Sgblack@eecs.umich.edu MISCREG_ACTLR, 1526806Sgblack@eecs.umich.edu MISCREG_PMCR, 1536334Sgblack@eecs.umich.edu MISCREG_PMCCNTR, 1546334Sgblack@eecs.umich.edu MISCREG_PMCNTENSET, 1556334Sgblack@eecs.umich.edu MISCREG_PMCNTENCLR, 1566334Sgblack@eecs.umich.edu MISCREG_PMOVSR, 1576334Sgblack@eecs.umich.edu MISCREG_PMSWINC, 1586334Sgblack@eecs.umich.edu MISCREG_PMSELR, 1596334Sgblack@eecs.umich.edu MISCREG_PMCEID0, 1609461Snilay@cs.wisc.edu MISCREG_PMCEID1, 1619461Snilay@cs.wisc.edu MISCREG_PMC_OTHER, 1629553Sandreas.hansson@arm.com MISCREG_PMXEVCNTR, 1639553Sandreas.hansson@arm.com MISCREG_PMUSERENR, 1649553Sandreas.hansson@arm.com MISCREG_PMINTENSET, 1659384SAndreas.Sandberg@arm.com MISCREG_PMINTENCLR, 1669384SAndreas.Sandberg@arm.com MISCREG_CP15_UNIMP_START, 1679384SAndreas.Sandberg@arm.com MISCREG_TCMTR = MISCREG_CP15_UNIMP_START, 1686313Sgblack@eecs.umich.edu MISCREG_ID_PFR1, 1696313Sgblack@eecs.umich.edu MISCREG_ID_DFR0, 17010035Sandreas.hansson@arm.com MISCREG_ID_AFR0, 1716313Sgblack@eecs.umich.edu MISCREG_ID_MMFR1, 1726313Sgblack@eecs.umich.edu MISCREG_ID_MMFR2, 1736313Sgblack@eecs.umich.edu MISCREG_ID_MMFR3, 1746313Sgblack@eecs.umich.edu MISCREG_ID_ISAR0, 1756313Sgblack@eecs.umich.edu MISCREG_ID_ISAR1, 17610035Sandreas.hansson@arm.com MISCREG_ID_ISAR2, 1776313Sgblack@eecs.umich.edu MISCREG_ID_ISAR3, 1786313Sgblack@eecs.umich.edu MISCREG_ID_ISAR4, 1796313Sgblack@eecs.umich.edu MISCREG_ID_ISAR5, 1809920Syasuko.eckert@amd.com MISCREG_AIDR, 1819920Syasuko.eckert@amd.com MISCREG_ADFSR, 1829920Syasuko.eckert@amd.com MISCREG_AIFSR, 18310035Sandreas.hansson@arm.com MISCREG_DCIMVAC, 1849920Syasuko.eckert@amd.com MISCREG_DCISW, 1859920Syasuko.eckert@amd.com MISCREG_MCCSW, 1869920Syasuko.eckert@amd.com MISCREG_DCCMVAU, 18710033SAli.Saidi@ARM.com MISCREG_NSACR, 18810033SAli.Saidi@ARM.com MISCREG_VBAR, 18910035Sandreas.hansson@arm.com MISCREG_MVBAR, 19010033SAli.Saidi@ARM.com MISCREG_ISR, 19110033SAli.Saidi@ARM.com MISCREG_FCEIDR, 19210033SAli.Saidi@ARM.com 19310033SAli.Saidi@ARM.com 1946313Sgblack@eecs.umich.edu MISCREG_CP15_END, 1956313Sgblack@eecs.umich.edu 1966313Sgblack@eecs.umich.edu // Dummy indices 1976313Sgblack@eecs.umich.edu MISCREG_NOP = MISCREG_CP15_END, 198 MISCREG_RAZ, 199 200 NUM_MISCREGS 201 }; 202 203 MiscRegIndex decodeCP15Reg(unsigned crn, unsigned opc1, 204 unsigned crm, unsigned opc2); 205 206 const char * const miscRegName[NUM_MISCREGS] = { 207 "cpsr", "itstate", "spsr", "spsr_fiq", "spsr_irq", "spsr_svc", 208 "spsr_mon", "spsr_und", "spsr_abt", 209 "fpsr", "fpsid", "fpscr", "fpexc", "mvfr0", "mvfr1", 210 "sctlr_rst", "sev_mailbox", 211 "sctlr", "dccisw", "dccimvac", "dccmvac", 212 "contextidr", "tpidrurw", "tpidruro", "tpidrprw", 213 "cp15isb", "cp15dsb", "cp15dmb", "cpacr", 214 "clidr", "ccsidr", "csselr", 215 "icialluis", "iciallu", "icimvau", 216 "bpimva", "bpiallis", "bpiall", 217 "midr", "ttbr0", "ttbr1", "tlbtr", "dacr", 218 "tlbiallis", "tlbimvais", "tlbiasidis", "tlbimvaais", 219 "itlbiall", "itlbimva", "itlbiasid", 220 "dtlbiall", "dtlbimva", "dtlbiasid", 221 "tlbiall", "tlbimva", "tlbiasid", "tlbimvaa", 222 "dfsr", "ifsr", "dfar", "ifar", "mpidr", 223 "prrr", "nmrr", "ttbcr", "id_pfr0", "ctr", 224 "scr", "sder", "par", 225 "v2pcwpr", "v2pcwpw", "v2pcwur", "v2pcwuw", 226 "v2powpr", "v2powpw", "v2powur", "v2powuw", 227 "id_mmfr0","actlr", "pmcr", "pmcntr", 228 "pmcntenset", "pmcntenclr", "pmovsr", 229 "pmswinc", "pmselr", "pmceid0", 230 "pmceid1", "pmc_other", "pmxevcntr", 231 "pmuserenr", "pmintenset", "pmintenclr", 232 // Unimplemented below 233 "tcmtr", 234 "id_pfr1", "id_dfr0", "id_afr0", 235 "id_mmfr1", "id_mmfr2", "id_mmfr3", 236 "id_isar0", "id_isar1", "id_isar2", "id_isar3", "id_isar4", "id_isar5", 237 "aidr", 238 "adfsr", "aifsr", 239 "dcimvac", "dcisw", "mccsw", 240 "dccmvau", 241 "nsacr", 242 "vbar", "mvbar", "isr", "fceidr", 243 "nop", "raz" 244 }; 245 246 BitUnion32(CPSR) 247 Bitfield<31> n; 248 Bitfield<30> z; 249 Bitfield<29> c; 250 Bitfield<28> v; 251 Bitfield<27> q; 252 Bitfield<26,25> it1; 253 Bitfield<24> j; 254 Bitfield<19, 16> ge; 255 Bitfield<15,10> it2; 256 Bitfield<9> e; 257 Bitfield<8> a; 258 Bitfield<7> i; 259 Bitfield<6> f; 260 Bitfield<5> t; 261 Bitfield<4, 0> mode; 262 EndBitUnion(CPSR) 263 264 BitUnion8(ITSTATE) 265 Bitfield<7, 4> cond; 266 Bitfield<3, 0> mask; 267 // Bitfields for moving to/from CPSR 268 Bitfield<7, 2> top6; 269 Bitfield<1, 0> bottom2; 270 EndBitUnion(ITSTATE) 271 272 // This mask selects bits of the CPSR that actually go in the CondCodes 273 // integer register to allow renaming. 274 static const uint32_t CondCodesMask = 0xF80F0000; 275 276 BitUnion32(SCTLR) 277 Bitfield<31> ie; // Instruction endianness 278 Bitfield<30> te; // Thumb Exception Enable 279 Bitfield<29> afe; // Access flag enable 280 Bitfield<28> tre; // TEX Remap bit 281 Bitfield<27> nmfi;// Non-maskable fast interrupts enable 282 Bitfield<25> ee; // Exception Endianness bit 283 Bitfield<24> ve; // Interrupt vectors enable 284 Bitfield<23> xp; // Extended page table enable bit 285 Bitfield<22> u; // Alignment (now unused) 286 Bitfield<21> fi; // Fast interrupts configuration enable 287 Bitfield<19> dz; // Divide by Zero fault enable bit 288 Bitfield<18> rao2;// Read as one 289 Bitfield<17> br; // Background region bit 290 Bitfield<16> rao3;// Read as one 291 Bitfield<14> rr; // Round robin cache replacement 292 Bitfield<13> v; // Base address for exception vectors 293 Bitfield<12> i; // instruction cache enable 294 Bitfield<11> z; // branch prediction enable bit 295 Bitfield<10> sw; // Enable swp/swpb 296 Bitfield<9,8> rs; // deprecated protection bits 297 Bitfield<6,3> rao4;// Read as one 298 Bitfield<7> b; // Endianness support (unused) 299 Bitfield<2> c; // Cache enable bit 300 Bitfield<1> a; // Alignment fault checking 301 Bitfield<0> m; // MMU enable bit 302 EndBitUnion(SCTLR) 303 304 BitUnion32(CPACR) 305 Bitfield<1, 0> cp0; 306 Bitfield<3, 2> cp1; 307 Bitfield<5, 4> cp2; 308 Bitfield<7, 6> cp3; 309 Bitfield<9, 8> cp4; 310 Bitfield<11, 10> cp5; 311 Bitfield<13, 12> cp6; 312 Bitfield<15, 14> cp7; 313 Bitfield<17, 16> cp8; 314 Bitfield<19, 18> cp9; 315 Bitfield<21, 20> cp10; 316 Bitfield<23, 22> cp11; 317 Bitfield<25, 24> cp12; 318 Bitfield<27, 26> cp13; 319 Bitfield<30> d32dis; 320 Bitfield<31> asedis; 321 EndBitUnion(CPACR) 322 323 BitUnion32(FSR) 324 Bitfield<3, 0> fsLow; 325 Bitfield<7, 4> domain; 326 Bitfield<10> fsHigh; 327 Bitfield<11> wnr; 328 Bitfield<12> ext; 329 EndBitUnion(FSR) 330 331 BitUnion32(FPSCR) 332 Bitfield<0> ioc; 333 Bitfield<1> dzc; 334 Bitfield<2> ofc; 335 Bitfield<3> ufc; 336 Bitfield<4> ixc; 337 Bitfield<7> idc; 338 Bitfield<8> ioe; 339 Bitfield<9> dze; 340 Bitfield<10> ofe; 341 Bitfield<11> ufe; 342 Bitfield<12> ixe; 343 Bitfield<15> ide; 344 Bitfield<18, 16> len; 345 Bitfield<21, 20> stride; 346 Bitfield<23, 22> rMode; 347 Bitfield<24> fz; 348 Bitfield<25> dn; 349 Bitfield<26> ahp; 350 Bitfield<27> qc; 351 Bitfield<28> v; 352 Bitfield<29> c; 353 Bitfield<30> z; 354 Bitfield<31> n; 355 EndBitUnion(FPSCR) 356 357 BitUnion32(MVFR0) 358 Bitfield<3, 0> advSimdRegisters; 359 Bitfield<7, 4> singlePrecision; 360 Bitfield<11, 8> doublePrecision; 361 Bitfield<15, 12> vfpExceptionTrapping; 362 Bitfield<19, 16> divide; 363 Bitfield<23, 20> squareRoot; 364 Bitfield<27, 24> shortVectors; 365 Bitfield<31, 28> roundingModes; 366 EndBitUnion(MVFR0) 367 368 BitUnion32(MVFR1) 369 Bitfield<3, 0> flushToZero; 370 Bitfield<7, 4> defaultNaN; 371 Bitfield<11, 8> advSimdLoadStore; 372 Bitfield<15, 12> advSimdInteger; 373 Bitfield<19, 16> advSimdSinglePrecision; 374 Bitfield<23, 20> advSimdHalfPrecision; 375 Bitfield<27, 24> vfpHalfPrecision; 376 Bitfield<31, 28> raz; 377 EndBitUnion(MVFR1) 378 379 BitUnion32(PRRR) 380 Bitfield<1,0> tr0; 381 Bitfield<3,2> tr1; 382 Bitfield<5,4> tr2; 383 Bitfield<7,6> tr3; 384 Bitfield<9,8> tr4; 385 Bitfield<11,10> tr5; 386 Bitfield<13,12> tr6; 387 Bitfield<15,14> tr7; 388 Bitfield<16> ds0; 389 Bitfield<17> ds1; 390 Bitfield<18> ns0; 391 Bitfield<19> ns1; 392 Bitfield<24> nos0; 393 Bitfield<25> nos1; 394 Bitfield<26> nos2; 395 Bitfield<27> nos3; 396 Bitfield<28> nos4; 397 Bitfield<29> nos5; 398 Bitfield<30> nos6; 399 Bitfield<31> nos7; 400 EndBitUnion(PRRR) 401 402 BitUnion32(NMRR) 403 Bitfield<1,0> ir0; 404 Bitfield<3,2> ir1; 405 Bitfield<5,4> ir2; 406 Bitfield<7,6> ir3; 407 Bitfield<9,8> ir4; 408 Bitfield<11,10> ir5; 409 Bitfield<13,12> ir6; 410 Bitfield<15,14> ir7; 411 Bitfield<17,16> or0; 412 Bitfield<19,18> or1; 413 Bitfield<21,20> or2; 414 Bitfield<23,22> or3; 415 Bitfield<25,24> or4; 416 Bitfield<27,26> or5; 417 Bitfield<29,28> or6; 418 Bitfield<31,30> or7; 419 EndBitUnion(NMRR) 420 421}; 422 423#endif // __ARCH_ARM_MISCREGS_HH__ 424