miscregs.hh revision 10324
16242Sgblack@eecs.umich.edu/* 210324SCurtis.Dunham@arm.com * Copyright (c) 2010-2014 ARM Limited 37093Sgblack@eecs.umich.edu * All rights reserved 47093Sgblack@eecs.umich.edu * 57093Sgblack@eecs.umich.edu * The license below extends only to copyright in the software and shall 67093Sgblack@eecs.umich.edu * not be construed as granting a license to any other intellectual 77093Sgblack@eecs.umich.edu * property including but not limited to intellectual property relating 87093Sgblack@eecs.umich.edu * to a hardware implementation of the functionality of the software 97093Sgblack@eecs.umich.edu * licensed hereunder. You may use the software subject to the license 107093Sgblack@eecs.umich.edu * terms below provided that you ensure that this notice is replicated 117093Sgblack@eecs.umich.edu * unmodified and in its entirety in all distributions of the software, 127093Sgblack@eecs.umich.edu * modified or unmodified, in source code or in binary form. 137093Sgblack@eecs.umich.edu * 146242Sgblack@eecs.umich.edu * Copyright (c) 2009 The Regents of The University of Michigan 156242Sgblack@eecs.umich.edu * All rights reserved. 166242Sgblack@eecs.umich.edu * 176242Sgblack@eecs.umich.edu * Redistribution and use in source and binary forms, with or without 186242Sgblack@eecs.umich.edu * modification, are permitted provided that the following conditions are 196242Sgblack@eecs.umich.edu * met: redistributions of source code must retain the above copyright 206242Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer; 216242Sgblack@eecs.umich.edu * redistributions in binary form must reproduce the above copyright 226242Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the 236242Sgblack@eecs.umich.edu * documentation and/or other materials provided with the distribution; 246242Sgblack@eecs.umich.edu * neither the name of the copyright holders nor the names of its 256242Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from 266242Sgblack@eecs.umich.edu * this software without specific prior written permission. 276242Sgblack@eecs.umich.edu * 286242Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 296242Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 306242Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 316242Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 326242Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 336242Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 346242Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 356242Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 366242Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 376242Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 386242Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 396242Sgblack@eecs.umich.edu * 406242Sgblack@eecs.umich.edu * Authors: Gabe Black 4110037SARM gem5 Developers * Giacomo Gabrielli 426242Sgblack@eecs.umich.edu */ 436242Sgblack@eecs.umich.edu#ifndef __ARCH_ARM_MISCREGS_HH__ 446242Sgblack@eecs.umich.edu#define __ARCH_ARM_MISCREGS_HH__ 456242Sgblack@eecs.umich.edu 4610037SARM gem5 Developers#include <bitset> 4710037SARM gem5 Developers 486242Sgblack@eecs.umich.edu#include "base/bitunion.hh" 499256SAndreas.Sandberg@arm.com#include "base/compiler.hh" 506242Sgblack@eecs.umich.edu 5110037SARM gem5 Developersclass ThreadContext; 5210037SARM gem5 Developers 5310037SARM gem5 Developers 546242Sgblack@eecs.umich.edunamespace ArmISA 556242Sgblack@eecs.umich.edu{ 566242Sgblack@eecs.umich.edu enum ConditionCode { 576242Sgblack@eecs.umich.edu COND_EQ = 0, 586242Sgblack@eecs.umich.edu COND_NE, // 1 596242Sgblack@eecs.umich.edu COND_CS, // 2 606242Sgblack@eecs.umich.edu COND_CC, // 3 616242Sgblack@eecs.umich.edu COND_MI, // 4 626242Sgblack@eecs.umich.edu COND_PL, // 5 636242Sgblack@eecs.umich.edu COND_VS, // 6 646242Sgblack@eecs.umich.edu COND_VC, // 7 656242Sgblack@eecs.umich.edu COND_HI, // 8 666242Sgblack@eecs.umich.edu COND_LS, // 9 676242Sgblack@eecs.umich.edu COND_GE, // 10 686242Sgblack@eecs.umich.edu COND_LT, // 11 696242Sgblack@eecs.umich.edu COND_GT, // 12 706242Sgblack@eecs.umich.edu COND_LE, // 13 716242Sgblack@eecs.umich.edu COND_AL, // 14 727111Sgblack@eecs.umich.edu COND_UC // 15 736242Sgblack@eecs.umich.edu }; 746242Sgblack@eecs.umich.edu 756242Sgblack@eecs.umich.edu enum MiscRegIndex { 7610037SARM gem5 Developers MISCREG_CPSR = 0, // 0 7710037SARM gem5 Developers MISCREG_SPSR, // 1 7810037SARM gem5 Developers MISCREG_SPSR_FIQ, // 2 7910037SARM gem5 Developers MISCREG_SPSR_IRQ, // 3 8010037SARM gem5 Developers MISCREG_SPSR_SVC, // 4 8110037SARM gem5 Developers MISCREG_SPSR_MON, // 5 8210037SARM gem5 Developers MISCREG_SPSR_ABT, // 6 8310037SARM gem5 Developers MISCREG_SPSR_HYP, // 7 8410037SARM gem5 Developers MISCREG_SPSR_UND, // 8 8510037SARM gem5 Developers MISCREG_ELR_HYP, // 9 8610037SARM gem5 Developers MISCREG_FPSID, // 10 8710037SARM gem5 Developers MISCREG_FPSCR, // 11 8810037SARM gem5 Developers MISCREG_MVFR1, // 12 8910037SARM gem5 Developers MISCREG_MVFR0, // 13 9010037SARM gem5 Developers MISCREG_FPEXC, // 14 917259Sgblack@eecs.umich.edu 9210037SARM gem5 Developers // Helper registers 9310037SARM gem5 Developers MISCREG_CPSR_MODE, // 15 9410037SARM gem5 Developers MISCREG_CPSR_Q, // 16 9510037SARM gem5 Developers MISCREG_FPSCR_EXC, // 17 9610037SARM gem5 Developers MISCREG_FPSCR_QC, // 18 9710037SARM gem5 Developers MISCREG_LOCKADDR, // 19 9810037SARM gem5 Developers MISCREG_LOCKFLAG, // 20 9910037SARM gem5 Developers MISCREG_PRRR_MAIR0, // 21 10010037SARM gem5 Developers MISCREG_PRRR_MAIR0_NS, // 22 10110037SARM gem5 Developers MISCREG_PRRR_MAIR0_S, // 23 10210037SARM gem5 Developers MISCREG_NMRR_MAIR1, // 24 10310037SARM gem5 Developers MISCREG_NMRR_MAIR1_NS, // 25 10410037SARM gem5 Developers MISCREG_NMRR_MAIR1_S, // 26 10510037SARM gem5 Developers MISCREG_PMXEVTYPER_PMCCFILTR, // 27 10610037SARM gem5 Developers MISCREG_SCTLR_RST, // 28 10710037SARM gem5 Developers MISCREG_SEV_MAILBOX, // 29 1088868SMatt.Horsnell@arm.com 10910037SARM gem5 Developers // AArch32 CP14 registers (debug/trace/ThumbEE/Jazelle control) 11010037SARM gem5 Developers MISCREG_DBGDIDR, // 30 11110037SARM gem5 Developers MISCREG_DBGDSCRint, // 31 11210037SARM gem5 Developers MISCREG_DBGDCCINT, // 32 11310037SARM gem5 Developers MISCREG_DBGDTRTXint, // 33 11410037SARM gem5 Developers MISCREG_DBGDTRRXint, // 34 11510037SARM gem5 Developers MISCREG_DBGWFAR, // 35 11610037SARM gem5 Developers MISCREG_DBGVCR, // 36 11710037SARM gem5 Developers MISCREG_DBGDTRRXext, // 37 11810037SARM gem5 Developers MISCREG_DBGDSCRext, // 38 11910037SARM gem5 Developers MISCREG_DBGDTRTXext, // 39 12010037SARM gem5 Developers MISCREG_DBGOSECCR, // 40 12110037SARM gem5 Developers MISCREG_DBGBVR0, // 41 12210037SARM gem5 Developers MISCREG_DBGBVR1, // 42 12310037SARM gem5 Developers MISCREG_DBGBVR2, // 43 12410037SARM gem5 Developers MISCREG_DBGBVR3, // 44 12510037SARM gem5 Developers MISCREG_DBGBVR4, // 45 12610037SARM gem5 Developers MISCREG_DBGBVR5, // 46 12710037SARM gem5 Developers MISCREG_DBGBCR0, // 47 12810037SARM gem5 Developers MISCREG_DBGBCR1, // 48 12910037SARM gem5 Developers MISCREG_DBGBCR2, // 49 13010037SARM gem5 Developers MISCREG_DBGBCR3, // 50 13110037SARM gem5 Developers MISCREG_DBGBCR4, // 51 13210037SARM gem5 Developers MISCREG_DBGBCR5, // 52 13310037SARM gem5 Developers MISCREG_DBGWVR0, // 53 13410037SARM gem5 Developers MISCREG_DBGWVR1, // 54 13510037SARM gem5 Developers MISCREG_DBGWVR2, // 55 13610037SARM gem5 Developers MISCREG_DBGWVR3, // 56 13710037SARM gem5 Developers MISCREG_DBGWCR0, // 57 13810037SARM gem5 Developers MISCREG_DBGWCR1, // 58 13910037SARM gem5 Developers MISCREG_DBGWCR2, // 59 14010037SARM gem5 Developers MISCREG_DBGWCR3, // 60 14110037SARM gem5 Developers MISCREG_DBGDRAR, // 61 14210037SARM gem5 Developers MISCREG_DBGBXVR4, // 62 14310037SARM gem5 Developers MISCREG_DBGBXVR5, // 63 14410037SARM gem5 Developers MISCREG_DBGOSLAR, // 64 14510037SARM gem5 Developers MISCREG_DBGOSLSR, // 65 14610037SARM gem5 Developers MISCREG_DBGOSDLR, // 66 14710037SARM gem5 Developers MISCREG_DBGPRCR, // 67 14810037SARM gem5 Developers MISCREG_DBGDSAR, // 68 14910037SARM gem5 Developers MISCREG_DBGCLAIMSET, // 69 15010037SARM gem5 Developers MISCREG_DBGCLAIMCLR, // 70 15110037SARM gem5 Developers MISCREG_DBGAUTHSTATUS, // 71 15210037SARM gem5 Developers MISCREG_DBGDEVID2, // 72 15310037SARM gem5 Developers MISCREG_DBGDEVID1, // 73 15410037SARM gem5 Developers MISCREG_DBGDEVID0, // 74 15510037SARM gem5 Developers MISCREG_TEECR, // 75 15610037SARM gem5 Developers MISCREG_JIDR, // 76 15710037SARM gem5 Developers MISCREG_TEEHBR, // 77 15810037SARM gem5 Developers MISCREG_JOSCR, // 78 15910037SARM gem5 Developers MISCREG_JMCR, // 79 1607351Sgblack@eecs.umich.edu 16110037SARM gem5 Developers // AArch32 CP15 registers (system control) 16210037SARM gem5 Developers MISCREG_MIDR, // 80 16310037SARM gem5 Developers MISCREG_CTR, // 81 16410037SARM gem5 Developers MISCREG_TCMTR, // 82 16510037SARM gem5 Developers MISCREG_TLBTR, // 83 16610037SARM gem5 Developers MISCREG_MPIDR, // 84 16710037SARM gem5 Developers MISCREG_REVIDR, // 85 16810037SARM gem5 Developers MISCREG_ID_PFR0, // 86 16910037SARM gem5 Developers MISCREG_ID_PFR1, // 87 17010037SARM gem5 Developers MISCREG_ID_DFR0, // 88 17110037SARM gem5 Developers MISCREG_ID_AFR0, // 89 17210037SARM gem5 Developers MISCREG_ID_MMFR0, // 90 17310037SARM gem5 Developers MISCREG_ID_MMFR1, // 91 17410037SARM gem5 Developers MISCREG_ID_MMFR2, // 92 17510037SARM gem5 Developers MISCREG_ID_MMFR3, // 93 17610037SARM gem5 Developers MISCREG_ID_ISAR0, // 94 17710037SARM gem5 Developers MISCREG_ID_ISAR1, // 95 17810037SARM gem5 Developers MISCREG_ID_ISAR2, // 96 17910037SARM gem5 Developers MISCREG_ID_ISAR3, // 97 18010037SARM gem5 Developers MISCREG_ID_ISAR4, // 98 18110037SARM gem5 Developers MISCREG_ID_ISAR5, // 99 18210037SARM gem5 Developers MISCREG_CCSIDR, // 100 18310037SARM gem5 Developers MISCREG_CLIDR, // 101 18410037SARM gem5 Developers MISCREG_AIDR, // 102 18510037SARM gem5 Developers MISCREG_CSSELR, // 103 18610037SARM gem5 Developers MISCREG_CSSELR_NS, // 104 18710037SARM gem5 Developers MISCREG_CSSELR_S, // 105 18810037SARM gem5 Developers MISCREG_VPIDR, // 106 18910037SARM gem5 Developers MISCREG_VMPIDR, // 107 19010037SARM gem5 Developers MISCREG_SCTLR, // 108 19110037SARM gem5 Developers MISCREG_SCTLR_NS, // 109 19210037SARM gem5 Developers MISCREG_SCTLR_S, // 110 19310037SARM gem5 Developers MISCREG_ACTLR, // 111 19410037SARM gem5 Developers MISCREG_ACTLR_NS, // 112 19510037SARM gem5 Developers MISCREG_ACTLR_S, // 113 19610037SARM gem5 Developers MISCREG_CPACR, // 114 19710037SARM gem5 Developers MISCREG_SCR, // 115 19810037SARM gem5 Developers MISCREG_SDER, // 116 19910037SARM gem5 Developers MISCREG_NSACR, // 117 20010037SARM gem5 Developers MISCREG_HSCTLR, // 118 20110037SARM gem5 Developers MISCREG_HACTLR, // 119 20210037SARM gem5 Developers MISCREG_HCR, // 120 20310037SARM gem5 Developers MISCREG_HDCR, // 121 20410037SARM gem5 Developers MISCREG_HCPTR, // 122 20510037SARM gem5 Developers MISCREG_HSTR, // 123 20610037SARM gem5 Developers MISCREG_HACR, // 124 20710037SARM gem5 Developers MISCREG_TTBR0, // 125 20810037SARM gem5 Developers MISCREG_TTBR0_NS, // 126 20910037SARM gem5 Developers MISCREG_TTBR0_S, // 127 21010037SARM gem5 Developers MISCREG_TTBR1, // 128 21110037SARM gem5 Developers MISCREG_TTBR1_NS, // 129 21210037SARM gem5 Developers MISCREG_TTBR1_S, // 130 21310037SARM gem5 Developers MISCREG_TTBCR, // 131 21410037SARM gem5 Developers MISCREG_TTBCR_NS, // 132 21510037SARM gem5 Developers MISCREG_TTBCR_S, // 133 21610037SARM gem5 Developers MISCREG_HTCR, // 134 21710037SARM gem5 Developers MISCREG_VTCR, // 135 21810037SARM gem5 Developers MISCREG_DACR, // 136 21910037SARM gem5 Developers MISCREG_DACR_NS, // 137 22010037SARM gem5 Developers MISCREG_DACR_S, // 138 22110037SARM gem5 Developers MISCREG_DFSR, // 139 22210037SARM gem5 Developers MISCREG_DFSR_NS, // 140 22310037SARM gem5 Developers MISCREG_DFSR_S, // 141 22410037SARM gem5 Developers MISCREG_IFSR, // 142 22510037SARM gem5 Developers MISCREG_IFSR_NS, // 143 22610037SARM gem5 Developers MISCREG_IFSR_S, // 144 22710037SARM gem5 Developers MISCREG_ADFSR, // 145 22810037SARM gem5 Developers MISCREG_ADFSR_NS, // 146 22910037SARM gem5 Developers MISCREG_ADFSR_S, // 147 23010037SARM gem5 Developers MISCREG_AIFSR, // 148 23110037SARM gem5 Developers MISCREG_AIFSR_NS, // 149 23210037SARM gem5 Developers MISCREG_AIFSR_S, // 150 23310037SARM gem5 Developers MISCREG_HADFSR, // 151 23410037SARM gem5 Developers MISCREG_HAIFSR, // 152 23510037SARM gem5 Developers MISCREG_HSR, // 153 23610037SARM gem5 Developers MISCREG_DFAR, // 154 23710037SARM gem5 Developers MISCREG_DFAR_NS, // 155 23810037SARM gem5 Developers MISCREG_DFAR_S, // 156 23910037SARM gem5 Developers MISCREG_IFAR, // 157 24010037SARM gem5 Developers MISCREG_IFAR_NS, // 158 24110037SARM gem5 Developers MISCREG_IFAR_S, // 159 24210037SARM gem5 Developers MISCREG_HDFAR, // 160 24310037SARM gem5 Developers MISCREG_HIFAR, // 161 24410037SARM gem5 Developers MISCREG_HPFAR, // 162 24510037SARM gem5 Developers MISCREG_ICIALLUIS, // 163 24610037SARM gem5 Developers MISCREG_BPIALLIS, // 164 24710037SARM gem5 Developers MISCREG_PAR, // 165 24810037SARM gem5 Developers MISCREG_PAR_NS, // 166 24910037SARM gem5 Developers MISCREG_PAR_S, // 167 25010037SARM gem5 Developers MISCREG_ICIALLU, // 168 25110037SARM gem5 Developers MISCREG_ICIMVAU, // 169 25210037SARM gem5 Developers MISCREG_CP15ISB, // 170 25310037SARM gem5 Developers MISCREG_BPIALL, // 171 25410037SARM gem5 Developers MISCREG_BPIMVA, // 172 25510037SARM gem5 Developers MISCREG_DCIMVAC, // 173 25610037SARM gem5 Developers MISCREG_DCISW, // 174 25710037SARM gem5 Developers MISCREG_ATS1CPR, // 175 25810037SARM gem5 Developers MISCREG_ATS1CPW, // 176 25910037SARM gem5 Developers MISCREG_ATS1CUR, // 177 26010037SARM gem5 Developers MISCREG_ATS1CUW, // 178 26110037SARM gem5 Developers MISCREG_ATS12NSOPR, // 179 26210037SARM gem5 Developers MISCREG_ATS12NSOPW, // 180 26310037SARM gem5 Developers MISCREG_ATS12NSOUR, // 181 26410037SARM gem5 Developers MISCREG_ATS12NSOUW, // 182 26510037SARM gem5 Developers MISCREG_DCCMVAC, // 183 26610037SARM gem5 Developers MISCREG_DCCSW, // 184 26710037SARM gem5 Developers MISCREG_CP15DSB, // 185 26810037SARM gem5 Developers MISCREG_CP15DMB, // 186 26910037SARM gem5 Developers MISCREG_DCCMVAU, // 187 27010037SARM gem5 Developers MISCREG_DCCIMVAC, // 188 27110037SARM gem5 Developers MISCREG_DCCISW, // 189 27210037SARM gem5 Developers MISCREG_ATS1HR, // 190 27310037SARM gem5 Developers MISCREG_ATS1HW, // 191 27410037SARM gem5 Developers MISCREG_TLBIALLIS, // 192 27510037SARM gem5 Developers MISCREG_TLBIMVAIS, // 193 27610037SARM gem5 Developers MISCREG_TLBIASIDIS, // 194 27710037SARM gem5 Developers MISCREG_TLBIMVAAIS, // 195 27810037SARM gem5 Developers MISCREG_TLBIMVALIS, // 196 27910037SARM gem5 Developers MISCREG_TLBIMVAALIS, // 197 28010037SARM gem5 Developers MISCREG_ITLBIALL, // 198 28110037SARM gem5 Developers MISCREG_ITLBIMVA, // 199 28210037SARM gem5 Developers MISCREG_ITLBIASID, // 200 28310037SARM gem5 Developers MISCREG_DTLBIALL, // 201 28410037SARM gem5 Developers MISCREG_DTLBIMVA, // 202 28510037SARM gem5 Developers MISCREG_DTLBIASID, // 203 28610037SARM gem5 Developers MISCREG_TLBIALL, // 204 28710037SARM gem5 Developers MISCREG_TLBIMVA, // 205 28810037SARM gem5 Developers MISCREG_TLBIASID, // 206 28910037SARM gem5 Developers MISCREG_TLBIMVAA, // 207 29010037SARM gem5 Developers MISCREG_TLBIMVAL, // 208 29110037SARM gem5 Developers MISCREG_TLBIMVAAL, // 209 29210037SARM gem5 Developers MISCREG_TLBIIPAS2IS, // 210 29310037SARM gem5 Developers MISCREG_TLBIIPAS2LIS, // 211 29410037SARM gem5 Developers MISCREG_TLBIALLHIS, // 212 29510037SARM gem5 Developers MISCREG_TLBIMVAHIS, // 213 29610037SARM gem5 Developers MISCREG_TLBIALLNSNHIS, // 214 29710037SARM gem5 Developers MISCREG_TLBIMVALHIS, // 215 29810037SARM gem5 Developers MISCREG_TLBIIPAS2, // 216 29910037SARM gem5 Developers MISCREG_TLBIIPAS2L, // 217 30010037SARM gem5 Developers MISCREG_TLBIALLH, // 218 30110037SARM gem5 Developers MISCREG_TLBIMVAH, // 219 30210037SARM gem5 Developers MISCREG_TLBIALLNSNH, // 220 30310037SARM gem5 Developers MISCREG_TLBIMVALH, // 221 30410037SARM gem5 Developers MISCREG_PMCR, // 222 30510037SARM gem5 Developers MISCREG_PMCNTENSET, // 223 30610037SARM gem5 Developers MISCREG_PMCNTENCLR, // 224 30710037SARM gem5 Developers MISCREG_PMOVSR, // 225 30810037SARM gem5 Developers MISCREG_PMSWINC, // 226 30910037SARM gem5 Developers MISCREG_PMSELR, // 227 31010037SARM gem5 Developers MISCREG_PMCEID0, // 228 31110037SARM gem5 Developers MISCREG_PMCEID1, // 229 31210037SARM gem5 Developers MISCREG_PMCCNTR, // 230 31310037SARM gem5 Developers MISCREG_PMXEVTYPER, // 231 31410037SARM gem5 Developers MISCREG_PMCCFILTR, // 232 31510037SARM gem5 Developers MISCREG_PMXEVCNTR, // 233 31610037SARM gem5 Developers MISCREG_PMUSERENR, // 234 31710037SARM gem5 Developers MISCREG_PMINTENSET, // 235 31810037SARM gem5 Developers MISCREG_PMINTENCLR, // 236 31910037SARM gem5 Developers MISCREG_PMOVSSET, // 237 32010037SARM gem5 Developers MISCREG_L2CTLR, // 238 32110037SARM gem5 Developers MISCREG_L2ECTLR, // 239 32210037SARM gem5 Developers MISCREG_PRRR, // 240 32310037SARM gem5 Developers MISCREG_PRRR_NS, // 241 32410037SARM gem5 Developers MISCREG_PRRR_S, // 242 32510037SARM gem5 Developers MISCREG_MAIR0, // 243 32610037SARM gem5 Developers MISCREG_MAIR0_NS, // 244 32710037SARM gem5 Developers MISCREG_MAIR0_S, // 245 32810037SARM gem5 Developers MISCREG_NMRR, // 246 32910037SARM gem5 Developers MISCREG_NMRR_NS, // 247 33010037SARM gem5 Developers MISCREG_NMRR_S, // 248 33110037SARM gem5 Developers MISCREG_MAIR1, // 249 33210037SARM gem5 Developers MISCREG_MAIR1_NS, // 250 33310037SARM gem5 Developers MISCREG_MAIR1_S, // 251 33410037SARM gem5 Developers MISCREG_AMAIR0, // 252 33510037SARM gem5 Developers MISCREG_AMAIR0_NS, // 253 33610037SARM gem5 Developers MISCREG_AMAIR0_S, // 254 33710037SARM gem5 Developers MISCREG_AMAIR1, // 255 33810037SARM gem5 Developers MISCREG_AMAIR1_NS, // 256 33910037SARM gem5 Developers MISCREG_AMAIR1_S, // 257 34010037SARM gem5 Developers MISCREG_HMAIR0, // 258 34110037SARM gem5 Developers MISCREG_HMAIR1, // 259 34210037SARM gem5 Developers MISCREG_HAMAIR0, // 260 34310037SARM gem5 Developers MISCREG_HAMAIR1, // 261 34410037SARM gem5 Developers MISCREG_VBAR, // 262 34510037SARM gem5 Developers MISCREG_VBAR_NS, // 263 34610037SARM gem5 Developers MISCREG_VBAR_S, // 264 34710037SARM gem5 Developers MISCREG_MVBAR, // 265 34810037SARM gem5 Developers MISCREG_RMR, // 266 34910037SARM gem5 Developers MISCREG_ISR, // 267 35010037SARM gem5 Developers MISCREG_HVBAR, // 268 35110037SARM gem5 Developers MISCREG_FCSEIDR, // 269 35210037SARM gem5 Developers MISCREG_CONTEXTIDR, // 270 35310037SARM gem5 Developers MISCREG_CONTEXTIDR_NS, // 271 35410037SARM gem5 Developers MISCREG_CONTEXTIDR_S, // 272 35510037SARM gem5 Developers MISCREG_TPIDRURW, // 273 35610037SARM gem5 Developers MISCREG_TPIDRURW_NS, // 274 35710037SARM gem5 Developers MISCREG_TPIDRURW_S, // 275 35810037SARM gem5 Developers MISCREG_TPIDRURO, // 276 35910037SARM gem5 Developers MISCREG_TPIDRURO_NS, // 277 36010037SARM gem5 Developers MISCREG_TPIDRURO_S, // 278 36110037SARM gem5 Developers MISCREG_TPIDRPRW, // 279 36210037SARM gem5 Developers MISCREG_TPIDRPRW_NS, // 280 36310037SARM gem5 Developers MISCREG_TPIDRPRW_S, // 281 36410037SARM gem5 Developers MISCREG_HTPIDR, // 282 36510037SARM gem5 Developers MISCREG_CNTFRQ, // 283 36610037SARM gem5 Developers MISCREG_CNTKCTL, // 284 36710037SARM gem5 Developers MISCREG_CNTP_TVAL, // 285 36810037SARM gem5 Developers MISCREG_CNTP_TVAL_NS, // 286 36910037SARM gem5 Developers MISCREG_CNTP_TVAL_S, // 287 37010037SARM gem5 Developers MISCREG_CNTP_CTL, // 288 37110037SARM gem5 Developers MISCREG_CNTP_CTL_NS, // 289 37210037SARM gem5 Developers MISCREG_CNTP_CTL_S, // 290 37310037SARM gem5 Developers MISCREG_CNTV_TVAL, // 291 37410037SARM gem5 Developers MISCREG_CNTV_CTL, // 292 37510037SARM gem5 Developers MISCREG_CNTHCTL, // 293 37610037SARM gem5 Developers MISCREG_CNTHP_TVAL, // 294 37710037SARM gem5 Developers MISCREG_CNTHP_CTL, // 295 37810037SARM gem5 Developers MISCREG_IL1DATA0, // 296 37910037SARM gem5 Developers MISCREG_IL1DATA1, // 297 38010037SARM gem5 Developers MISCREG_IL1DATA2, // 298 38110037SARM gem5 Developers MISCREG_IL1DATA3, // 299 38210037SARM gem5 Developers MISCREG_DL1DATA0, // 300 38310037SARM gem5 Developers MISCREG_DL1DATA1, // 301 38410037SARM gem5 Developers MISCREG_DL1DATA2, // 302 38510037SARM gem5 Developers MISCREG_DL1DATA3, // 303 38610037SARM gem5 Developers MISCREG_DL1DATA4, // 304 38710037SARM gem5 Developers MISCREG_RAMINDEX, // 305 38810037SARM gem5 Developers MISCREG_L2ACTLR, // 306 38910037SARM gem5 Developers MISCREG_CBAR, // 307 39010037SARM gem5 Developers MISCREG_HTTBR, // 308 39110037SARM gem5 Developers MISCREG_VTTBR, // 309 39210037SARM gem5 Developers MISCREG_CNTPCT, // 310 39310037SARM gem5 Developers MISCREG_CNTVCT, // 311 39410037SARM gem5 Developers MISCREG_CNTP_CVAL, // 312 39510037SARM gem5 Developers MISCREG_CNTP_CVAL_NS, // 313 39610037SARM gem5 Developers MISCREG_CNTP_CVAL_S, // 314 39710037SARM gem5 Developers MISCREG_CNTV_CVAL, // 315 39810037SARM gem5 Developers MISCREG_CNTVOFF, // 316 39910037SARM gem5 Developers MISCREG_CNTHP_CVAL, // 317 40010037SARM gem5 Developers MISCREG_CPUMERRSR, // 318 40110037SARM gem5 Developers MISCREG_L2MERRSR, // 319 4027259Sgblack@eecs.umich.edu 40310037SARM gem5 Developers // AArch64 registers (Op0=2) 40410037SARM gem5 Developers MISCREG_MDCCINT_EL1, // 320 40510037SARM gem5 Developers MISCREG_OSDTRRX_EL1, // 321 40610037SARM gem5 Developers MISCREG_MDSCR_EL1, // 322 40710037SARM gem5 Developers MISCREG_OSDTRTX_EL1, // 323 40810037SARM gem5 Developers MISCREG_OSECCR_EL1, // 324 40910037SARM gem5 Developers MISCREG_DBGBVR0_EL1, // 325 41010037SARM gem5 Developers MISCREG_DBGBVR1_EL1, // 326 41110037SARM gem5 Developers MISCREG_DBGBVR2_EL1, // 327 41210037SARM gem5 Developers MISCREG_DBGBVR3_EL1, // 328 41310037SARM gem5 Developers MISCREG_DBGBVR4_EL1, // 329 41410037SARM gem5 Developers MISCREG_DBGBVR5_EL1, // 330 41510037SARM gem5 Developers MISCREG_DBGBCR0_EL1, // 331 41610037SARM gem5 Developers MISCREG_DBGBCR1_EL1, // 332 41710037SARM gem5 Developers MISCREG_DBGBCR2_EL1, // 333 41810037SARM gem5 Developers MISCREG_DBGBCR3_EL1, // 334 41910037SARM gem5 Developers MISCREG_DBGBCR4_EL1, // 335 42010037SARM gem5 Developers MISCREG_DBGBCR5_EL1, // 336 42110037SARM gem5 Developers MISCREG_DBGWVR0_EL1, // 337 42210037SARM gem5 Developers MISCREG_DBGWVR1_EL1, // 338 42310037SARM gem5 Developers MISCREG_DBGWVR2_EL1, // 339 42410037SARM gem5 Developers MISCREG_DBGWVR3_EL1, // 340 42510037SARM gem5 Developers MISCREG_DBGWCR0_EL1, // 341 42610037SARM gem5 Developers MISCREG_DBGWCR1_EL1, // 342 42710037SARM gem5 Developers MISCREG_DBGWCR2_EL1, // 343 42810037SARM gem5 Developers MISCREG_DBGWCR3_EL1, // 344 42910037SARM gem5 Developers MISCREG_MDCCSR_EL0, // 345 43010037SARM gem5 Developers MISCREG_MDDTR_EL0, // 346 43110037SARM gem5 Developers MISCREG_MDDTRTX_EL0, // 347 43210037SARM gem5 Developers MISCREG_MDDTRRX_EL0, // 348 43310037SARM gem5 Developers MISCREG_DBGVCR32_EL2, // 349 43410037SARM gem5 Developers MISCREG_MDRAR_EL1, // 350 43510037SARM gem5 Developers MISCREG_OSLAR_EL1, // 351 43610037SARM gem5 Developers MISCREG_OSLSR_EL1, // 352 43710037SARM gem5 Developers MISCREG_OSDLR_EL1, // 353 43810037SARM gem5 Developers MISCREG_DBGPRCR_EL1, // 354 43910037SARM gem5 Developers MISCREG_DBGCLAIMSET_EL1, // 355 44010037SARM gem5 Developers MISCREG_DBGCLAIMCLR_EL1, // 356 44110037SARM gem5 Developers MISCREG_DBGAUTHSTATUS_EL1, // 357 44210037SARM gem5 Developers MISCREG_TEECR32_EL1, // 358 44310037SARM gem5 Developers MISCREG_TEEHBR32_EL1, // 359 4447259Sgblack@eecs.umich.edu 44510037SARM gem5 Developers // AArch64 registers (Op0=1,3) 44610037SARM gem5 Developers MISCREG_MIDR_EL1, // 360 44710037SARM gem5 Developers MISCREG_MPIDR_EL1, // 361 44810037SARM gem5 Developers MISCREG_REVIDR_EL1, // 362 44910037SARM gem5 Developers MISCREG_ID_PFR0_EL1, // 363 45010037SARM gem5 Developers MISCREG_ID_PFR1_EL1, // 364 45110037SARM gem5 Developers MISCREG_ID_DFR0_EL1, // 365 45210037SARM gem5 Developers MISCREG_ID_AFR0_EL1, // 366 45310037SARM gem5 Developers MISCREG_ID_MMFR0_EL1, // 367 45410037SARM gem5 Developers MISCREG_ID_MMFR1_EL1, // 368 45510037SARM gem5 Developers MISCREG_ID_MMFR2_EL1, // 369 45610037SARM gem5 Developers MISCREG_ID_MMFR3_EL1, // 370 45710037SARM gem5 Developers MISCREG_ID_ISAR0_EL1, // 371 45810037SARM gem5 Developers MISCREG_ID_ISAR1_EL1, // 372 45910037SARM gem5 Developers MISCREG_ID_ISAR2_EL1, // 373 46010037SARM gem5 Developers MISCREG_ID_ISAR3_EL1, // 374 46110037SARM gem5 Developers MISCREG_ID_ISAR4_EL1, // 375 46210037SARM gem5 Developers MISCREG_ID_ISAR5_EL1, // 376 46310037SARM gem5 Developers MISCREG_MVFR0_EL1, // 377 46410037SARM gem5 Developers MISCREG_MVFR1_EL1, // 378 46510037SARM gem5 Developers MISCREG_MVFR2_EL1, // 379 46610037SARM gem5 Developers MISCREG_ID_AA64PFR0_EL1, // 380 46710037SARM gem5 Developers MISCREG_ID_AA64PFR1_EL1, // 381 46810037SARM gem5 Developers MISCREG_ID_AA64DFR0_EL1, // 382 46910037SARM gem5 Developers MISCREG_ID_AA64DFR1_EL1, // 383 47010037SARM gem5 Developers MISCREG_ID_AA64AFR0_EL1, // 384 47110037SARM gem5 Developers MISCREG_ID_AA64AFR1_EL1, // 385 47210037SARM gem5 Developers MISCREG_ID_AA64ISAR0_EL1, // 386 47310037SARM gem5 Developers MISCREG_ID_AA64ISAR1_EL1, // 387 47410037SARM gem5 Developers MISCREG_ID_AA64MMFR0_EL1, // 388 47510037SARM gem5 Developers MISCREG_ID_AA64MMFR1_EL1, // 389 47610037SARM gem5 Developers MISCREG_CCSIDR_EL1, // 390 47710037SARM gem5 Developers MISCREG_CLIDR_EL1, // 391 47810037SARM gem5 Developers MISCREG_AIDR_EL1, // 392 47910037SARM gem5 Developers MISCREG_CSSELR_EL1, // 393 48010037SARM gem5 Developers MISCREG_CTR_EL0, // 394 48110037SARM gem5 Developers MISCREG_DCZID_EL0, // 395 48210037SARM gem5 Developers MISCREG_VPIDR_EL2, // 396 48310037SARM gem5 Developers MISCREG_VMPIDR_EL2, // 397 48410037SARM gem5 Developers MISCREG_SCTLR_EL1, // 398 48510037SARM gem5 Developers MISCREG_ACTLR_EL1, // 399 48610037SARM gem5 Developers MISCREG_CPACR_EL1, // 400 48710037SARM gem5 Developers MISCREG_SCTLR_EL2, // 401 48810037SARM gem5 Developers MISCREG_ACTLR_EL2, // 402 48910037SARM gem5 Developers MISCREG_HCR_EL2, // 403 49010037SARM gem5 Developers MISCREG_MDCR_EL2, // 404 49110037SARM gem5 Developers MISCREG_CPTR_EL2, // 405 49210037SARM gem5 Developers MISCREG_HSTR_EL2, // 406 49310037SARM gem5 Developers MISCREG_HACR_EL2, // 407 49410037SARM gem5 Developers MISCREG_SCTLR_EL3, // 408 49510037SARM gem5 Developers MISCREG_ACTLR_EL3, // 409 49610037SARM gem5 Developers MISCREG_SCR_EL3, // 410 49710037SARM gem5 Developers MISCREG_SDER32_EL3, // 411 49810037SARM gem5 Developers MISCREG_CPTR_EL3, // 412 49910037SARM gem5 Developers MISCREG_MDCR_EL3, // 413 50010037SARM gem5 Developers MISCREG_TTBR0_EL1, // 414 50110037SARM gem5 Developers MISCREG_TTBR1_EL1, // 415 50210037SARM gem5 Developers MISCREG_TCR_EL1, // 416 50310037SARM gem5 Developers MISCREG_TTBR0_EL2, // 417 50410037SARM gem5 Developers MISCREG_TCR_EL2, // 418 50510037SARM gem5 Developers MISCREG_VTTBR_EL2, // 419 50610037SARM gem5 Developers MISCREG_VTCR_EL2, // 420 50710037SARM gem5 Developers MISCREG_TTBR0_EL3, // 421 50810037SARM gem5 Developers MISCREG_TCR_EL3, // 422 50910037SARM gem5 Developers MISCREG_DACR32_EL2, // 423 51010037SARM gem5 Developers MISCREG_SPSR_EL1, // 424 51110037SARM gem5 Developers MISCREG_ELR_EL1, // 425 51210037SARM gem5 Developers MISCREG_SP_EL0, // 426 51310037SARM gem5 Developers MISCREG_SPSEL, // 427 51410037SARM gem5 Developers MISCREG_CURRENTEL, // 428 51510037SARM gem5 Developers MISCREG_NZCV, // 429 51610037SARM gem5 Developers MISCREG_DAIF, // 430 51710037SARM gem5 Developers MISCREG_FPCR, // 431 51810037SARM gem5 Developers MISCREG_FPSR, // 432 51910037SARM gem5 Developers MISCREG_DSPSR_EL0, // 433 52010037SARM gem5 Developers MISCREG_DLR_EL0, // 434 52110037SARM gem5 Developers MISCREG_SPSR_EL2, // 435 52210037SARM gem5 Developers MISCREG_ELR_EL2, // 436 52310037SARM gem5 Developers MISCREG_SP_EL1, // 437 52410037SARM gem5 Developers MISCREG_SPSR_IRQ_AA64, // 438 52510037SARM gem5 Developers MISCREG_SPSR_ABT_AA64, // 439 52610037SARM gem5 Developers MISCREG_SPSR_UND_AA64, // 440 52710037SARM gem5 Developers MISCREG_SPSR_FIQ_AA64, // 441 52810037SARM gem5 Developers MISCREG_SPSR_EL3, // 442 52910037SARM gem5 Developers MISCREG_ELR_EL3, // 443 53010037SARM gem5 Developers MISCREG_SP_EL2, // 444 53110037SARM gem5 Developers MISCREG_AFSR0_EL1, // 445 53210037SARM gem5 Developers MISCREG_AFSR1_EL1, // 446 53310037SARM gem5 Developers MISCREG_ESR_EL1, // 447 53410037SARM gem5 Developers MISCREG_IFSR32_EL2, // 448 53510037SARM gem5 Developers MISCREG_AFSR0_EL2, // 449 53610037SARM gem5 Developers MISCREG_AFSR1_EL2, // 450 53710037SARM gem5 Developers MISCREG_ESR_EL2, // 451 53810037SARM gem5 Developers MISCREG_FPEXC32_EL2, // 452 53910037SARM gem5 Developers MISCREG_AFSR0_EL3, // 453 54010037SARM gem5 Developers MISCREG_AFSR1_EL3, // 454 54110037SARM gem5 Developers MISCREG_ESR_EL3, // 455 54210037SARM gem5 Developers MISCREG_FAR_EL1, // 456 54310037SARM gem5 Developers MISCREG_FAR_EL2, // 457 54410037SARM gem5 Developers MISCREG_HPFAR_EL2, // 458 54510037SARM gem5 Developers MISCREG_FAR_EL3, // 459 54610037SARM gem5 Developers MISCREG_IC_IALLUIS, // 460 54710037SARM gem5 Developers MISCREG_PAR_EL1, // 461 54810037SARM gem5 Developers MISCREG_IC_IALLU, // 462 54910037SARM gem5 Developers MISCREG_DC_IVAC_Xt, // 463 55010037SARM gem5 Developers MISCREG_DC_ISW_Xt, // 464 55110037SARM gem5 Developers MISCREG_AT_S1E1R_Xt, // 465 55210037SARM gem5 Developers MISCREG_AT_S1E1W_Xt, // 466 55310037SARM gem5 Developers MISCREG_AT_S1E0R_Xt, // 467 55410037SARM gem5 Developers MISCREG_AT_S1E0W_Xt, // 468 55510037SARM gem5 Developers MISCREG_DC_CSW_Xt, // 469 55610037SARM gem5 Developers MISCREG_DC_CISW_Xt, // 470 55710037SARM gem5 Developers MISCREG_DC_ZVA_Xt, // 471 55810037SARM gem5 Developers MISCREG_IC_IVAU_Xt, // 472 55910037SARM gem5 Developers MISCREG_DC_CVAC_Xt, // 473 56010037SARM gem5 Developers MISCREG_DC_CVAU_Xt, // 474 56110037SARM gem5 Developers MISCREG_DC_CIVAC_Xt, // 475 56210037SARM gem5 Developers MISCREG_AT_S1E2R_Xt, // 476 56310037SARM gem5 Developers MISCREG_AT_S1E2W_Xt, // 477 56410037SARM gem5 Developers MISCREG_AT_S12E1R_Xt, // 478 56510037SARM gem5 Developers MISCREG_AT_S12E1W_Xt, // 479 56610037SARM gem5 Developers MISCREG_AT_S12E0R_Xt, // 480 56710037SARM gem5 Developers MISCREG_AT_S12E0W_Xt, // 481 56810037SARM gem5 Developers MISCREG_AT_S1E3R_Xt, // 482 56910037SARM gem5 Developers MISCREG_AT_S1E3W_Xt, // 483 57010037SARM gem5 Developers MISCREG_TLBI_VMALLE1IS, // 484 57110037SARM gem5 Developers MISCREG_TLBI_VAE1IS_Xt, // 485 57210037SARM gem5 Developers MISCREG_TLBI_ASIDE1IS_Xt, // 486 57310037SARM gem5 Developers MISCREG_TLBI_VAAE1IS_Xt, // 487 57410037SARM gem5 Developers MISCREG_TLBI_VALE1IS_Xt, // 488 57510037SARM gem5 Developers MISCREG_TLBI_VAALE1IS_Xt, // 489 57610037SARM gem5 Developers MISCREG_TLBI_VMALLE1, // 490 57710037SARM gem5 Developers MISCREG_TLBI_VAE1_Xt, // 491 57810037SARM gem5 Developers MISCREG_TLBI_ASIDE1_Xt, // 492 57910037SARM gem5 Developers MISCREG_TLBI_VAAE1_Xt, // 493 58010037SARM gem5 Developers MISCREG_TLBI_VALE1_Xt, // 494 58110037SARM gem5 Developers MISCREG_TLBI_VAALE1_Xt, // 495 58210037SARM gem5 Developers MISCREG_TLBI_IPAS2E1IS_Xt, // 496 58310037SARM gem5 Developers MISCREG_TLBI_IPAS2LE1IS_Xt, // 497 58410037SARM gem5 Developers MISCREG_TLBI_ALLE2IS, // 498 58510037SARM gem5 Developers MISCREG_TLBI_VAE2IS_Xt, // 499 58610037SARM gem5 Developers MISCREG_TLBI_ALLE1IS, // 500 58710037SARM gem5 Developers MISCREG_TLBI_VALE2IS_Xt, // 501 58810037SARM gem5 Developers MISCREG_TLBI_VMALLS12E1IS, // 502 58910037SARM gem5 Developers MISCREG_TLBI_IPAS2E1_Xt, // 503 59010037SARM gem5 Developers MISCREG_TLBI_IPAS2LE1_Xt, // 504 59110037SARM gem5 Developers MISCREG_TLBI_ALLE2, // 505 59210037SARM gem5 Developers MISCREG_TLBI_VAE2_Xt, // 506 59310037SARM gem5 Developers MISCREG_TLBI_ALLE1, // 507 59410037SARM gem5 Developers MISCREG_TLBI_VALE2_Xt, // 508 59510037SARM gem5 Developers MISCREG_TLBI_VMALLS12E1, // 509 59610037SARM gem5 Developers MISCREG_TLBI_ALLE3IS, // 510 59710037SARM gem5 Developers MISCREG_TLBI_VAE3IS_Xt, // 511 59810037SARM gem5 Developers MISCREG_TLBI_VALE3IS_Xt, // 512 59910037SARM gem5 Developers MISCREG_TLBI_ALLE3, // 513 60010037SARM gem5 Developers MISCREG_TLBI_VAE3_Xt, // 514 60110037SARM gem5 Developers MISCREG_TLBI_VALE3_Xt, // 515 60210037SARM gem5 Developers MISCREG_PMINTENSET_EL1, // 516 60310037SARM gem5 Developers MISCREG_PMINTENCLR_EL1, // 517 60410037SARM gem5 Developers MISCREG_PMCR_EL0, // 518 60510037SARM gem5 Developers MISCREG_PMCNTENSET_EL0, // 519 60610037SARM gem5 Developers MISCREG_PMCNTENCLR_EL0, // 520 60710037SARM gem5 Developers MISCREG_PMOVSCLR_EL0, // 521 60810037SARM gem5 Developers MISCREG_PMSWINC_EL0, // 522 60910037SARM gem5 Developers MISCREG_PMSELR_EL0, // 523 61010037SARM gem5 Developers MISCREG_PMCEID0_EL0, // 524 61110037SARM gem5 Developers MISCREG_PMCEID1_EL0, // 525 61210037SARM gem5 Developers MISCREG_PMCCNTR_EL0, // 526 61310037SARM gem5 Developers MISCREG_PMXEVTYPER_EL0, // 527 61410037SARM gem5 Developers MISCREG_PMCCFILTR_EL0, // 528 61510037SARM gem5 Developers MISCREG_PMXEVCNTR_EL0, // 529 61610037SARM gem5 Developers MISCREG_PMUSERENR_EL0, // 530 61710037SARM gem5 Developers MISCREG_PMOVSSET_EL0, // 531 61810037SARM gem5 Developers MISCREG_MAIR_EL1, // 532 61910037SARM gem5 Developers MISCREG_AMAIR_EL1, // 533 62010037SARM gem5 Developers MISCREG_MAIR_EL2, // 534 62110037SARM gem5 Developers MISCREG_AMAIR_EL2, // 535 62210037SARM gem5 Developers MISCREG_MAIR_EL3, // 536 62310037SARM gem5 Developers MISCREG_AMAIR_EL3, // 537 62410037SARM gem5 Developers MISCREG_L2CTLR_EL1, // 538 62510037SARM gem5 Developers MISCREG_L2ECTLR_EL1, // 539 62610037SARM gem5 Developers MISCREG_VBAR_EL1, // 540 62710037SARM gem5 Developers MISCREG_RVBAR_EL1, // 541 62810037SARM gem5 Developers MISCREG_ISR_EL1, // 542 62910037SARM gem5 Developers MISCREG_VBAR_EL2, // 543 63010037SARM gem5 Developers MISCREG_RVBAR_EL2, // 544 63110037SARM gem5 Developers MISCREG_VBAR_EL3, // 545 63210037SARM gem5 Developers MISCREG_RVBAR_EL3, // 546 63310037SARM gem5 Developers MISCREG_RMR_EL3, // 547 63410037SARM gem5 Developers MISCREG_CONTEXTIDR_EL1, // 548 63510037SARM gem5 Developers MISCREG_TPIDR_EL1, // 549 63610037SARM gem5 Developers MISCREG_TPIDR_EL0, // 550 63710037SARM gem5 Developers MISCREG_TPIDRRO_EL0, // 551 63810037SARM gem5 Developers MISCREG_TPIDR_EL2, // 552 63910037SARM gem5 Developers MISCREG_TPIDR_EL3, // 553 64010037SARM gem5 Developers MISCREG_CNTKCTL_EL1, // 554 64110037SARM gem5 Developers MISCREG_CNTFRQ_EL0, // 555 64210037SARM gem5 Developers MISCREG_CNTPCT_EL0, // 556 64310037SARM gem5 Developers MISCREG_CNTVCT_EL0, // 557 64410037SARM gem5 Developers MISCREG_CNTP_TVAL_EL0, // 558 64510037SARM gem5 Developers MISCREG_CNTP_CTL_EL0, // 559 64610037SARM gem5 Developers MISCREG_CNTP_CVAL_EL0, // 560 64710037SARM gem5 Developers MISCREG_CNTV_TVAL_EL0, // 561 64810037SARM gem5 Developers MISCREG_CNTV_CTL_EL0, // 562 64910037SARM gem5 Developers MISCREG_CNTV_CVAL_EL0, // 563 65010037SARM gem5 Developers MISCREG_PMEVCNTR0_EL0, // 564 65110037SARM gem5 Developers MISCREG_PMEVCNTR1_EL0, // 565 65210037SARM gem5 Developers MISCREG_PMEVCNTR2_EL0, // 566 65310037SARM gem5 Developers MISCREG_PMEVCNTR3_EL0, // 567 65410037SARM gem5 Developers MISCREG_PMEVCNTR4_EL0, // 568 65510037SARM gem5 Developers MISCREG_PMEVCNTR5_EL0, // 569 65610037SARM gem5 Developers MISCREG_PMEVTYPER0_EL0, // 570 65710037SARM gem5 Developers MISCREG_PMEVTYPER1_EL0, // 571 65810037SARM gem5 Developers MISCREG_PMEVTYPER2_EL0, // 572 65910037SARM gem5 Developers MISCREG_PMEVTYPER3_EL0, // 573 66010037SARM gem5 Developers MISCREG_PMEVTYPER4_EL0, // 574 66110037SARM gem5 Developers MISCREG_PMEVTYPER5_EL0, // 575 66210037SARM gem5 Developers MISCREG_CNTVOFF_EL2, // 576 66310037SARM gem5 Developers MISCREG_CNTHCTL_EL2, // 577 66410037SARM gem5 Developers MISCREG_CNTHP_TVAL_EL2, // 578 66510037SARM gem5 Developers MISCREG_CNTHP_CTL_EL2, // 579 66610037SARM gem5 Developers MISCREG_CNTHP_CVAL_EL2, // 580 66710037SARM gem5 Developers MISCREG_CNTPS_TVAL_EL1, // 581 66810037SARM gem5 Developers MISCREG_CNTPS_CTL_EL1, // 582 66910037SARM gem5 Developers MISCREG_CNTPS_CVAL_EL1, // 583 67010037SARM gem5 Developers MISCREG_IL1DATA0_EL1, // 584 67110037SARM gem5 Developers MISCREG_IL1DATA1_EL1, // 585 67210037SARM gem5 Developers MISCREG_IL1DATA2_EL1, // 586 67310037SARM gem5 Developers MISCREG_IL1DATA3_EL1, // 587 67410037SARM gem5 Developers MISCREG_DL1DATA0_EL1, // 588 67510037SARM gem5 Developers MISCREG_DL1DATA1_EL1, // 589 67610037SARM gem5 Developers MISCREG_DL1DATA2_EL1, // 590 67710037SARM gem5 Developers MISCREG_DL1DATA3_EL1, // 591 67810037SARM gem5 Developers MISCREG_DL1DATA4_EL1, // 592 67910037SARM gem5 Developers MISCREG_L2ACTLR_EL1, // 593 68010037SARM gem5 Developers MISCREG_CPUACTLR_EL1, // 594 68110037SARM gem5 Developers MISCREG_CPUECTLR_EL1, // 595 68210037SARM gem5 Developers MISCREG_CPUMERRSR_EL1, // 596 68310037SARM gem5 Developers MISCREG_L2MERRSR_EL1, // 597 68410037SARM gem5 Developers MISCREG_CBAR_EL1, // 598 6857259Sgblack@eecs.umich.edu 68610037SARM gem5 Developers // Dummy registers 68710037SARM gem5 Developers MISCREG_NOP, // 599 68810037SARM gem5 Developers MISCREG_RAZ, // 600 68910037SARM gem5 Developers MISCREG_CP14_UNIMPL, // 601 69010037SARM gem5 Developers MISCREG_CP15_UNIMPL, // 602 69110037SARM gem5 Developers MISCREG_A64_UNIMPL, // 603 69210037SARM gem5 Developers MISCREG_UNKNOWN, // 604 69310037SARM gem5 Developers 69410037SARM gem5 Developers NUM_MISCREGS // 605 6956261Sgblack@eecs.umich.edu }; 6966261Sgblack@eecs.umich.edu 69710037SARM gem5 Developers enum MiscRegInfo { 69810037SARM gem5 Developers MISCREG_IMPLEMENTED, 69910037SARM gem5 Developers MISCREG_WARN_NOT_FAIL, // If MISCREG_IMPLEMENTED is deasserted, it 70010037SARM gem5 Developers // tells whether the instruction should raise a 70110037SARM gem5 Developers // warning or fail 70210037SARM gem5 Developers MISCREG_MUTEX, // True if the register corresponds to a pair of 70310037SARM gem5 Developers // mutually exclusive registers 70410037SARM gem5 Developers MISCREG_BANKED, // True if the register is banked between the two 70510037SARM gem5 Developers // security states, and this is the parent node of the 70610037SARM gem5 Developers // two banked registers 70710037SARM gem5 Developers MISCREG_BANKED_CHILD, // The entry is one of the child registers that 70810037SARM gem5 Developers // forms a banked set of regs (along with the 70910037SARM gem5 Developers // other child regs) 71010037SARM gem5 Developers 71110037SARM gem5 Developers // Access permissions 71210037SARM gem5 Developers // User mode 71310037SARM gem5 Developers MISCREG_USR_NS_RD, 71410037SARM gem5 Developers MISCREG_USR_NS_WR, 71510037SARM gem5 Developers MISCREG_USR_S_RD, 71610037SARM gem5 Developers MISCREG_USR_S_WR, 71710037SARM gem5 Developers // Privileged modes other than hypervisor or monitor 71810037SARM gem5 Developers MISCREG_PRI_NS_RD, 71910037SARM gem5 Developers MISCREG_PRI_NS_WR, 72010037SARM gem5 Developers MISCREG_PRI_S_RD, 72110037SARM gem5 Developers MISCREG_PRI_S_WR, 72210037SARM gem5 Developers // Hypervisor mode 72310037SARM gem5 Developers MISCREG_HYP_RD, 72410037SARM gem5 Developers MISCREG_HYP_WR, 72510037SARM gem5 Developers // Monitor mode, SCR.NS == 0 72610037SARM gem5 Developers MISCREG_MON_NS0_RD, 72710037SARM gem5 Developers MISCREG_MON_NS0_WR, 72810037SARM gem5 Developers // Monitor mode, SCR.NS == 1 72910037SARM gem5 Developers MISCREG_MON_NS1_RD, 73010037SARM gem5 Developers MISCREG_MON_NS1_WR, 73110037SARM gem5 Developers 73210037SARM gem5 Developers NUM_MISCREG_INFOS 73310037SARM gem5 Developers }; 73410037SARM gem5 Developers 73510037SARM gem5 Developers extern std::bitset<NUM_MISCREG_INFOS> miscRegInfo[NUM_MISCREGS]; 73610037SARM gem5 Developers 73710037SARM gem5 Developers // Decodes 32-bit CP14 registers accessible through MCR/MRC instructions 7388868SMatt.Horsnell@arm.com MiscRegIndex decodeCP14Reg(unsigned crn, unsigned opc1, 7398868SMatt.Horsnell@arm.com unsigned crm, unsigned opc2); 74010037SARM gem5 Developers MiscRegIndex decodeAArch64SysReg(unsigned op0, unsigned op1, 74110037SARM gem5 Developers unsigned crn, unsigned crm, 74210037SARM gem5 Developers unsigned op2); 74310037SARM gem5 Developers // Whether a particular AArch64 system register is -always- read only. 74410037SARM gem5 Developers bool aarch64SysRegReadOnly(MiscRegIndex miscReg); 7458868SMatt.Horsnell@arm.com 74610037SARM gem5 Developers // Decodes 32-bit CP15 registers accessible through MCR/MRC instructions 7477259Sgblack@eecs.umich.edu MiscRegIndex decodeCP15Reg(unsigned crn, unsigned opc1, 7487259Sgblack@eecs.umich.edu unsigned crm, unsigned opc2); 7497259Sgblack@eecs.umich.edu 75010037SARM gem5 Developers // Decodes 64-bit CP15 registers accessible through MCRR/MRRC instructions 75110037SARM gem5 Developers MiscRegIndex decodeCP15Reg64(unsigned crm, unsigned opc1); 75210037SARM gem5 Developers 7538868SMatt.Horsnell@arm.com 7549256SAndreas.Sandberg@arm.com const char * const miscRegName[] = { 75510037SARM gem5 Developers "cpsr", 75610037SARM gem5 Developers "spsr", 75710037SARM gem5 Developers "spsr_fiq", 75810037SARM gem5 Developers "spsr_irq", 75910037SARM gem5 Developers "spsr_svc", 76010037SARM gem5 Developers "spsr_mon", 76110037SARM gem5 Developers "spsr_abt", 76210037SARM gem5 Developers "spsr_hyp", 76310037SARM gem5 Developers "spsr_und", 76410037SARM gem5 Developers "elr_hyp", 76510037SARM gem5 Developers "fpsid", 76610037SARM gem5 Developers "fpscr", 76710037SARM gem5 Developers "mvfr1", 76810037SARM gem5 Developers "mvfr0", 76910037SARM gem5 Developers "fpexc", 77010037SARM gem5 Developers 77110037SARM gem5 Developers // Helper registers 77210037SARM gem5 Developers "cpsr_mode", 77310037SARM gem5 Developers "cpsr_q", 77410037SARM gem5 Developers "fpscr_exc", 77510037SARM gem5 Developers "fpscr_qc", 77610037SARM gem5 Developers "lockaddr", 77710037SARM gem5 Developers "lockflag", 77810037SARM gem5 Developers "prrr_mair0", 77910037SARM gem5 Developers "prrr_mair0_ns", 78010037SARM gem5 Developers "prrr_mair0_s", 78110037SARM gem5 Developers "nmrr_mair1", 78210037SARM gem5 Developers "nmrr_mair1_ns", 78310037SARM gem5 Developers "nmrr_mair1_s", 78410037SARM gem5 Developers "pmxevtyper_pmccfiltr", 78510037SARM gem5 Developers "sctlr_rst", 78610037SARM gem5 Developers "sev_mailbox", 78710037SARM gem5 Developers 78810037SARM gem5 Developers // AArch32 CP14 registers 78910037SARM gem5 Developers "dbgdidr", 79010037SARM gem5 Developers "dbgdscrint", 79110037SARM gem5 Developers "dbgdccint", 79210037SARM gem5 Developers "dbgdtrtxint", 79310037SARM gem5 Developers "dbgdtrrxint", 79410037SARM gem5 Developers "dbgwfar", 79510037SARM gem5 Developers "dbgvcr", 79610037SARM gem5 Developers "dbgdtrrxext", 79710037SARM gem5 Developers "dbgdscrext", 79810037SARM gem5 Developers "dbgdtrtxext", 79910037SARM gem5 Developers "dbgoseccr", 80010037SARM gem5 Developers "dbgbvr0", 80110037SARM gem5 Developers "dbgbvr1", 80210037SARM gem5 Developers "dbgbvr2", 80310037SARM gem5 Developers "dbgbvr3", 80410037SARM gem5 Developers "dbgbvr4", 80510037SARM gem5 Developers "dbgbvr5", 80610037SARM gem5 Developers "dbgbcr0", 80710037SARM gem5 Developers "dbgbcr1", 80810037SARM gem5 Developers "dbgbcr2", 80910037SARM gem5 Developers "dbgbcr3", 81010037SARM gem5 Developers "dbgbcr4", 81110037SARM gem5 Developers "dbgbcr5", 81210037SARM gem5 Developers "dbgwvr0", 81310037SARM gem5 Developers "dbgwvr1", 81410037SARM gem5 Developers "dbgwvr2", 81510037SARM gem5 Developers "dbgwvr3", 81610037SARM gem5 Developers "dbgwcr0", 81710037SARM gem5 Developers "dbgwcr1", 81810037SARM gem5 Developers "dbgwcr2", 81910037SARM gem5 Developers "dbgwcr3", 82010037SARM gem5 Developers "dbgdrar", 82110037SARM gem5 Developers "dbgbxvr4", 82210037SARM gem5 Developers "dbgbxvr5", 82310037SARM gem5 Developers "dbgoslar", 82410037SARM gem5 Developers "dbgoslsr", 82510037SARM gem5 Developers "dbgosdlr", 82610037SARM gem5 Developers "dbgprcr", 82710037SARM gem5 Developers "dbgdsar", 82810037SARM gem5 Developers "dbgclaimset", 82910037SARM gem5 Developers "dbgclaimclr", 83010037SARM gem5 Developers "dbgauthstatus", 83110037SARM gem5 Developers "dbgdevid2", 83210037SARM gem5 Developers "dbgdevid1", 83310037SARM gem5 Developers "dbgdevid0", 83410037SARM gem5 Developers "teecr", 83510037SARM gem5 Developers "jidr", 83610037SARM gem5 Developers "teehbr", 83710037SARM gem5 Developers "joscr", 83810037SARM gem5 Developers "jmcr", 83910037SARM gem5 Developers 84010037SARM gem5 Developers // AArch32 CP15 registers 84110037SARM gem5 Developers "midr", 84210037SARM gem5 Developers "ctr", 84310037SARM gem5 Developers "tcmtr", 84410037SARM gem5 Developers "tlbtr", 84510037SARM gem5 Developers "mpidr", 84610037SARM gem5 Developers "revidr", 84710037SARM gem5 Developers "id_pfr0", 84810037SARM gem5 Developers "id_pfr1", 84910037SARM gem5 Developers "id_dfr0", 85010037SARM gem5 Developers "id_afr0", 85110037SARM gem5 Developers "id_mmfr0", 85210037SARM gem5 Developers "id_mmfr1", 85310037SARM gem5 Developers "id_mmfr2", 85410037SARM gem5 Developers "id_mmfr3", 85510037SARM gem5 Developers "id_isar0", 85610037SARM gem5 Developers "id_isar1", 85710037SARM gem5 Developers "id_isar2", 85810037SARM gem5 Developers "id_isar3", 85910037SARM gem5 Developers "id_isar4", 86010037SARM gem5 Developers "id_isar5", 86110037SARM gem5 Developers "ccsidr", 86210037SARM gem5 Developers "clidr", 86310037SARM gem5 Developers "aidr", 86410037SARM gem5 Developers "csselr", 86510037SARM gem5 Developers "csselr_ns", 86610037SARM gem5 Developers "csselr_s", 86710037SARM gem5 Developers "vpidr", 86810037SARM gem5 Developers "vmpidr", 86910037SARM gem5 Developers "sctlr", 87010037SARM gem5 Developers "sctlr_ns", 87110037SARM gem5 Developers "sctlr_s", 87210037SARM gem5 Developers "actlr", 87310037SARM gem5 Developers "actlr_ns", 87410037SARM gem5 Developers "actlr_s", 87510037SARM gem5 Developers "cpacr", 87610037SARM gem5 Developers "scr", 87710037SARM gem5 Developers "sder", 87810037SARM gem5 Developers "nsacr", 87910037SARM gem5 Developers "hsctlr", 88010037SARM gem5 Developers "hactlr", 88110037SARM gem5 Developers "hcr", 88210037SARM gem5 Developers "hdcr", 88310037SARM gem5 Developers "hcptr", 88410037SARM gem5 Developers "hstr", 88510037SARM gem5 Developers "hacr", 88610037SARM gem5 Developers "ttbr0", 88710037SARM gem5 Developers "ttbr0_ns", 88810037SARM gem5 Developers "ttbr0_s", 88910037SARM gem5 Developers "ttbr1", 89010037SARM gem5 Developers "ttbr1_ns", 89110037SARM gem5 Developers "ttbr1_s", 89210037SARM gem5 Developers "ttbcr", 89310037SARM gem5 Developers "ttbcr_ns", 89410037SARM gem5 Developers "ttbcr_s", 89510037SARM gem5 Developers "htcr", 89610037SARM gem5 Developers "vtcr", 89710037SARM gem5 Developers "dacr", 89810037SARM gem5 Developers "dacr_ns", 89910037SARM gem5 Developers "dacr_s", 90010037SARM gem5 Developers "dfsr", 90110037SARM gem5 Developers "dfsr_ns", 90210037SARM gem5 Developers "dfsr_s", 90310037SARM gem5 Developers "ifsr", 90410037SARM gem5 Developers "ifsr_ns", 90510037SARM gem5 Developers "ifsr_s", 90610037SARM gem5 Developers "adfsr", 90710037SARM gem5 Developers "adfsr_ns", 90810037SARM gem5 Developers "adfsr_s", 90910037SARM gem5 Developers "aifsr", 91010037SARM gem5 Developers "aifsr_ns", 91110037SARM gem5 Developers "aifsr_s", 91210037SARM gem5 Developers "hadfsr", 91310037SARM gem5 Developers "haifsr", 91410037SARM gem5 Developers "hsr", 91510037SARM gem5 Developers "dfar", 91610037SARM gem5 Developers "dfar_ns", 91710037SARM gem5 Developers "dfar_s", 91810037SARM gem5 Developers "ifar", 91910037SARM gem5 Developers "ifar_ns", 92010037SARM gem5 Developers "ifar_s", 92110037SARM gem5 Developers "hdfar", 92210037SARM gem5 Developers "hifar", 92310037SARM gem5 Developers "hpfar", 92410037SARM gem5 Developers "icialluis", 92510037SARM gem5 Developers "bpiallis", 92610037SARM gem5 Developers "par", 92710037SARM gem5 Developers "par_ns", 92810037SARM gem5 Developers "par_s", 92910037SARM gem5 Developers "iciallu", 93010037SARM gem5 Developers "icimvau", 93110037SARM gem5 Developers "cp15isb", 93210037SARM gem5 Developers "bpiall", 93310037SARM gem5 Developers "bpimva", 93410037SARM gem5 Developers "dcimvac", 93510037SARM gem5 Developers "dcisw", 93610037SARM gem5 Developers "ats1cpr", 93710037SARM gem5 Developers "ats1cpw", 93810037SARM gem5 Developers "ats1cur", 93910037SARM gem5 Developers "ats1cuw", 94010037SARM gem5 Developers "ats12nsopr", 94110037SARM gem5 Developers "ats12nsopw", 94210037SARM gem5 Developers "ats12nsour", 94310037SARM gem5 Developers "ats12nsouw", 94410037SARM gem5 Developers "dccmvac", 94510037SARM gem5 Developers "dccsw", 94610037SARM gem5 Developers "cp15dsb", 94710037SARM gem5 Developers "cp15dmb", 94810037SARM gem5 Developers "dccmvau", 94910037SARM gem5 Developers "dccimvac", 95010037SARM gem5 Developers "dccisw", 95110037SARM gem5 Developers "ats1hr", 95210037SARM gem5 Developers "ats1hw", 95310037SARM gem5 Developers "tlbiallis", 95410037SARM gem5 Developers "tlbimvais", 95510037SARM gem5 Developers "tlbiasidis", 95610037SARM gem5 Developers "tlbimvaais", 95710037SARM gem5 Developers "tlbimvalis", 95810037SARM gem5 Developers "tlbimvaalis", 95910037SARM gem5 Developers "itlbiall", 96010037SARM gem5 Developers "itlbimva", 96110037SARM gem5 Developers "itlbiasid", 96210037SARM gem5 Developers "dtlbiall", 96310037SARM gem5 Developers "dtlbimva", 96410037SARM gem5 Developers "dtlbiasid", 96510037SARM gem5 Developers "tlbiall", 96610037SARM gem5 Developers "tlbimva", 96710037SARM gem5 Developers "tlbiasid", 96810037SARM gem5 Developers "tlbimvaa", 96910037SARM gem5 Developers "tlbimval", 97010037SARM gem5 Developers "tlbimvaal", 97110037SARM gem5 Developers "tlbiipas2is", 97210037SARM gem5 Developers "tlbiipas2lis", 97310037SARM gem5 Developers "tlbiallhis", 97410037SARM gem5 Developers "tlbimvahis", 97510037SARM gem5 Developers "tlbiallnsnhis", 97610037SARM gem5 Developers "tlbimvalhis", 97710037SARM gem5 Developers "tlbiipas2", 97810037SARM gem5 Developers "tlbiipas2l", 97910037SARM gem5 Developers "tlbiallh", 98010037SARM gem5 Developers "tlbimvah", 98110037SARM gem5 Developers "tlbiallnsnh", 98210037SARM gem5 Developers "tlbimvalh", 98310037SARM gem5 Developers "pmcr", 98410037SARM gem5 Developers "pmcntenset", 98510037SARM gem5 Developers "pmcntenclr", 98610037SARM gem5 Developers "pmovsr", 98710037SARM gem5 Developers "pmswinc", 98810037SARM gem5 Developers "pmselr", 98910037SARM gem5 Developers "pmceid0", 99010037SARM gem5 Developers "pmceid1", 99110037SARM gem5 Developers "pmccntr", 99210037SARM gem5 Developers "pmxevtyper", 99310037SARM gem5 Developers "pmccfiltr", 99410037SARM gem5 Developers "pmxevcntr", 99510037SARM gem5 Developers "pmuserenr", 99610037SARM gem5 Developers "pmintenset", 99710037SARM gem5 Developers "pmintenclr", 99810037SARM gem5 Developers "pmovsset", 9998549Sdaniel.johnson@arm.com "l2ctlr", 100010037SARM gem5 Developers "l2ectlr", 100110037SARM gem5 Developers "prrr", 100210037SARM gem5 Developers "prrr_ns", 100310037SARM gem5 Developers "prrr_s", 100410037SARM gem5 Developers "mair0", 100510037SARM gem5 Developers "mair0_ns", 100610037SARM gem5 Developers "mair0_s", 100710037SARM gem5 Developers "nmrr", 100810037SARM gem5 Developers "nmrr_ns", 100910037SARM gem5 Developers "nmrr_s", 101010037SARM gem5 Developers "mair1", 101110037SARM gem5 Developers "mair1_ns", 101210037SARM gem5 Developers "mair1_s", 101310037SARM gem5 Developers "amair0", 101410037SARM gem5 Developers "amair0_ns", 101510037SARM gem5 Developers "amair0_s", 101610037SARM gem5 Developers "amair1", 101710037SARM gem5 Developers "amair1_ns", 101810037SARM gem5 Developers "amair1_s", 101910037SARM gem5 Developers "hmair0", 102010037SARM gem5 Developers "hmair1", 102110037SARM gem5 Developers "hamair0", 102210037SARM gem5 Developers "hamair1", 102310037SARM gem5 Developers "vbar", 102410037SARM gem5 Developers "vbar_ns", 102510037SARM gem5 Developers "vbar_s", 102610037SARM gem5 Developers "mvbar", 102710037SARM gem5 Developers "rmr", 102810037SARM gem5 Developers "isr", 102910037SARM gem5 Developers "hvbar", 103010037SARM gem5 Developers "fcseidr", 103110037SARM gem5 Developers "contextidr", 103210037SARM gem5 Developers "contextidr_ns", 103310037SARM gem5 Developers "contextidr_s", 103410037SARM gem5 Developers "tpidrurw", 103510037SARM gem5 Developers "tpidrurw_ns", 103610037SARM gem5 Developers "tpidrurw_s", 103710037SARM gem5 Developers "tpidruro", 103810037SARM gem5 Developers "tpidruro_ns", 103910037SARM gem5 Developers "tpidruro_s", 104010037SARM gem5 Developers "tpidrprw", 104110037SARM gem5 Developers "tpidrprw_ns", 104210037SARM gem5 Developers "tpidrprw_s", 104310037SARM gem5 Developers "htpidr", 104410037SARM gem5 Developers "cntfrq", 104510037SARM gem5 Developers "cntkctl", 104610037SARM gem5 Developers "cntp_tval", 104710037SARM gem5 Developers "cntp_tval_ns", 104810037SARM gem5 Developers "cntp_tval_s", 104910037SARM gem5 Developers "cntp_ctl", 105010037SARM gem5 Developers "cntp_ctl_ns", 105110037SARM gem5 Developers "cntp_ctl_s", 105210037SARM gem5 Developers "cntv_tval", 105310037SARM gem5 Developers "cntv_ctl", 105410037SARM gem5 Developers "cnthctl", 105510037SARM gem5 Developers "cnthp_tval", 105610037SARM gem5 Developers "cnthp_ctl", 105710037SARM gem5 Developers "il1data0", 105810037SARM gem5 Developers "il1data1", 105910037SARM gem5 Developers "il1data2", 106010037SARM gem5 Developers "il1data3", 106110037SARM gem5 Developers "dl1data0", 106210037SARM gem5 Developers "dl1data1", 106310037SARM gem5 Developers "dl1data2", 106410037SARM gem5 Developers "dl1data3", 106510037SARM gem5 Developers "dl1data4", 106610037SARM gem5 Developers "ramindex", 106710037SARM gem5 Developers "l2actlr", 106810037SARM gem5 Developers "cbar", 106910037SARM gem5 Developers "httbr", 107010037SARM gem5 Developers "vttbr", 107110037SARM gem5 Developers "cntpct", 107210037SARM gem5 Developers "cntvct", 107310037SARM gem5 Developers "cntp_cval", 107410037SARM gem5 Developers "cntp_cval_ns", 107510037SARM gem5 Developers "cntp_cval_s", 107610037SARM gem5 Developers "cntv_cval", 107710037SARM gem5 Developers "cntvoff", 107810037SARM gem5 Developers "cnthp_cval", 107910037SARM gem5 Developers "cpumerrsr", 108010037SARM gem5 Developers "l2merrsr", 108110037SARM gem5 Developers 108210037SARM gem5 Developers // AArch64 registers (Op0=2) 108310037SARM gem5 Developers "mdccint_el1", 108410037SARM gem5 Developers "osdtrrx_el1", 108510037SARM gem5 Developers "mdscr_el1", 108610037SARM gem5 Developers "osdtrtx_el1", 108710037SARM gem5 Developers "oseccr_el1", 108810037SARM gem5 Developers "dbgbvr0_el1", 108910037SARM gem5 Developers "dbgbvr1_el1", 109010037SARM gem5 Developers "dbgbvr2_el1", 109110037SARM gem5 Developers "dbgbvr3_el1", 109210037SARM gem5 Developers "dbgbvr4_el1", 109310037SARM gem5 Developers "dbgbvr5_el1", 109410037SARM gem5 Developers "dbgbcr0_el1", 109510037SARM gem5 Developers "dbgbcr1_el1", 109610037SARM gem5 Developers "dbgbcr2_el1", 109710037SARM gem5 Developers "dbgbcr3_el1", 109810037SARM gem5 Developers "dbgbcr4_el1", 109910037SARM gem5 Developers "dbgbcr5_el1", 110010037SARM gem5 Developers "dbgwvr0_el1", 110110037SARM gem5 Developers "dbgwvr1_el1", 110210037SARM gem5 Developers "dbgwvr2_el1", 110310037SARM gem5 Developers "dbgwvr3_el1", 110410037SARM gem5 Developers "dbgwcr0_el1", 110510037SARM gem5 Developers "dbgwcr1_el1", 110610037SARM gem5 Developers "dbgwcr2_el1", 110710037SARM gem5 Developers "dbgwcr3_el1", 110810037SARM gem5 Developers "mdccsr_el0", 110910037SARM gem5 Developers "mddtr_el0", 111010037SARM gem5 Developers "mddtrtx_el0", 111110037SARM gem5 Developers "mddtrrx_el0", 111210037SARM gem5 Developers "dbgvcr32_el2", 111310037SARM gem5 Developers "mdrar_el1", 111410037SARM gem5 Developers "oslar_el1", 111510037SARM gem5 Developers "oslsr_el1", 111610037SARM gem5 Developers "osdlr_el1", 111710037SARM gem5 Developers "dbgprcr_el1", 111810037SARM gem5 Developers "dbgclaimset_el1", 111910037SARM gem5 Developers "dbgclaimclr_el1", 112010037SARM gem5 Developers "dbgauthstatus_el1", 112110037SARM gem5 Developers "teecr32_el1", 112210037SARM gem5 Developers "teehbr32_el1", 112310037SARM gem5 Developers 112410037SARM gem5 Developers // AArch64 registers (Op0=1,3) 112510037SARM gem5 Developers "midr_el1", 112610037SARM gem5 Developers "mpidr_el1", 112710037SARM gem5 Developers "revidr_el1", 112810037SARM gem5 Developers "id_pfr0_el1", 112910037SARM gem5 Developers "id_pfr1_el1", 113010037SARM gem5 Developers "id_dfr0_el1", 113110037SARM gem5 Developers "id_afr0_el1", 113210037SARM gem5 Developers "id_mmfr0_el1", 113310037SARM gem5 Developers "id_mmfr1_el1", 113410037SARM gem5 Developers "id_mmfr2_el1", 113510037SARM gem5 Developers "id_mmfr3_el1", 113610037SARM gem5 Developers "id_isar0_el1", 113710037SARM gem5 Developers "id_isar1_el1", 113810037SARM gem5 Developers "id_isar2_el1", 113910037SARM gem5 Developers "id_isar3_el1", 114010037SARM gem5 Developers "id_isar4_el1", 114110037SARM gem5 Developers "id_isar5_el1", 114210037SARM gem5 Developers "mvfr0_el1", 114310037SARM gem5 Developers "mvfr1_el1", 114410037SARM gem5 Developers "mvfr2_el1", 114510037SARM gem5 Developers "id_aa64pfr0_el1", 114610037SARM gem5 Developers "id_aa64pfr1_el1", 114710037SARM gem5 Developers "id_aa64dfr0_el1", 114810037SARM gem5 Developers "id_aa64dfr1_el1", 114910037SARM gem5 Developers "id_aa64afr0_el1", 115010037SARM gem5 Developers "id_aa64afr1_el1", 115110037SARM gem5 Developers "id_aa64isar0_el1", 115210037SARM gem5 Developers "id_aa64isar1_el1", 115310037SARM gem5 Developers "id_aa64mmfr0_el1", 115410037SARM gem5 Developers "id_aa64mmfr1_el1", 115510037SARM gem5 Developers "ccsidr_el1", 115610037SARM gem5 Developers "clidr_el1", 115710037SARM gem5 Developers "aidr_el1", 115810037SARM gem5 Developers "csselr_el1", 115910037SARM gem5 Developers "ctr_el0", 116010037SARM gem5 Developers "dczid_el0", 116110037SARM gem5 Developers "vpidr_el2", 116210037SARM gem5 Developers "vmpidr_el2", 116310037SARM gem5 Developers "sctlr_el1", 116410037SARM gem5 Developers "actlr_el1", 116510037SARM gem5 Developers "cpacr_el1", 116610037SARM gem5 Developers "sctlr_el2", 116710037SARM gem5 Developers "actlr_el2", 116810037SARM gem5 Developers "hcr_el2", 116910037SARM gem5 Developers "mdcr_el2", 117010037SARM gem5 Developers "cptr_el2", 117110037SARM gem5 Developers "hstr_el2", 117210037SARM gem5 Developers "hacr_el2", 117310037SARM gem5 Developers "sctlr_el3", 117410037SARM gem5 Developers "actlr_el3", 117510037SARM gem5 Developers "scr_el3", 117610037SARM gem5 Developers "sder32_el3", 117710037SARM gem5 Developers "cptr_el3", 117810037SARM gem5 Developers "mdcr_el3", 117910037SARM gem5 Developers "ttbr0_el1", 118010037SARM gem5 Developers "ttbr1_el1", 118110037SARM gem5 Developers "tcr_el1", 118210037SARM gem5 Developers "ttbr0_el2", 118310037SARM gem5 Developers "tcr_el2", 118410037SARM gem5 Developers "vttbr_el2", 118510037SARM gem5 Developers "vtcr_el2", 118610037SARM gem5 Developers "ttbr0_el3", 118710037SARM gem5 Developers "tcr_el3", 118810037SARM gem5 Developers "dacr32_el2", 118910037SARM gem5 Developers "spsr_el1", 119010037SARM gem5 Developers "elr_el1", 119110037SARM gem5 Developers "sp_el0", 119210037SARM gem5 Developers "spsel", 119310037SARM gem5 Developers "currentel", 119410037SARM gem5 Developers "nzcv", 119510037SARM gem5 Developers "daif", 119610037SARM gem5 Developers "fpcr", 119710037SARM gem5 Developers "fpsr", 119810037SARM gem5 Developers "dspsr_el0", 119910037SARM gem5 Developers "dlr_el0", 120010037SARM gem5 Developers "spsr_el2", 120110037SARM gem5 Developers "elr_el2", 120210037SARM gem5 Developers "sp_el1", 120310037SARM gem5 Developers "spsr_irq_aa64", 120410037SARM gem5 Developers "spsr_abt_aa64", 120510037SARM gem5 Developers "spsr_und_aa64", 120610037SARM gem5 Developers "spsr_fiq_aa64", 120710037SARM gem5 Developers "spsr_el3", 120810037SARM gem5 Developers "elr_el3", 120910037SARM gem5 Developers "sp_el2", 121010037SARM gem5 Developers "afsr0_el1", 121110037SARM gem5 Developers "afsr1_el1", 121210037SARM gem5 Developers "esr_el1", 121310037SARM gem5 Developers "ifsr32_el2", 121410037SARM gem5 Developers "afsr0_el2", 121510037SARM gem5 Developers "afsr1_el2", 121610037SARM gem5 Developers "esr_el2", 121710037SARM gem5 Developers "fpexc32_el2", 121810037SARM gem5 Developers "afsr0_el3", 121910037SARM gem5 Developers "afsr1_el3", 122010037SARM gem5 Developers "esr_el3", 122110037SARM gem5 Developers "far_el1", 122210037SARM gem5 Developers "far_el2", 122310037SARM gem5 Developers "hpfar_el2", 122410037SARM gem5 Developers "far_el3", 122510037SARM gem5 Developers "ic_ialluis", 122610037SARM gem5 Developers "par_el1", 122710037SARM gem5 Developers "ic_iallu", 122810037SARM gem5 Developers "dc_ivac_xt", 122910037SARM gem5 Developers "dc_isw_xt", 123010037SARM gem5 Developers "at_s1e1r_xt", 123110037SARM gem5 Developers "at_s1e1w_xt", 123210037SARM gem5 Developers "at_s1e0r_xt", 123310037SARM gem5 Developers "at_s1e0w_xt", 123410037SARM gem5 Developers "dc_csw_xt", 123510037SARM gem5 Developers "dc_cisw_xt", 123610037SARM gem5 Developers "dc_zva_xt", 123710037SARM gem5 Developers "ic_ivau_xt", 123810037SARM gem5 Developers "dc_cvac_xt", 123910037SARM gem5 Developers "dc_cvau_xt", 124010037SARM gem5 Developers "dc_civac_xt", 124110037SARM gem5 Developers "at_s1e2r_xt", 124210037SARM gem5 Developers "at_s1e2w_xt", 124310037SARM gem5 Developers "at_s12e1r_xt", 124410037SARM gem5 Developers "at_s12e1w_xt", 124510037SARM gem5 Developers "at_s12e0r_xt", 124610037SARM gem5 Developers "at_s12e0w_xt", 124710037SARM gem5 Developers "at_s1e3r_xt", 124810037SARM gem5 Developers "at_s1e3w_xt", 124910037SARM gem5 Developers "tlbi_vmalle1is", 125010037SARM gem5 Developers "tlbi_vae1is_xt", 125110037SARM gem5 Developers "tlbi_aside1is_xt", 125210037SARM gem5 Developers "tlbi_vaae1is_xt", 125310037SARM gem5 Developers "tlbi_vale1is_xt", 125410037SARM gem5 Developers "tlbi_vaale1is_xt", 125510037SARM gem5 Developers "tlbi_vmalle1", 125610037SARM gem5 Developers "tlbi_vae1_xt", 125710037SARM gem5 Developers "tlbi_aside1_xt", 125810037SARM gem5 Developers "tlbi_vaae1_xt", 125910037SARM gem5 Developers "tlbi_vale1_xt", 126010037SARM gem5 Developers "tlbi_vaale1_xt", 126110037SARM gem5 Developers "tlbi_ipas2e1is_xt", 126210037SARM gem5 Developers "tlbi_ipas2le1is_xt", 126310037SARM gem5 Developers "tlbi_alle2is", 126410037SARM gem5 Developers "tlbi_vae2is_xt", 126510037SARM gem5 Developers "tlbi_alle1is", 126610037SARM gem5 Developers "tlbi_vale2is_xt", 126710037SARM gem5 Developers "tlbi_vmalls12e1is", 126810037SARM gem5 Developers "tlbi_ipas2e1_xt", 126910037SARM gem5 Developers "tlbi_ipas2le1_xt", 127010037SARM gem5 Developers "tlbi_alle2", 127110037SARM gem5 Developers "tlbi_vae2_xt", 127210037SARM gem5 Developers "tlbi_alle1", 127310037SARM gem5 Developers "tlbi_vale2_xt", 127410037SARM gem5 Developers "tlbi_vmalls12e1", 127510037SARM gem5 Developers "tlbi_alle3is", 127610037SARM gem5 Developers "tlbi_vae3is_xt", 127710037SARM gem5 Developers "tlbi_vale3is_xt", 127810037SARM gem5 Developers "tlbi_alle3", 127910037SARM gem5 Developers "tlbi_vae3_xt", 128010037SARM gem5 Developers "tlbi_vale3_xt", 128110037SARM gem5 Developers "pmintenset_el1", 128210037SARM gem5 Developers "pmintenclr_el1", 128310037SARM gem5 Developers "pmcr_el0", 128410037SARM gem5 Developers "pmcntenset_el0", 128510037SARM gem5 Developers "pmcntenclr_el0", 128610037SARM gem5 Developers "pmovsclr_el0", 128710037SARM gem5 Developers "pmswinc_el0", 128810037SARM gem5 Developers "pmselr_el0", 128910037SARM gem5 Developers "pmceid0_el0", 129010037SARM gem5 Developers "pmceid1_el0", 129110037SARM gem5 Developers "pmccntr_el0", 129210037SARM gem5 Developers "pmxevtyper_el0", 129310037SARM gem5 Developers "pmccfiltr_el0", 129410037SARM gem5 Developers "pmxevcntr_el0", 129510037SARM gem5 Developers "pmuserenr_el0", 129610037SARM gem5 Developers "pmovsset_el0", 129710037SARM gem5 Developers "mair_el1", 129810037SARM gem5 Developers "amair_el1", 129910037SARM gem5 Developers "mair_el2", 130010037SARM gem5 Developers "amair_el2", 130110037SARM gem5 Developers "mair_el3", 130210037SARM gem5 Developers "amair_el3", 130310037SARM gem5 Developers "l2ctlr_el1", 130410037SARM gem5 Developers "l2ectlr_el1", 130510037SARM gem5 Developers "vbar_el1", 130610037SARM gem5 Developers "rvbar_el1", 130710037SARM gem5 Developers "isr_el1", 130810037SARM gem5 Developers "vbar_el2", 130910037SARM gem5 Developers "rvbar_el2", 131010037SARM gem5 Developers "vbar_el3", 131110037SARM gem5 Developers "rvbar_el3", 131210037SARM gem5 Developers "rmr_el3", 131310037SARM gem5 Developers "contextidr_el1", 131410037SARM gem5 Developers "tpidr_el1", 131510037SARM gem5 Developers "tpidr_el0", 131610037SARM gem5 Developers "tpidrro_el0", 131710037SARM gem5 Developers "tpidr_el2", 131810037SARM gem5 Developers "tpidr_el3", 131910037SARM gem5 Developers "cntkctl_el1", 132010037SARM gem5 Developers "cntfrq_el0", 132110037SARM gem5 Developers "cntpct_el0", 132210037SARM gem5 Developers "cntvct_el0", 132310037SARM gem5 Developers "cntp_tval_el0", 132410037SARM gem5 Developers "cntp_ctl_el0", 132510037SARM gem5 Developers "cntp_cval_el0", 132610037SARM gem5 Developers "cntv_tval_el0", 132710037SARM gem5 Developers "cntv_ctl_el0", 132810037SARM gem5 Developers "cntv_cval_el0", 132910037SARM gem5 Developers "pmevcntr0_el0", 133010037SARM gem5 Developers "pmevcntr1_el0", 133110037SARM gem5 Developers "pmevcntr2_el0", 133210037SARM gem5 Developers "pmevcntr3_el0", 133310037SARM gem5 Developers "pmevcntr4_el0", 133410037SARM gem5 Developers "pmevcntr5_el0", 133510037SARM gem5 Developers "pmevtyper0_el0", 133610037SARM gem5 Developers "pmevtyper1_el0", 133710037SARM gem5 Developers "pmevtyper2_el0", 133810037SARM gem5 Developers "pmevtyper3_el0", 133910037SARM gem5 Developers "pmevtyper4_el0", 134010037SARM gem5 Developers "pmevtyper5_el0", 134110037SARM gem5 Developers "cntvoff_el2", 134210037SARM gem5 Developers "cnthctl_el2", 134310037SARM gem5 Developers "cnthp_tval_el2", 134410037SARM gem5 Developers "cnthp_ctl_el2", 134510037SARM gem5 Developers "cnthp_cval_el2", 134610037SARM gem5 Developers "cntps_tval_el1", 134710037SARM gem5 Developers "cntps_ctl_el1", 134810037SARM gem5 Developers "cntps_cval_el1", 134910037SARM gem5 Developers "il1data0_el1", 135010037SARM gem5 Developers "il1data1_el1", 135110037SARM gem5 Developers "il1data2_el1", 135210037SARM gem5 Developers "il1data3_el1", 135310037SARM gem5 Developers "dl1data0_el1", 135410037SARM gem5 Developers "dl1data1_el1", 135510037SARM gem5 Developers "dl1data2_el1", 135610037SARM gem5 Developers "dl1data3_el1", 135710037SARM gem5 Developers "dl1data4_el1", 135810037SARM gem5 Developers "l2actlr_el1", 135910037SARM gem5 Developers "cpuactlr_el1", 136010037SARM gem5 Developers "cpuectlr_el1", 136110037SARM gem5 Developers "cpumerrsr_el1", 136210037SARM gem5 Developers "l2merrsr_el1", 136310037SARM gem5 Developers "cbar_el1", 136410037SARM gem5 Developers 136510037SARM gem5 Developers // Dummy registers 136610037SARM gem5 Developers "nop", 136710037SARM gem5 Developers "raz", 136810037SARM gem5 Developers "cp14_unimpl", 136910037SARM gem5 Developers "cp15_unimpl", 137010037SARM gem5 Developers "a64_unimpl", 137110037SARM gem5 Developers "unknown" 13726242Sgblack@eecs.umich.edu }; 13736242Sgblack@eecs.umich.edu 13749256SAndreas.Sandberg@arm.com static_assert(sizeof(miscRegName) / sizeof(*miscRegName) == NUM_MISCREGS, 13759256SAndreas.Sandberg@arm.com "The miscRegName array and NUM_MISCREGS are inconsistent."); 13769256SAndreas.Sandberg@arm.com 13776242Sgblack@eecs.umich.edu BitUnion32(CPSR) 137810037SARM gem5 Developers Bitfield<31, 30> nz; 13796242Sgblack@eecs.umich.edu Bitfield<29> c; 13806242Sgblack@eecs.umich.edu Bitfield<28> v; 13816242Sgblack@eecs.umich.edu Bitfield<27> q; 138210037SARM gem5 Developers Bitfield<26, 25> it1; 13836242Sgblack@eecs.umich.edu Bitfield<24> j; 138410037SARM gem5 Developers Bitfield<23, 22> res0_23_22; 138510037SARM gem5 Developers Bitfield<21> ss; // AArch64 138610037SARM gem5 Developers Bitfield<20> il; // AArch64 13876242Sgblack@eecs.umich.edu Bitfield<19, 16> ge; 138810037SARM gem5 Developers Bitfield<15, 10> it2; 138910037SARM gem5 Developers Bitfield<9> d; // AArch64 13906242Sgblack@eecs.umich.edu Bitfield<9> e; 13916242Sgblack@eecs.umich.edu Bitfield<8> a; 13926242Sgblack@eecs.umich.edu Bitfield<7> i; 13936242Sgblack@eecs.umich.edu Bitfield<6> f; 139410037SARM gem5 Developers Bitfield<9, 6> daif; // AArch64 13956242Sgblack@eecs.umich.edu Bitfield<5> t; 139610037SARM gem5 Developers Bitfield<4> width; // AArch64 139710037SARM gem5 Developers Bitfield<3, 2> el; // AArch64 13986242Sgblack@eecs.umich.edu Bitfield<4, 0> mode; 139910037SARM gem5 Developers Bitfield<0> sp; // AArch64 14006242Sgblack@eecs.umich.edu EndBitUnion(CPSR) 14016735Sgblack@eecs.umich.edu 14026750Sgblack@eecs.umich.edu // This mask selects bits of the CPSR that actually go in the CondCodes 14036750Sgblack@eecs.umich.edu // integer register to allow renaming. 14048302SAli.Saidi@ARM.com static const uint32_t CondCodesMask = 0xF00F0000; 14058302SAli.Saidi@ARM.com static const uint32_t CpsrMaskQ = 0x08000000; 14066750Sgblack@eecs.umich.edu 140710037SARM gem5 Developers BitUnion32(HDCR) 140810037SARM gem5 Developers Bitfield<11> tdra; 140910037SARM gem5 Developers Bitfield<10> tdosa; 141010037SARM gem5 Developers Bitfield<9> tda; 141110037SARM gem5 Developers Bitfield<8> tde; 141210037SARM gem5 Developers Bitfield<7> hpme; 141310037SARM gem5 Developers Bitfield<6> tpm; 141410037SARM gem5 Developers Bitfield<5> tpmcr; 141510037SARM gem5 Developers Bitfield<4, 0> hpmn; 141610037SARM gem5 Developers EndBitUnion(HDCR) 141710037SARM gem5 Developers 141810037SARM gem5 Developers BitUnion32(HCPTR) 141910037SARM gem5 Developers Bitfield<31> tcpac; 142010037SARM gem5 Developers Bitfield<20> tta; 142110037SARM gem5 Developers Bitfield<15> tase; 142210037SARM gem5 Developers Bitfield<13> tcp13; 142310037SARM gem5 Developers Bitfield<12> tcp12; 142410037SARM gem5 Developers Bitfield<11> tcp11; 142510037SARM gem5 Developers Bitfield<10> tcp10; 142610037SARM gem5 Developers Bitfield<10> tfp; // AArch64 142710037SARM gem5 Developers Bitfield<9> tcp9; 142810037SARM gem5 Developers Bitfield<8> tcp8; 142910037SARM gem5 Developers Bitfield<7> tcp7; 143010037SARM gem5 Developers Bitfield<6> tcp6; 143110037SARM gem5 Developers Bitfield<5> tcp5; 143210037SARM gem5 Developers Bitfield<4> tcp4; 143310037SARM gem5 Developers Bitfield<3> tcp3; 143410037SARM gem5 Developers Bitfield<2> tcp2; 143510037SARM gem5 Developers Bitfield<1> tcp1; 143610037SARM gem5 Developers Bitfield<0> tcp0; 143710037SARM gem5 Developers EndBitUnion(HCPTR) 143810037SARM gem5 Developers 143910037SARM gem5 Developers BitUnion32(HSTR) 144010037SARM gem5 Developers Bitfield<17> tjdbx; 144110037SARM gem5 Developers Bitfield<16> ttee; 144210037SARM gem5 Developers Bitfield<15> t15; 144310037SARM gem5 Developers Bitfield<13> t13; 144410037SARM gem5 Developers Bitfield<12> t12; 144510037SARM gem5 Developers Bitfield<11> t11; 144610037SARM gem5 Developers Bitfield<10> t10; 144710037SARM gem5 Developers Bitfield<9> t9; 144810037SARM gem5 Developers Bitfield<8> t8; 144910037SARM gem5 Developers Bitfield<7> t7; 145010037SARM gem5 Developers Bitfield<6> t6; 145110037SARM gem5 Developers Bitfield<5> t5; 145210037SARM gem5 Developers Bitfield<4> t4; 145310037SARM gem5 Developers Bitfield<3> t3; 145410037SARM gem5 Developers Bitfield<2> t2; 145510037SARM gem5 Developers Bitfield<1> t1; 145610037SARM gem5 Developers Bitfield<0> t0; 145710037SARM gem5 Developers EndBitUnion(HSTR) 145810037SARM gem5 Developers 145910037SARM gem5 Developers BitUnion64(HCR) 146010037SARM gem5 Developers Bitfield<33> id; // AArch64 146110037SARM gem5 Developers Bitfield<32> cd; // AArch64 146210037SARM gem5 Developers Bitfield<31> rw; // AArch64 146310037SARM gem5 Developers Bitfield<30> trvm; // AArch64 146410037SARM gem5 Developers Bitfield<29> hcd; // AArch64 146510037SARM gem5 Developers Bitfield<28> tdz; // AArch64 146610037SARM gem5 Developers 146710037SARM gem5 Developers Bitfield<27> tge; 146810037SARM gem5 Developers Bitfield<26> tvm; 146910037SARM gem5 Developers Bitfield<25> ttlb; 147010037SARM gem5 Developers Bitfield<24> tpu; 147110037SARM gem5 Developers Bitfield<23> tpc; 147210037SARM gem5 Developers Bitfield<22> tsw; 147310037SARM gem5 Developers Bitfield<21> tac; 147410037SARM gem5 Developers Bitfield<21> tacr; // AArch64 147510037SARM gem5 Developers Bitfield<20> tidcp; 147610037SARM gem5 Developers Bitfield<19> tsc; 147710037SARM gem5 Developers Bitfield<18> tid3; 147810037SARM gem5 Developers Bitfield<17> tid2; 147910037SARM gem5 Developers Bitfield<16> tid1; 148010037SARM gem5 Developers Bitfield<15> tid0; 148110037SARM gem5 Developers Bitfield<14> twe; 148210037SARM gem5 Developers Bitfield<13> twi; 148310037SARM gem5 Developers Bitfield<12> dc; 148410037SARM gem5 Developers Bitfield<11, 10> bsu; 148510037SARM gem5 Developers Bitfield<9> fb; 148610037SARM gem5 Developers Bitfield<8> va; 148710037SARM gem5 Developers Bitfield<8> vse; // AArch64 148810037SARM gem5 Developers Bitfield<7> vi; 148910037SARM gem5 Developers Bitfield<6> vf; 149010037SARM gem5 Developers Bitfield<5> amo; 149110037SARM gem5 Developers Bitfield<4> imo; 149210037SARM gem5 Developers Bitfield<3> fmo; 149310037SARM gem5 Developers Bitfield<2> ptw; 149410037SARM gem5 Developers Bitfield<1> swio; 149510037SARM gem5 Developers Bitfield<0> vm; 149610037SARM gem5 Developers EndBitUnion(HCR) 149710037SARM gem5 Developers 149810037SARM gem5 Developers BitUnion32(NSACR) 149910037SARM gem5 Developers Bitfield<20> nstrcdis; 150010037SARM gem5 Developers Bitfield<19> rfr; 150110037SARM gem5 Developers Bitfield<15> nsasedis; 150210037SARM gem5 Developers Bitfield<14> nsd32dis; 150310037SARM gem5 Developers Bitfield<13> cp13; 150410037SARM gem5 Developers Bitfield<12> cp12; 150510037SARM gem5 Developers Bitfield<11> cp11; 150610037SARM gem5 Developers Bitfield<10> cp10; 150710037SARM gem5 Developers Bitfield<9> cp9; 150810037SARM gem5 Developers Bitfield<8> cp8; 150910037SARM gem5 Developers Bitfield<7> cp7; 151010037SARM gem5 Developers Bitfield<6> cp6; 151110037SARM gem5 Developers Bitfield<5> cp5; 151210037SARM gem5 Developers Bitfield<4> cp4; 151310037SARM gem5 Developers Bitfield<3> cp3; 151410037SARM gem5 Developers Bitfield<2> cp2; 151510037SARM gem5 Developers Bitfield<1> cp1; 151610037SARM gem5 Developers Bitfield<0> cp0; 151710037SARM gem5 Developers EndBitUnion(NSACR) 151810037SARM gem5 Developers 151910037SARM gem5 Developers BitUnion32(SCR) 152010037SARM gem5 Developers Bitfield<13> twe; 152110037SARM gem5 Developers Bitfield<12> twi; 152210037SARM gem5 Developers Bitfield<11> st; // AArch64 152310037SARM gem5 Developers Bitfield<10> rw; // AArch64 152410037SARM gem5 Developers Bitfield<9> sif; 152510037SARM gem5 Developers Bitfield<8> hce; 152610037SARM gem5 Developers Bitfield<7> scd; 152710037SARM gem5 Developers Bitfield<7> smd; // AArch64 152810037SARM gem5 Developers Bitfield<6> nEt; 152910037SARM gem5 Developers Bitfield<5> aw; 153010037SARM gem5 Developers Bitfield<4> fw; 153110037SARM gem5 Developers Bitfield<3> ea; 153210037SARM gem5 Developers Bitfield<2> fiq; 153310037SARM gem5 Developers Bitfield<1> irq; 153410037SARM gem5 Developers Bitfield<0> ns; 153510037SARM gem5 Developers EndBitUnion(SCR) 153610037SARM gem5 Developers 15376735Sgblack@eecs.umich.edu BitUnion32(SCTLR) 153810037SARM gem5 Developers Bitfield<30> te; // Thumb Exception Enable (AArch32 only) 153910037SARM gem5 Developers Bitfield<29> afe; // Access flag enable (AArch32 only) 154010037SARM gem5 Developers Bitfield<28> tre; // TEX remap enable (AArch32 only) 154110037SARM gem5 Developers Bitfield<27> nmfi; // Non-maskable FIQ support (ARMv7 only) 154210037SARM gem5 Developers Bitfield<26> uci; // Enable EL0 access to DC CVAU, DC CIVAC, 154310037SARM gem5 Developers // DC CVAC and IC IVAU instructions 154410037SARM gem5 Developers // (AArch64 SCTLR_EL1 only) 154510037SARM gem5 Developers Bitfield<25> ee; // Exception Endianness 154610037SARM gem5 Developers Bitfield<24> ve; // Interrupt Vectors Enable (ARMv7 only) 154710037SARM gem5 Developers Bitfield<24> e0e; // Endianness of explicit data accesses at EL0 154810037SARM gem5 Developers // (AArch64 SCTLR_EL1 only) 154910037SARM gem5 Developers Bitfield<23> xp; // Extended page table enable (dropped in ARMv7) 155010037SARM gem5 Developers Bitfield<22> u; // Alignment (dropped in ARMv7) 155110037SARM gem5 Developers Bitfield<21> fi; // Fast interrupts configuration enable 155210037SARM gem5 Developers // (ARMv7 only) 155310037SARM gem5 Developers Bitfield<20> uwxn; // Unprivileged write permission implies EL1 XN 155410037SARM gem5 Developers // (AArch32 only) 155510037SARM gem5 Developers Bitfield<19> dz; // Divide by Zero fault enable 155610037SARM gem5 Developers // (dropped in ARMv7) 155710037SARM gem5 Developers Bitfield<19> wxn; // Write permission implies XN 155810037SARM gem5 Developers Bitfield<18> ntwe; // Not trap WFE 155910037SARM gem5 Developers // (ARMv8 AArch32 and AArch64 SCTLR_EL1 only) 156010037SARM gem5 Developers Bitfield<18> rao2; // Read as one 156110037SARM gem5 Developers Bitfield<16> ntwi; // Not trap WFI 156210037SARM gem5 Developers // (ARMv8 AArch32 and AArch64 SCTLR_EL1 only) 156310037SARM gem5 Developers Bitfield<16> rao3; // Read as one 156410037SARM gem5 Developers Bitfield<15> uct; // Enable EL0 access to CTR_EL0 156510037SARM gem5 Developers // (AArch64 SCTLR_EL1 only) 156610037SARM gem5 Developers Bitfield<14> rr; // Round Robin select (ARMv7 only) 156710037SARM gem5 Developers Bitfield<14> dze; // Enable EL0 access to DC ZVA 156810037SARM gem5 Developers // (AArch64 SCTLR_EL1 only) 156910037SARM gem5 Developers Bitfield<13> v; // Vectors bit (AArch32 only) 157010037SARM gem5 Developers Bitfield<12> i; // Instruction cache enable 157110037SARM gem5 Developers Bitfield<11> z; // Branch prediction enable (ARMv7 only) 157210037SARM gem5 Developers Bitfield<10> sw; // SWP/SWPB enable (ARMv7 only) 157310037SARM gem5 Developers Bitfield<9, 8> rs; // Deprecated protection bits (dropped in ARMv7) 157410037SARM gem5 Developers Bitfield<9> uma; // User mask access (AArch64 SCTLR_EL1 only) 157510037SARM gem5 Developers Bitfield<8> sed; // SETEND disable 157610037SARM gem5 Developers // (ARMv8 AArch32 and AArch64 SCTLR_EL1 only) 157710037SARM gem5 Developers Bitfield<7> b; // Endianness support (dropped in ARMv7) 157810037SARM gem5 Developers Bitfield<7> itd; // IT disable 157910037SARM gem5 Developers // (ARMv8 AArch32 and AArch64 SCTLR_EL1 only) 158010037SARM gem5 Developers Bitfield<6, 3> rao4; // Read as one 158110037SARM gem5 Developers Bitfield<6> thee; // ThumbEE enable 158210037SARM gem5 Developers // (ARMv8 AArch32 and AArch64 SCTLR_EL1 only) 158310037SARM gem5 Developers Bitfield<5> cp15ben; // CP15 barrier enable 158410037SARM gem5 Developers // (AArch32 and AArch64 SCTLR_EL1 only) 158510037SARM gem5 Developers Bitfield<4> sa0; // Stack Alignment Check Enable for EL0 158610037SARM gem5 Developers // (AArch64 SCTLR_EL1 only) 158710037SARM gem5 Developers Bitfield<3> sa; // Stack Alignment Check Enable (AArch64 only) 158810037SARM gem5 Developers Bitfield<2> c; // Cache enable 158910037SARM gem5 Developers Bitfield<1> a; // Alignment check enable 159010037SARM gem5 Developers Bitfield<0> m; // MMU enable 15916735Sgblack@eecs.umich.edu EndBitUnion(SCTLR) 15927320Sgblack@eecs.umich.edu 15937320Sgblack@eecs.umich.edu BitUnion32(CPACR) 15947320Sgblack@eecs.umich.edu Bitfield<1, 0> cp0; 15957320Sgblack@eecs.umich.edu Bitfield<3, 2> cp1; 15967320Sgblack@eecs.umich.edu Bitfield<5, 4> cp2; 15977320Sgblack@eecs.umich.edu Bitfield<7, 6> cp3; 15987320Sgblack@eecs.umich.edu Bitfield<9, 8> cp4; 15997320Sgblack@eecs.umich.edu Bitfield<11, 10> cp5; 16007320Sgblack@eecs.umich.edu Bitfield<13, 12> cp6; 16017320Sgblack@eecs.umich.edu Bitfield<15, 14> cp7; 16027320Sgblack@eecs.umich.edu Bitfield<17, 16> cp8; 16037320Sgblack@eecs.umich.edu Bitfield<19, 18> cp9; 16047320Sgblack@eecs.umich.edu Bitfield<21, 20> cp10; 160510037SARM gem5 Developers Bitfield<21, 20> fpen; // AArch64 16067320Sgblack@eecs.umich.edu Bitfield<23, 22> cp11; 16077320Sgblack@eecs.umich.edu Bitfield<25, 24> cp12; 16087320Sgblack@eecs.umich.edu Bitfield<27, 26> cp13; 16098206SWilliam.Wang@arm.com Bitfield<29, 28> rsvd; 161010037SARM gem5 Developers Bitfield<28> tta; // AArch64 16117320Sgblack@eecs.umich.edu Bitfield<30> d32dis; 16127320Sgblack@eecs.umich.edu Bitfield<31> asedis; 16137320Sgblack@eecs.umich.edu EndBitUnion(CPACR) 16147362Sgblack@eecs.umich.edu 16157362Sgblack@eecs.umich.edu BitUnion32(FSR) 16167362Sgblack@eecs.umich.edu Bitfield<3, 0> fsLow; 161710037SARM gem5 Developers Bitfield<5, 0> status; // LPAE 16187362Sgblack@eecs.umich.edu Bitfield<7, 4> domain; 161910037SARM gem5 Developers Bitfield<9> lpae; 16207362Sgblack@eecs.umich.edu Bitfield<10> fsHigh; 16217362Sgblack@eecs.umich.edu Bitfield<11> wnr; 16227362Sgblack@eecs.umich.edu Bitfield<12> ext; 162310037SARM gem5 Developers Bitfield<13> cm; // LPAE 16247362Sgblack@eecs.umich.edu EndBitUnion(FSR) 16257376Sgblack@eecs.umich.edu 16267376Sgblack@eecs.umich.edu BitUnion32(FPSCR) 16277376Sgblack@eecs.umich.edu Bitfield<0> ioc; 16287376Sgblack@eecs.umich.edu Bitfield<1> dzc; 16297376Sgblack@eecs.umich.edu Bitfield<2> ofc; 16307376Sgblack@eecs.umich.edu Bitfield<3> ufc; 16317376Sgblack@eecs.umich.edu Bitfield<4> ixc; 16327376Sgblack@eecs.umich.edu Bitfield<7> idc; 16337376Sgblack@eecs.umich.edu Bitfield<8> ioe; 16347376Sgblack@eecs.umich.edu Bitfield<9> dze; 16357376Sgblack@eecs.umich.edu Bitfield<10> ofe; 16367376Sgblack@eecs.umich.edu Bitfield<11> ufe; 16377376Sgblack@eecs.umich.edu Bitfield<12> ixe; 16387376Sgblack@eecs.umich.edu Bitfield<15> ide; 16397376Sgblack@eecs.umich.edu Bitfield<18, 16> len; 16407376Sgblack@eecs.umich.edu Bitfield<21, 20> stride; 16417376Sgblack@eecs.umich.edu Bitfield<23, 22> rMode; 16427376Sgblack@eecs.umich.edu Bitfield<24> fz; 16437376Sgblack@eecs.umich.edu Bitfield<25> dn; 16447376Sgblack@eecs.umich.edu Bitfield<26> ahp; 16457376Sgblack@eecs.umich.edu Bitfield<27> qc; 16467376Sgblack@eecs.umich.edu Bitfield<28> v; 16477376Sgblack@eecs.umich.edu Bitfield<29> c; 16487376Sgblack@eecs.umich.edu Bitfield<30> z; 16497376Sgblack@eecs.umich.edu Bitfield<31> n; 16507376Sgblack@eecs.umich.edu EndBitUnion(FPSCR) 16517383Sgblack@eecs.umich.edu 16527643Sgblack@eecs.umich.edu // This mask selects bits of the FPSCR that actually go in the FpCondCodes 16537643Sgblack@eecs.umich.edu // integer register to allow renaming. 16547783SGiacomo.Gabrielli@arm.com static const uint32_t FpCondCodesMask = 0xF0000000; 16557783SGiacomo.Gabrielli@arm.com // This mask selects the cumulative FP exception flags of the FPSCR. 16567783SGiacomo.Gabrielli@arm.com static const uint32_t FpscrExcMask = 0x0000009F; 16577783SGiacomo.Gabrielli@arm.com // This mask selects the cumulative saturation flag of the FPSCR. 16587783SGiacomo.Gabrielli@arm.com static const uint32_t FpscrQcMask = 0x08000000; 16597643Sgblack@eecs.umich.edu 16607640Sgblack@eecs.umich.edu BitUnion32(FPEXC) 16617640Sgblack@eecs.umich.edu Bitfield<31> ex; 16627640Sgblack@eecs.umich.edu Bitfield<30> en; 16637640Sgblack@eecs.umich.edu Bitfield<29, 0> subArchDefined; 16647640Sgblack@eecs.umich.edu EndBitUnion(FPEXC) 16657640Sgblack@eecs.umich.edu 16667383Sgblack@eecs.umich.edu BitUnion32(MVFR0) 16677383Sgblack@eecs.umich.edu Bitfield<3, 0> advSimdRegisters; 16687383Sgblack@eecs.umich.edu Bitfield<7, 4> singlePrecision; 16697383Sgblack@eecs.umich.edu Bitfield<11, 8> doublePrecision; 16707383Sgblack@eecs.umich.edu Bitfield<15, 12> vfpExceptionTrapping; 16717383Sgblack@eecs.umich.edu Bitfield<19, 16> divide; 16727383Sgblack@eecs.umich.edu Bitfield<23, 20> squareRoot; 16737383Sgblack@eecs.umich.edu Bitfield<27, 24> shortVectors; 16747383Sgblack@eecs.umich.edu Bitfield<31, 28> roundingModes; 16757383Sgblack@eecs.umich.edu EndBitUnion(MVFR0) 16767383Sgblack@eecs.umich.edu 16777383Sgblack@eecs.umich.edu BitUnion32(MVFR1) 16787383Sgblack@eecs.umich.edu Bitfield<3, 0> flushToZero; 16797383Sgblack@eecs.umich.edu Bitfield<7, 4> defaultNaN; 16807383Sgblack@eecs.umich.edu Bitfield<11, 8> advSimdLoadStore; 16817383Sgblack@eecs.umich.edu Bitfield<15, 12> advSimdInteger; 16827383Sgblack@eecs.umich.edu Bitfield<19, 16> advSimdSinglePrecision; 16837383Sgblack@eecs.umich.edu Bitfield<23, 20> advSimdHalfPrecision; 16847383Sgblack@eecs.umich.edu Bitfield<27, 24> vfpHalfPrecision; 16857383Sgblack@eecs.umich.edu Bitfield<31, 28> raz; 16867383Sgblack@eecs.umich.edu EndBitUnion(MVFR1) 16877404SAli.Saidi@ARM.com 168810037SARM gem5 Developers BitUnion64(TTBCR) 168910037SARM gem5 Developers // Short-descriptor translation table format 169010037SARM gem5 Developers Bitfield<2, 0> n; 169110037SARM gem5 Developers Bitfield<4> pd0; 169210037SARM gem5 Developers Bitfield<5> pd1; 169310037SARM gem5 Developers // Long-descriptor translation table format 169410037SARM gem5 Developers Bitfield<5, 0> t0sz; 169510037SARM gem5 Developers Bitfield<7> epd0; 169610037SARM gem5 Developers Bitfield<9, 8> irgn0; 169710037SARM gem5 Developers Bitfield<11, 10> orgn0; 169810037SARM gem5 Developers Bitfield<13, 12> sh0; 169910037SARM gem5 Developers Bitfield<14> tg0; 170010037SARM gem5 Developers Bitfield<21, 16> t1sz; 170110037SARM gem5 Developers Bitfield<22> a1; 170210037SARM gem5 Developers Bitfield<23> epd1; 170310037SARM gem5 Developers Bitfield<25, 24> irgn1; 170410037SARM gem5 Developers Bitfield<27, 26> orgn1; 170510037SARM gem5 Developers Bitfield<29, 28> sh1; 170610037SARM gem5 Developers Bitfield<30> tg1; 170710037SARM gem5 Developers Bitfield<34, 32> ips; 170810037SARM gem5 Developers Bitfield<36> as; 170910037SARM gem5 Developers Bitfield<37> tbi0; 171010037SARM gem5 Developers Bitfield<38> tbi1; 171110037SARM gem5 Developers // Common 171210037SARM gem5 Developers Bitfield<31> eae; 171310037SARM gem5 Developers // TCR_EL2/3 (AArch64) 171410037SARM gem5 Developers Bitfield<18, 16> ps; 171510037SARM gem5 Developers Bitfield<20> tbi; 171610037SARM gem5 Developers EndBitUnion(TTBCR) 171710037SARM gem5 Developers 171810324SCurtis.Dunham@arm.com // Fields of TCR_EL{1,2,3} (mostly overlapping) 171910324SCurtis.Dunham@arm.com // TCR_EL1 is natively 64 bits, the others are 32 bits 172010324SCurtis.Dunham@arm.com BitUnion64(TCR) 172110324SCurtis.Dunham@arm.com Bitfield<5, 0> t0sz; 172210324SCurtis.Dunham@arm.com Bitfield<7> epd0; // EL1 172310324SCurtis.Dunham@arm.com Bitfield<9, 8> irgn0; 172410324SCurtis.Dunham@arm.com Bitfield<11, 10> orgn0; 172510324SCurtis.Dunham@arm.com Bitfield<13, 12> sh0; 172610324SCurtis.Dunham@arm.com Bitfield<15, 14> tg0; 172710324SCurtis.Dunham@arm.com Bitfield<18, 16> ps; 172810324SCurtis.Dunham@arm.com Bitfield<20> tbi; // EL2/EL3 172910324SCurtis.Dunham@arm.com Bitfield<21, 16> t1sz; // EL1 173010324SCurtis.Dunham@arm.com Bitfield<22> a1; // EL1 173110324SCurtis.Dunham@arm.com Bitfield<23> epd1; // EL1 173210324SCurtis.Dunham@arm.com Bitfield<25, 24> irgn1; // EL1 173310324SCurtis.Dunham@arm.com Bitfield<27, 26> orgn1; // EL1 173410324SCurtis.Dunham@arm.com Bitfield<29, 28> sh1; // EL1 173510324SCurtis.Dunham@arm.com Bitfield<31, 30> tg1; // EL1 173610324SCurtis.Dunham@arm.com Bitfield<34, 32> ips; // EL1 173710324SCurtis.Dunham@arm.com Bitfield<36> as; // EL1 173810324SCurtis.Dunham@arm.com Bitfield<37> tbi0; // EL1 173910324SCurtis.Dunham@arm.com Bitfield<38> tbi1; // EL1 174010324SCurtis.Dunham@arm.com EndBitUnion(TCR) 174110324SCurtis.Dunham@arm.com 174210037SARM gem5 Developers BitUnion32(HTCR) 174310037SARM gem5 Developers Bitfield<2, 0> t0sz; 174410037SARM gem5 Developers Bitfield<9, 8> irgn0; 174510037SARM gem5 Developers Bitfield<11, 10> orgn0; 174610037SARM gem5 Developers Bitfield<13, 12> sh0; 174710037SARM gem5 Developers EndBitUnion(HTCR) 174810037SARM gem5 Developers 174910037SARM gem5 Developers BitUnion32(VTCR_t) 175010037SARM gem5 Developers Bitfield<3, 0> t0sz; 175110037SARM gem5 Developers Bitfield<4> s; 175210037SARM gem5 Developers Bitfield<7, 6> sl0; 175310037SARM gem5 Developers Bitfield<9, 8> irgn0; 175410037SARM gem5 Developers Bitfield<11, 10> orgn0; 175510037SARM gem5 Developers Bitfield<13, 12> sh0; 175610037SARM gem5 Developers EndBitUnion(VTCR_t) 175710037SARM gem5 Developers 17587404SAli.Saidi@ARM.com BitUnion32(PRRR) 17597404SAli.Saidi@ARM.com Bitfield<1,0> tr0; 17607404SAli.Saidi@ARM.com Bitfield<3,2> tr1; 17617404SAli.Saidi@ARM.com Bitfield<5,4> tr2; 17627404SAli.Saidi@ARM.com Bitfield<7,6> tr3; 17637404SAli.Saidi@ARM.com Bitfield<9,8> tr4; 17647404SAli.Saidi@ARM.com Bitfield<11,10> tr5; 17657404SAli.Saidi@ARM.com Bitfield<13,12> tr6; 17667404SAli.Saidi@ARM.com Bitfield<15,14> tr7; 17677404SAli.Saidi@ARM.com Bitfield<16> ds0; 17687404SAli.Saidi@ARM.com Bitfield<17> ds1; 17697404SAli.Saidi@ARM.com Bitfield<18> ns0; 17707404SAli.Saidi@ARM.com Bitfield<19> ns1; 17717404SAli.Saidi@ARM.com Bitfield<24> nos0; 17727404SAli.Saidi@ARM.com Bitfield<25> nos1; 17737404SAli.Saidi@ARM.com Bitfield<26> nos2; 17747404SAli.Saidi@ARM.com Bitfield<27> nos3; 17757404SAli.Saidi@ARM.com Bitfield<28> nos4; 17767404SAli.Saidi@ARM.com Bitfield<29> nos5; 17777404SAli.Saidi@ARM.com Bitfield<30> nos6; 17787404SAli.Saidi@ARM.com Bitfield<31> nos7; 17797404SAli.Saidi@ARM.com EndBitUnion(PRRR) 17807404SAli.Saidi@ARM.com 17817404SAli.Saidi@ARM.com BitUnion32(NMRR) 17827404SAli.Saidi@ARM.com Bitfield<1,0> ir0; 17837404SAli.Saidi@ARM.com Bitfield<3,2> ir1; 17847404SAli.Saidi@ARM.com Bitfield<5,4> ir2; 17857404SAli.Saidi@ARM.com Bitfield<7,6> ir3; 17867404SAli.Saidi@ARM.com Bitfield<9,8> ir4; 17877404SAli.Saidi@ARM.com Bitfield<11,10> ir5; 17887404SAli.Saidi@ARM.com Bitfield<13,12> ir6; 17897404SAli.Saidi@ARM.com Bitfield<15,14> ir7; 17907404SAli.Saidi@ARM.com Bitfield<17,16> or0; 17917404SAli.Saidi@ARM.com Bitfield<19,18> or1; 17927404SAli.Saidi@ARM.com Bitfield<21,20> or2; 17937404SAli.Saidi@ARM.com Bitfield<23,22> or3; 17947404SAli.Saidi@ARM.com Bitfield<25,24> or4; 17957404SAli.Saidi@ARM.com Bitfield<27,26> or5; 17967404SAli.Saidi@ARM.com Bitfield<29,28> or6; 17977404SAli.Saidi@ARM.com Bitfield<31,30> or7; 17987404SAli.Saidi@ARM.com EndBitUnion(NMRR) 17997404SAli.Saidi@ARM.com 18008552Sdaniel.johnson@arm.com BitUnion32(CONTEXTIDR) 18018552Sdaniel.johnson@arm.com Bitfield<7,0> asid; 18028552Sdaniel.johnson@arm.com Bitfield<31,8> procid; 18038552Sdaniel.johnson@arm.com EndBitUnion(CONTEXTIDR) 18048552Sdaniel.johnson@arm.com 18058549Sdaniel.johnson@arm.com BitUnion32(L2CTLR) 18068549Sdaniel.johnson@arm.com Bitfield<2,0> sataRAMLatency; 18078549Sdaniel.johnson@arm.com Bitfield<4,3> reserved_4_3; 18088549Sdaniel.johnson@arm.com Bitfield<5> dataRAMSetup; 18098549Sdaniel.johnson@arm.com Bitfield<8,6> tagRAMLatency; 18108549Sdaniel.johnson@arm.com Bitfield<9> tagRAMSetup; 18118549Sdaniel.johnson@arm.com Bitfield<11,10> dataRAMSlice; 18128549Sdaniel.johnson@arm.com Bitfield<12> tagRAMSlice; 18138549Sdaniel.johnson@arm.com Bitfield<20,13> reserved_20_13; 18148549Sdaniel.johnson@arm.com Bitfield<21> eccandParityEnable; 18158549Sdaniel.johnson@arm.com Bitfield<22> reserved_22; 18168549Sdaniel.johnson@arm.com Bitfield<23> interptCtrlPresent; 18178549Sdaniel.johnson@arm.com Bitfield<25,24> numCPUs; 18188549Sdaniel.johnson@arm.com Bitfield<30,26> reserved_30_26; 18198549Sdaniel.johnson@arm.com Bitfield<31> l2rstDISABLE_monitor; 18208549Sdaniel.johnson@arm.com EndBitUnion(L2CTLR) 18218549Sdaniel.johnson@arm.com 18229130Satgutier@umich.edu BitUnion32(CTR) 18239130Satgutier@umich.edu Bitfield<3,0> iCacheLineSize; 18249130Satgutier@umich.edu Bitfield<13,4> raz_13_4; 18259130Satgutier@umich.edu Bitfield<15,14> l1IndexPolicy; 18269130Satgutier@umich.edu Bitfield<19,16> dCacheLineSize; 18279130Satgutier@umich.edu Bitfield<23,20> erg; 18289130Satgutier@umich.edu Bitfield<27,24> cwg; 18299130Satgutier@umich.edu Bitfield<28> raz_28; 18309130Satgutier@umich.edu Bitfield<31,29> format; 18319130Satgutier@umich.edu EndBitUnion(CTR) 183210037SARM gem5 Developers 183310037SARM gem5 Developers BitUnion32(PMSELR) 183410037SARM gem5 Developers Bitfield<4, 0> sel; 183510037SARM gem5 Developers EndBitUnion(PMSELR) 183610037SARM gem5 Developers 183710037SARM gem5 Developers BitUnion64(PAR) 183810037SARM gem5 Developers // 64-bit format 183910037SARM gem5 Developers Bitfield<63, 56> attr; 184010037SARM gem5 Developers Bitfield<39, 12> pa; 184110037SARM gem5 Developers Bitfield<11> lpae; 184210037SARM gem5 Developers Bitfield<9> ns; 184310037SARM gem5 Developers Bitfield<8, 7> sh; 184410037SARM gem5 Developers Bitfield<0> f; 184510037SARM gem5 Developers EndBitUnion(PAR) 184610037SARM gem5 Developers 184710037SARM gem5 Developers BitUnion32(ESR) 184810037SARM gem5 Developers Bitfield<31, 26> ec; 184910037SARM gem5 Developers Bitfield<25> il; 185010037SARM gem5 Developers Bitfield<15, 0> imm16; 185110037SARM gem5 Developers EndBitUnion(ESR) 185210037SARM gem5 Developers 185310037SARM gem5 Developers BitUnion32(CPTR) 185410037SARM gem5 Developers Bitfield<31> tcpac; 185510037SARM gem5 Developers Bitfield<20> tta; 185610037SARM gem5 Developers Bitfield<13, 12> res1_13_12_el2; 185710037SARM gem5 Developers Bitfield<10> tfp; 185810037SARM gem5 Developers Bitfield<9, 0> res1_9_0_el2; 185910037SARM gem5 Developers EndBitUnion(CPTR) 186010037SARM gem5 Developers 186110037SARM gem5 Developers 186210037SARM gem5 Developers // Checks read access permissions to coproc. registers 186310037SARM gem5 Developers bool canReadCoprocReg(MiscRegIndex reg, SCR scr, CPSR cpsr, 186410037SARM gem5 Developers ThreadContext *tc); 186510037SARM gem5 Developers 186610037SARM gem5 Developers // Checks write access permissions to coproc. registers 186710037SARM gem5 Developers bool canWriteCoprocReg(MiscRegIndex reg, SCR scr, CPSR cpsr, 186810037SARM gem5 Developers ThreadContext *tc); 186910037SARM gem5 Developers 187010037SARM gem5 Developers // Checks read access permissions to AArch64 system registers 187110037SARM gem5 Developers bool canReadAArch64SysReg(MiscRegIndex reg, SCR scr, CPSR cpsr, 187210037SARM gem5 Developers ThreadContext *tc); 187310037SARM gem5 Developers 187410037SARM gem5 Developers // Checks write access permissions to AArch64 system registers 187510037SARM gem5 Developers bool canWriteAArch64SysReg(MiscRegIndex reg, SCR scr, CPSR cpsr, 187610037SARM gem5 Developers ThreadContext *tc); 187710037SARM gem5 Developers 187810037SARM gem5 Developers // Uses just the scr.ns bit to pre flatten the misc regs. This is useful 187910037SARM gem5 Developers // for MCR/MRC instructions 188010037SARM gem5 Developers int 188110037SARM gem5 Developers flattenMiscRegNsBanked(int reg, ThreadContext *tc); 188210037SARM gem5 Developers 188310037SARM gem5 Developers // Flattens a misc reg index using the specified security state. This is 188410037SARM gem5 Developers // used for opperations (eg address translations) where the security 188510037SARM gem5 Developers // state of the register access may differ from the current state of the 188610037SARM gem5 Developers // processor 188710037SARM gem5 Developers int 188810037SARM gem5 Developers flattenMiscRegNsBanked(int reg, ThreadContext *tc, bool ns); 188910037SARM gem5 Developers 189010037SARM gem5 Developers // Takes a misc reg index and returns the root reg if its one of a set of 189110037SARM gem5 Developers // banked registers 189210037SARM gem5 Developers void 189310037SARM gem5 Developers preUnflattenMiscReg(); 189410037SARM gem5 Developers 189510037SARM gem5 Developers int 189610037SARM gem5 Developers unflattenMiscReg(int reg); 189710037SARM gem5 Developers 18988902Sandreas.hansson@arm.com} 18996242Sgblack@eecs.umich.edu 19006242Sgblack@eecs.umich.edu#endif // __ARCH_ARM_MISCREGS_HH__ 1901