miscregs.cc revision 12669:21b97c7e2c8c
1/* 2 * Copyright (c) 2010-2013, 2015-2018 ARM Limited 3 * All rights reserved 4 * 5 * The license below extends only to copyright in the software and shall 6 * not be construed as granting a license to any other intellectual 7 * property including but not limited to intellectual property relating 8 * to a hardware implementation of the functionality of the software 9 * licensed hereunder. You may use the software subject to the license 10 * terms below provided that you ensure that this notice is replicated 11 * unmodified and in its entirety in all distributions of the software, 12 * modified or unmodified, in source code or in binary form. 13 * 14 * Redistribution and use in source and binary forms, with or without 15 * modification, are permitted provided that the following conditions are 16 * met: redistributions of source code must retain the above copyright 17 * notice, this list of conditions and the following disclaimer; 18 * redistributions in binary form must reproduce the above copyright 19 * notice, this list of conditions and the following disclaimer in the 20 * documentation and/or other materials provided with the distribution; 21 * neither the name of the copyright holders nor the names of its 22 * contributors may be used to endorse or promote products derived from 23 * this software without specific prior written permission. 24 * 25 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 26 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 27 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 28 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 29 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 30 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 31 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 32 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 33 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 34 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 35 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 36 * 37 * Authors: Gabe Black 38 * Ali Saidi 39 * Giacomo Gabrielli 40 */ 41 42#include "arch/arm/miscregs.hh" 43 44#include <tuple> 45 46#include "arch/arm/isa.hh" 47#include "base/logging.hh" 48#include "cpu/thread_context.hh" 49#include "sim/full_system.hh" 50 51namespace ArmISA 52{ 53 54MiscRegIndex 55decodeCP14Reg(unsigned crn, unsigned opc1, unsigned crm, unsigned opc2) 56{ 57 switch(crn) { 58 case 0: 59 switch (opc1) { 60 case 0: 61 switch (opc2) { 62 case 0: 63 switch (crm) { 64 case 0: 65 return MISCREG_DBGDIDR; 66 case 1: 67 return MISCREG_DBGDSCRint; 68 } 69 break; 70 } 71 break; 72 case 7: 73 switch (opc2) { 74 case 0: 75 switch (crm) { 76 case 0: 77 return MISCREG_JIDR; 78 } 79 break; 80 } 81 break; 82 } 83 break; 84 case 1: 85 switch (opc1) { 86 case 6: 87 switch (crm) { 88 case 0: 89 switch (opc2) { 90 case 0: 91 return MISCREG_TEEHBR; 92 } 93 break; 94 } 95 break; 96 case 7: 97 switch (crm) { 98 case 0: 99 switch (opc2) { 100 case 0: 101 return MISCREG_JOSCR; 102 } 103 break; 104 } 105 break; 106 } 107 break; 108 case 2: 109 switch (opc1) { 110 case 7: 111 switch (crm) { 112 case 0: 113 switch (opc2) { 114 case 0: 115 return MISCREG_JMCR; 116 } 117 break; 118 } 119 break; 120 } 121 break; 122 } 123 // If we get here then it must be a register that we haven't implemented 124 warn("CP14 unimplemented crn[%d], opc1[%d], crm[%d], opc2[%d]", 125 crn, opc1, crm, opc2); 126 return MISCREG_CP14_UNIMPL; 127} 128 129using namespace std; 130 131MiscRegIndex 132decodeCP15Reg(unsigned crn, unsigned opc1, unsigned crm, unsigned opc2) 133{ 134 switch (crn) { 135 case 0: 136 switch (opc1) { 137 case 0: 138 switch (crm) { 139 case 0: 140 switch (opc2) { 141 case 1: 142 return MISCREG_CTR; 143 case 2: 144 return MISCREG_TCMTR; 145 case 3: 146 return MISCREG_TLBTR; 147 case 5: 148 return MISCREG_MPIDR; 149 case 6: 150 return MISCREG_REVIDR; 151 default: 152 return MISCREG_MIDR; 153 } 154 break; 155 case 1: 156 switch (opc2) { 157 case 0: 158 return MISCREG_ID_PFR0; 159 case 1: 160 return MISCREG_ID_PFR1; 161 case 2: 162 return MISCREG_ID_DFR0; 163 case 3: 164 return MISCREG_ID_AFR0; 165 case 4: 166 return MISCREG_ID_MMFR0; 167 case 5: 168 return MISCREG_ID_MMFR1; 169 case 6: 170 return MISCREG_ID_MMFR2; 171 case 7: 172 return MISCREG_ID_MMFR3; 173 } 174 break; 175 case 2: 176 switch (opc2) { 177 case 0: 178 return MISCREG_ID_ISAR0; 179 case 1: 180 return MISCREG_ID_ISAR1; 181 case 2: 182 return MISCREG_ID_ISAR2; 183 case 3: 184 return MISCREG_ID_ISAR3; 185 case 4: 186 return MISCREG_ID_ISAR4; 187 case 5: 188 return MISCREG_ID_ISAR5; 189 case 6: 190 case 7: 191 return MISCREG_RAZ; // read as zero 192 } 193 break; 194 default: 195 return MISCREG_RAZ; // read as zero 196 } 197 break; 198 case 1: 199 if (crm == 0) { 200 switch (opc2) { 201 case 0: 202 return MISCREG_CCSIDR; 203 case 1: 204 return MISCREG_CLIDR; 205 case 7: 206 return MISCREG_AIDR; 207 } 208 } 209 break; 210 case 2: 211 if (crm == 0 && opc2 == 0) { 212 return MISCREG_CSSELR; 213 } 214 break; 215 case 4: 216 if (crm == 0) { 217 if (opc2 == 0) 218 return MISCREG_VPIDR; 219 else if (opc2 == 5) 220 return MISCREG_VMPIDR; 221 } 222 break; 223 } 224 break; 225 case 1: 226 if (opc1 == 0) { 227 if (crm == 0) { 228 switch (opc2) { 229 case 0: 230 return MISCREG_SCTLR; 231 case 1: 232 return MISCREG_ACTLR; 233 case 0x2: 234 return MISCREG_CPACR; 235 } 236 } else if (crm == 1) { 237 switch (opc2) { 238 case 0: 239 return MISCREG_SCR; 240 case 1: 241 return MISCREG_SDER; 242 case 2: 243 return MISCREG_NSACR; 244 } 245 } 246 } else if (opc1 == 4) { 247 if (crm == 0) { 248 if (opc2 == 0) 249 return MISCREG_HSCTLR; 250 else if (opc2 == 1) 251 return MISCREG_HACTLR; 252 } else if (crm == 1) { 253 switch (opc2) { 254 case 0: 255 return MISCREG_HCR; 256 case 1: 257 return MISCREG_HDCR; 258 case 2: 259 return MISCREG_HCPTR; 260 case 3: 261 return MISCREG_HSTR; 262 case 7: 263 return MISCREG_HACR; 264 } 265 } 266 } 267 break; 268 case 2: 269 if (opc1 == 0 && crm == 0) { 270 switch (opc2) { 271 case 0: 272 return MISCREG_TTBR0; 273 case 1: 274 return MISCREG_TTBR1; 275 case 2: 276 return MISCREG_TTBCR; 277 } 278 } else if (opc1 == 4) { 279 if (crm == 0 && opc2 == 2) 280 return MISCREG_HTCR; 281 else if (crm == 1 && opc2 == 2) 282 return MISCREG_VTCR; 283 } 284 break; 285 case 3: 286 if (opc1 == 0 && crm == 0 && opc2 == 0) { 287 return MISCREG_DACR; 288 } 289 break; 290 case 5: 291 if (opc1 == 0) { 292 if (crm == 0) { 293 if (opc2 == 0) { 294 return MISCREG_DFSR; 295 } else if (opc2 == 1) { 296 return MISCREG_IFSR; 297 } 298 } else if (crm == 1) { 299 if (opc2 == 0) { 300 return MISCREG_ADFSR; 301 } else if (opc2 == 1) { 302 return MISCREG_AIFSR; 303 } 304 } 305 } else if (opc1 == 4) { 306 if (crm == 1) { 307 if (opc2 == 0) 308 return MISCREG_HADFSR; 309 else if (opc2 == 1) 310 return MISCREG_HAIFSR; 311 } else if (crm == 2 && opc2 == 0) { 312 return MISCREG_HSR; 313 } 314 } 315 break; 316 case 6: 317 if (opc1 == 0 && crm == 0) { 318 switch (opc2) { 319 case 0: 320 return MISCREG_DFAR; 321 case 2: 322 return MISCREG_IFAR; 323 } 324 } else if (opc1 == 4 && crm == 0) { 325 switch (opc2) { 326 case 0: 327 return MISCREG_HDFAR; 328 case 2: 329 return MISCREG_HIFAR; 330 case 4: 331 return MISCREG_HPFAR; 332 } 333 } 334 break; 335 case 7: 336 if (opc1 == 0) { 337 switch (crm) { 338 case 0: 339 if (opc2 == 4) { 340 return MISCREG_NOP; 341 } 342 break; 343 case 1: 344 switch (opc2) { 345 case 0: 346 return MISCREG_ICIALLUIS; 347 case 6: 348 return MISCREG_BPIALLIS; 349 } 350 break; 351 case 4: 352 if (opc2 == 0) { 353 return MISCREG_PAR; 354 } 355 break; 356 case 5: 357 switch (opc2) { 358 case 0: 359 return MISCREG_ICIALLU; 360 case 1: 361 return MISCREG_ICIMVAU; 362 case 4: 363 return MISCREG_CP15ISB; 364 case 6: 365 return MISCREG_BPIALL; 366 case 7: 367 return MISCREG_BPIMVA; 368 } 369 break; 370 case 6: 371 if (opc2 == 1) { 372 return MISCREG_DCIMVAC; 373 } else if (opc2 == 2) { 374 return MISCREG_DCISW; 375 } 376 break; 377 case 8: 378 switch (opc2) { 379 case 0: 380 return MISCREG_ATS1CPR; 381 case 1: 382 return MISCREG_ATS1CPW; 383 case 2: 384 return MISCREG_ATS1CUR; 385 case 3: 386 return MISCREG_ATS1CUW; 387 case 4: 388 return MISCREG_ATS12NSOPR; 389 case 5: 390 return MISCREG_ATS12NSOPW; 391 case 6: 392 return MISCREG_ATS12NSOUR; 393 case 7: 394 return MISCREG_ATS12NSOUW; 395 } 396 break; 397 case 10: 398 switch (opc2) { 399 case 1: 400 return MISCREG_DCCMVAC; 401 case 2: 402 return MISCREG_DCCSW; 403 case 4: 404 return MISCREG_CP15DSB; 405 case 5: 406 return MISCREG_CP15DMB; 407 } 408 break; 409 case 11: 410 if (opc2 == 1) { 411 return MISCREG_DCCMVAU; 412 } 413 break; 414 case 13: 415 if (opc2 == 1) { 416 return MISCREG_NOP; 417 } 418 break; 419 case 14: 420 if (opc2 == 1) { 421 return MISCREG_DCCIMVAC; 422 } else if (opc2 == 2) { 423 return MISCREG_DCCISW; 424 } 425 break; 426 } 427 } else if (opc1 == 4 && crm == 8) { 428 if (opc2 == 0) 429 return MISCREG_ATS1HR; 430 else if (opc2 == 1) 431 return MISCREG_ATS1HW; 432 } 433 break; 434 case 8: 435 if (opc1 == 0) { 436 switch (crm) { 437 case 3: 438 switch (opc2) { 439 case 0: 440 return MISCREG_TLBIALLIS; 441 case 1: 442 return MISCREG_TLBIMVAIS; 443 case 2: 444 return MISCREG_TLBIASIDIS; 445 case 3: 446 return MISCREG_TLBIMVAAIS; 447 case 5: 448 return MISCREG_TLBIMVALIS; 449 case 7: 450 return MISCREG_TLBIMVAALIS; 451 } 452 break; 453 case 5: 454 switch (opc2) { 455 case 0: 456 return MISCREG_ITLBIALL; 457 case 1: 458 return MISCREG_ITLBIMVA; 459 case 2: 460 return MISCREG_ITLBIASID; 461 } 462 break; 463 case 6: 464 switch (opc2) { 465 case 0: 466 return MISCREG_DTLBIALL; 467 case 1: 468 return MISCREG_DTLBIMVA; 469 case 2: 470 return MISCREG_DTLBIASID; 471 } 472 break; 473 case 7: 474 switch (opc2) { 475 case 0: 476 return MISCREG_TLBIALL; 477 case 1: 478 return MISCREG_TLBIMVA; 479 case 2: 480 return MISCREG_TLBIASID; 481 case 3: 482 return MISCREG_TLBIMVAA; 483 case 5: 484 return MISCREG_TLBIMVAL; 485 case 7: 486 return MISCREG_TLBIMVAAL; 487 } 488 break; 489 } 490 } else if (opc1 == 4) { 491 if (crm == 0) { 492 switch (opc2) { 493 case 1: 494 return MISCREG_TLBIIPAS2IS; 495 case 5: 496 return MISCREG_TLBIIPAS2LIS; 497 } 498 } else if (crm == 3) { 499 switch (opc2) { 500 case 0: 501 return MISCREG_TLBIALLHIS; 502 case 1: 503 return MISCREG_TLBIMVAHIS; 504 case 4: 505 return MISCREG_TLBIALLNSNHIS; 506 case 5: 507 return MISCREG_TLBIMVALHIS; 508 } 509 } else if (crm == 4) { 510 switch (opc2) { 511 case 1: 512 return MISCREG_TLBIIPAS2; 513 case 5: 514 return MISCREG_TLBIIPAS2L; 515 } 516 } else if (crm == 7) { 517 switch (opc2) { 518 case 0: 519 return MISCREG_TLBIALLH; 520 case 1: 521 return MISCREG_TLBIMVAH; 522 case 4: 523 return MISCREG_TLBIALLNSNH; 524 case 5: 525 return MISCREG_TLBIMVALH; 526 } 527 } 528 } 529 break; 530 case 9: 531 // Every cop register with CRn = 9 and CRm in 532 // {0-2}, {5-8} is implementation defined regardless 533 // of opc1 and opc2. 534 switch (crm) { 535 case 0: 536 case 1: 537 case 2: 538 case 5: 539 case 6: 540 case 7: 541 case 8: 542 return MISCREG_IMPDEF_UNIMPL; 543 } 544 if (opc1 == 0) { 545 switch (crm) { 546 case 12: 547 switch (opc2) { 548 case 0: 549 return MISCREG_PMCR; 550 case 1: 551 return MISCREG_PMCNTENSET; 552 case 2: 553 return MISCREG_PMCNTENCLR; 554 case 3: 555 return MISCREG_PMOVSR; 556 case 4: 557 return MISCREG_PMSWINC; 558 case 5: 559 return MISCREG_PMSELR; 560 case 6: 561 return MISCREG_PMCEID0; 562 case 7: 563 return MISCREG_PMCEID1; 564 } 565 break; 566 case 13: 567 switch (opc2) { 568 case 0: 569 return MISCREG_PMCCNTR; 570 case 1: 571 // Selector is PMSELR.SEL 572 return MISCREG_PMXEVTYPER_PMCCFILTR; 573 case 2: 574 return MISCREG_PMXEVCNTR; 575 } 576 break; 577 case 14: 578 switch (opc2) { 579 case 0: 580 return MISCREG_PMUSERENR; 581 case 1: 582 return MISCREG_PMINTENSET; 583 case 2: 584 return MISCREG_PMINTENCLR; 585 case 3: 586 return MISCREG_PMOVSSET; 587 } 588 break; 589 } 590 } else if (opc1 == 1) { 591 switch (crm) { 592 case 0: 593 switch (opc2) { 594 case 2: // L2CTLR, L2 Control Register 595 return MISCREG_L2CTLR; 596 case 3: 597 return MISCREG_L2ECTLR; 598 } 599 break; 600 break; 601 } 602 } 603 break; 604 case 10: 605 if (opc1 == 0) { 606 // crm 0, 1, 4, and 8, with op2 0 - 7, reserved for TLB lockdown 607 if (crm < 2) { 608 return MISCREG_IMPDEF_UNIMPL; 609 } else if (crm == 2) { // TEX Remap Registers 610 if (opc2 == 0) { 611 // Selector is TTBCR.EAE 612 return MISCREG_PRRR_MAIR0; 613 } else if (opc2 == 1) { 614 // Selector is TTBCR.EAE 615 return MISCREG_NMRR_MAIR1; 616 } 617 } else if (crm == 3) { 618 if (opc2 == 0) { 619 return MISCREG_AMAIR0; 620 } else if (opc2 == 1) { 621 return MISCREG_AMAIR1; 622 } 623 } 624 } else if (opc1 == 4) { 625 // crm 0, 1, 4, and 8, with op2 0 - 7, reserved for TLB lockdown 626 if (crm == 2) { 627 if (opc2 == 0) 628 return MISCREG_HMAIR0; 629 else if (opc2 == 1) 630 return MISCREG_HMAIR1; 631 } else if (crm == 3) { 632 if (opc2 == 0) 633 return MISCREG_HAMAIR0; 634 else if (opc2 == 1) 635 return MISCREG_HAMAIR1; 636 } 637 } 638 break; 639 case 11: 640 if (opc1 <=7) { 641 switch (crm) { 642 case 0: 643 case 1: 644 case 2: 645 case 3: 646 case 4: 647 case 5: 648 case 6: 649 case 7: 650 case 8: 651 case 15: 652 // Reserved for DMA operations for TCM access 653 return MISCREG_IMPDEF_UNIMPL; 654 default: 655 break; 656 } 657 } 658 break; 659 case 12: 660 if (opc1 == 0) { 661 if (crm == 0) { 662 if (opc2 == 0) { 663 return MISCREG_VBAR; 664 } else if (opc2 == 1) { 665 return MISCREG_MVBAR; 666 } 667 } else if (crm == 1) { 668 if (opc2 == 0) { 669 return MISCREG_ISR; 670 } 671 } 672 } else if (opc1 == 4) { 673 if (crm == 0 && opc2 == 0) 674 return MISCREG_HVBAR; 675 } 676 break; 677 case 13: 678 if (opc1 == 0) { 679 if (crm == 0) { 680 switch (opc2) { 681 case 0: 682 return MISCREG_FCSEIDR; 683 case 1: 684 return MISCREG_CONTEXTIDR; 685 case 2: 686 return MISCREG_TPIDRURW; 687 case 3: 688 return MISCREG_TPIDRURO; 689 case 4: 690 return MISCREG_TPIDRPRW; 691 } 692 } 693 } else if (opc1 == 4) { 694 if (crm == 0 && opc2 == 2) 695 return MISCREG_HTPIDR; 696 } 697 break; 698 case 14: 699 if (opc1 == 0) { 700 switch (crm) { 701 case 0: 702 if (opc2 == 0) 703 return MISCREG_CNTFRQ; 704 break; 705 case 1: 706 if (opc2 == 0) 707 return MISCREG_CNTKCTL; 708 break; 709 case 2: 710 if (opc2 == 0) 711 return MISCREG_CNTP_TVAL; 712 else if (opc2 == 1) 713 return MISCREG_CNTP_CTL; 714 break; 715 case 3: 716 if (opc2 == 0) 717 return MISCREG_CNTV_TVAL; 718 else if (opc2 == 1) 719 return MISCREG_CNTV_CTL; 720 break; 721 } 722 } else if (opc1 == 4) { 723 if (crm == 1 && opc2 == 0) { 724 return MISCREG_CNTHCTL; 725 } else if (crm == 2) { 726 if (opc2 == 0) 727 return MISCREG_CNTHP_TVAL; 728 else if (opc2 == 1) 729 return MISCREG_CNTHP_CTL; 730 } 731 } 732 break; 733 case 15: 734 // Implementation defined 735 return MISCREG_IMPDEF_UNIMPL; 736 } 737 // Unrecognized register 738 return MISCREG_CP15_UNIMPL; 739} 740 741MiscRegIndex 742decodeCP15Reg64(unsigned crm, unsigned opc1) 743{ 744 switch (crm) { 745 case 2: 746 switch (opc1) { 747 case 0: 748 return MISCREG_TTBR0; 749 case 1: 750 return MISCREG_TTBR1; 751 case 4: 752 return MISCREG_HTTBR; 753 case 6: 754 return MISCREG_VTTBR; 755 } 756 break; 757 case 7: 758 if (opc1 == 0) 759 return MISCREG_PAR; 760 break; 761 case 14: 762 switch (opc1) { 763 case 0: 764 return MISCREG_CNTPCT; 765 case 1: 766 return MISCREG_CNTVCT; 767 case 2: 768 return MISCREG_CNTP_CVAL; 769 case 3: 770 return MISCREG_CNTV_CVAL; 771 case 4: 772 return MISCREG_CNTVOFF; 773 case 6: 774 return MISCREG_CNTHP_CVAL; 775 } 776 break; 777 case 15: 778 if (opc1 == 0) 779 return MISCREG_CPUMERRSR; 780 else if (opc1 == 1) 781 return MISCREG_L2MERRSR; 782 break; 783 } 784 // Unrecognized register 785 return MISCREG_CP15_UNIMPL; 786} 787 788std::tuple<bool, bool> 789canReadCoprocReg(MiscRegIndex reg, SCR scr, CPSR cpsr) 790{ 791 bool secure = !scr.ns; 792 bool canRead = false; 793 bool undefined = false; 794 795 switch (cpsr.mode) { 796 case MODE_USER: 797 canRead = secure ? miscRegInfo[reg][MISCREG_USR_S_RD] : 798 miscRegInfo[reg][MISCREG_USR_NS_RD]; 799 break; 800 case MODE_FIQ: 801 case MODE_IRQ: 802 case MODE_SVC: 803 case MODE_ABORT: 804 case MODE_UNDEFINED: 805 case MODE_SYSTEM: 806 canRead = secure ? miscRegInfo[reg][MISCREG_PRI_S_RD] : 807 miscRegInfo[reg][MISCREG_PRI_NS_RD]; 808 break; 809 case MODE_MON: 810 canRead = secure ? miscRegInfo[reg][MISCREG_MON_NS0_RD] : 811 miscRegInfo[reg][MISCREG_MON_NS1_RD]; 812 break; 813 case MODE_HYP: 814 canRead = miscRegInfo[reg][MISCREG_HYP_RD]; 815 break; 816 default: 817 undefined = true; 818 } 819 // can't do permissions checkes on the root of a banked pair of regs 820 assert(!miscRegInfo[reg][MISCREG_BANKED]); 821 return std::make_tuple(canRead, undefined); 822} 823 824std::tuple<bool, bool> 825canWriteCoprocReg(MiscRegIndex reg, SCR scr, CPSR cpsr) 826{ 827 bool secure = !scr.ns; 828 bool canWrite = false; 829 bool undefined = false; 830 831 switch (cpsr.mode) { 832 case MODE_USER: 833 canWrite = secure ? miscRegInfo[reg][MISCREG_USR_S_WR] : 834 miscRegInfo[reg][MISCREG_USR_NS_WR]; 835 break; 836 case MODE_FIQ: 837 case MODE_IRQ: 838 case MODE_SVC: 839 case MODE_ABORT: 840 case MODE_UNDEFINED: 841 case MODE_SYSTEM: 842 canWrite = secure ? miscRegInfo[reg][MISCREG_PRI_S_WR] : 843 miscRegInfo[reg][MISCREG_PRI_NS_WR]; 844 break; 845 case MODE_MON: 846 canWrite = secure ? miscRegInfo[reg][MISCREG_MON_NS0_WR] : 847 miscRegInfo[reg][MISCREG_MON_NS1_WR]; 848 break; 849 case MODE_HYP: 850 canWrite = miscRegInfo[reg][MISCREG_HYP_WR]; 851 break; 852 default: 853 undefined = true; 854 } 855 // can't do permissions checkes on the root of a banked pair of regs 856 assert(!miscRegInfo[reg][MISCREG_BANKED]); 857 return std::make_tuple(canWrite, undefined); 858} 859 860int 861snsBankedIndex(MiscRegIndex reg, ThreadContext *tc) 862{ 863 SCR scr = tc->readMiscReg(MISCREG_SCR); 864 return snsBankedIndex(reg, tc, scr.ns); 865} 866 867int 868snsBankedIndex(MiscRegIndex reg, ThreadContext *tc, bool ns) 869{ 870 int reg_as_int = static_cast<int>(reg); 871 if (miscRegInfo[reg][MISCREG_BANKED]) { 872 reg_as_int += (ArmSystem::haveSecurity(tc) && 873 !ArmSystem::highestELIs64(tc) && !ns) ? 2 : 1; 874 } 875 return reg_as_int; 876} 877 878 879/** 880 * If the reg is a child reg of a banked set, then the parent is the last 881 * banked one in the list. This is messy, and the wish is to eventually have 882 * the bitmap replaced with a better data structure. the preUnflatten function 883 * initializes a lookup table to speed up the search for these banked 884 * registers. 885 */ 886 887int unflattenResultMiscReg[NUM_MISCREGS]; 888 889void 890preUnflattenMiscReg() 891{ 892 int reg = -1; 893 for (int i = 0 ; i < NUM_MISCREGS; i++){ 894 if (miscRegInfo[i][MISCREG_BANKED]) 895 reg = i; 896 if (miscRegInfo[i][MISCREG_BANKED_CHILD]) 897 unflattenResultMiscReg[i] = reg; 898 else 899 unflattenResultMiscReg[i] = i; 900 // if this assert fails, no parent was found, and something is broken 901 assert(unflattenResultMiscReg[i] > -1); 902 } 903} 904 905int 906unflattenMiscReg(int reg) 907{ 908 return unflattenResultMiscReg[reg]; 909} 910 911bool 912canReadAArch64SysReg(MiscRegIndex reg, SCR scr, CPSR cpsr, ThreadContext *tc) 913{ 914 // Check for SP_EL0 access while SPSEL == 0 915 if ((reg == MISCREG_SP_EL0) && (tc->readMiscReg(MISCREG_SPSEL) == 0)) 916 return false; 917 918 // Check for RVBAR access 919 if (reg == MISCREG_RVBAR_EL1) { 920 ExceptionLevel highest_el = ArmSystem::highestEL(tc); 921 if (highest_el == EL2 || highest_el == EL3) 922 return false; 923 } 924 if (reg == MISCREG_RVBAR_EL2) { 925 ExceptionLevel highest_el = ArmSystem::highestEL(tc); 926 if (highest_el == EL3) 927 return false; 928 } 929 930 bool secure = ArmSystem::haveSecurity(tc) && !scr.ns; 931 932 switch (opModeToEL((OperatingMode) (uint8_t) cpsr.mode)) { 933 case EL0: 934 return secure ? miscRegInfo[reg][MISCREG_USR_S_RD] : 935 miscRegInfo[reg][MISCREG_USR_NS_RD]; 936 case EL1: 937 return secure ? miscRegInfo[reg][MISCREG_PRI_S_RD] : 938 miscRegInfo[reg][MISCREG_PRI_NS_RD]; 939 case EL2: 940 return miscRegInfo[reg][MISCREG_HYP_RD]; 941 case EL3: 942 return secure ? miscRegInfo[reg][MISCREG_MON_NS0_RD] : 943 miscRegInfo[reg][MISCREG_MON_NS1_RD]; 944 default: 945 panic("Invalid exception level"); 946 } 947} 948 949bool 950canWriteAArch64SysReg(MiscRegIndex reg, SCR scr, CPSR cpsr, ThreadContext *tc) 951{ 952 // Check for SP_EL0 access while SPSEL == 0 953 if ((reg == MISCREG_SP_EL0) && (tc->readMiscReg(MISCREG_SPSEL) == 0)) 954 return false; 955 ExceptionLevel el = opModeToEL((OperatingMode) (uint8_t) cpsr.mode); 956 if (reg == MISCREG_DAIF) { 957 SCTLR sctlr = tc->readMiscReg(MISCREG_SCTLR_EL1); 958 if (el == EL0 && !sctlr.uma) 959 return false; 960 } 961 if (FullSystem && reg == MISCREG_DC_ZVA_Xt) { 962 // In syscall-emulation mode, this test is skipped and DCZVA is always 963 // allowed at EL0 964 SCTLR sctlr = tc->readMiscReg(MISCREG_SCTLR_EL1); 965 if (el == EL0 && !sctlr.dze) 966 return false; 967 } 968 if (reg == MISCREG_DC_CVAC_Xt || reg == MISCREG_DC_CIVAC_Xt) { 969 SCTLR sctlr = tc->readMiscReg(MISCREG_SCTLR_EL1); 970 if (el == EL0 && !sctlr.uci) 971 return false; 972 } 973 974 bool secure = ArmSystem::haveSecurity(tc) && !scr.ns; 975 976 switch (el) { 977 case EL0: 978 return secure ? miscRegInfo[reg][MISCREG_USR_S_WR] : 979 miscRegInfo[reg][MISCREG_USR_NS_WR]; 980 case EL1: 981 return secure ? miscRegInfo[reg][MISCREG_PRI_S_WR] : 982 miscRegInfo[reg][MISCREG_PRI_NS_WR]; 983 case EL2: 984 return miscRegInfo[reg][MISCREG_HYP_WR]; 985 case EL3: 986 return secure ? miscRegInfo[reg][MISCREG_MON_NS0_WR] : 987 miscRegInfo[reg][MISCREG_MON_NS1_WR]; 988 default: 989 panic("Invalid exception level"); 990 } 991} 992 993MiscRegIndex 994decodeAArch64SysReg(unsigned op0, unsigned op1, 995 unsigned crn, unsigned crm, 996 unsigned op2) 997{ 998 switch (op0) { 999 case 1: 1000 switch (crn) { 1001 case 7: 1002 switch (op1) { 1003 case 0: 1004 switch (crm) { 1005 case 1: 1006 switch (op2) { 1007 case 0: 1008 return MISCREG_IC_IALLUIS; 1009 } 1010 break; 1011 case 5: 1012 switch (op2) { 1013 case 0: 1014 return MISCREG_IC_IALLU; 1015 } 1016 break; 1017 case 6: 1018 switch (op2) { 1019 case 1: 1020 return MISCREG_DC_IVAC_Xt; 1021 case 2: 1022 return MISCREG_DC_ISW_Xt; 1023 } 1024 break; 1025 case 8: 1026 switch (op2) { 1027 case 0: 1028 return MISCREG_AT_S1E1R_Xt; 1029 case 1: 1030 return MISCREG_AT_S1E1W_Xt; 1031 case 2: 1032 return MISCREG_AT_S1E0R_Xt; 1033 case 3: 1034 return MISCREG_AT_S1E0W_Xt; 1035 } 1036 break; 1037 case 10: 1038 switch (op2) { 1039 case 2: 1040 return MISCREG_DC_CSW_Xt; 1041 } 1042 break; 1043 case 14: 1044 switch (op2) { 1045 case 2: 1046 return MISCREG_DC_CISW_Xt; 1047 } 1048 break; 1049 } 1050 break; 1051 case 3: 1052 switch (crm) { 1053 case 4: 1054 switch (op2) { 1055 case 1: 1056 return MISCREG_DC_ZVA_Xt; 1057 } 1058 break; 1059 case 5: 1060 switch (op2) { 1061 case 1: 1062 return MISCREG_IC_IVAU_Xt; 1063 } 1064 break; 1065 case 10: 1066 switch (op2) { 1067 case 1: 1068 return MISCREG_DC_CVAC_Xt; 1069 } 1070 break; 1071 case 11: 1072 switch (op2) { 1073 case 1: 1074 return MISCREG_DC_CVAU_Xt; 1075 } 1076 break; 1077 case 14: 1078 switch (op2) { 1079 case 1: 1080 return MISCREG_DC_CIVAC_Xt; 1081 } 1082 break; 1083 } 1084 break; 1085 case 4: 1086 switch (crm) { 1087 case 8: 1088 switch (op2) { 1089 case 0: 1090 return MISCREG_AT_S1E2R_Xt; 1091 case 1: 1092 return MISCREG_AT_S1E2W_Xt; 1093 case 4: 1094 return MISCREG_AT_S12E1R_Xt; 1095 case 5: 1096 return MISCREG_AT_S12E1W_Xt; 1097 case 6: 1098 return MISCREG_AT_S12E0R_Xt; 1099 case 7: 1100 return MISCREG_AT_S12E0W_Xt; 1101 } 1102 break; 1103 } 1104 break; 1105 case 6: 1106 switch (crm) { 1107 case 8: 1108 switch (op2) { 1109 case 0: 1110 return MISCREG_AT_S1E3R_Xt; 1111 case 1: 1112 return MISCREG_AT_S1E3W_Xt; 1113 } 1114 break; 1115 } 1116 break; 1117 } 1118 break; 1119 case 8: 1120 switch (op1) { 1121 case 0: 1122 switch (crm) { 1123 case 3: 1124 switch (op2) { 1125 case 0: 1126 return MISCREG_TLBI_VMALLE1IS; 1127 case 1: 1128 return MISCREG_TLBI_VAE1IS_Xt; 1129 case 2: 1130 return MISCREG_TLBI_ASIDE1IS_Xt; 1131 case 3: 1132 return MISCREG_TLBI_VAAE1IS_Xt; 1133 case 5: 1134 return MISCREG_TLBI_VALE1IS_Xt; 1135 case 7: 1136 return MISCREG_TLBI_VAALE1IS_Xt; 1137 } 1138 break; 1139 case 7: 1140 switch (op2) { 1141 case 0: 1142 return MISCREG_TLBI_VMALLE1; 1143 case 1: 1144 return MISCREG_TLBI_VAE1_Xt; 1145 case 2: 1146 return MISCREG_TLBI_ASIDE1_Xt; 1147 case 3: 1148 return MISCREG_TLBI_VAAE1_Xt; 1149 case 5: 1150 return MISCREG_TLBI_VALE1_Xt; 1151 case 7: 1152 return MISCREG_TLBI_VAALE1_Xt; 1153 } 1154 break; 1155 } 1156 break; 1157 case 4: 1158 switch (crm) { 1159 case 0: 1160 switch (op2) { 1161 case 1: 1162 return MISCREG_TLBI_IPAS2E1IS_Xt; 1163 case 5: 1164 return MISCREG_TLBI_IPAS2LE1IS_Xt; 1165 } 1166 break; 1167 case 3: 1168 switch (op2) { 1169 case 0: 1170 return MISCREG_TLBI_ALLE2IS; 1171 case 1: 1172 return MISCREG_TLBI_VAE2IS_Xt; 1173 case 4: 1174 return MISCREG_TLBI_ALLE1IS; 1175 case 5: 1176 return MISCREG_TLBI_VALE2IS_Xt; 1177 case 6: 1178 return MISCREG_TLBI_VMALLS12E1IS; 1179 } 1180 break; 1181 case 4: 1182 switch (op2) { 1183 case 1: 1184 return MISCREG_TLBI_IPAS2E1_Xt; 1185 case 5: 1186 return MISCREG_TLBI_IPAS2LE1_Xt; 1187 } 1188 break; 1189 case 7: 1190 switch (op2) { 1191 case 0: 1192 return MISCREG_TLBI_ALLE2; 1193 case 1: 1194 return MISCREG_TLBI_VAE2_Xt; 1195 case 4: 1196 return MISCREG_TLBI_ALLE1; 1197 case 5: 1198 return MISCREG_TLBI_VALE2_Xt; 1199 case 6: 1200 return MISCREG_TLBI_VMALLS12E1; 1201 } 1202 break; 1203 } 1204 break; 1205 case 6: 1206 switch (crm) { 1207 case 3: 1208 switch (op2) { 1209 case 0: 1210 return MISCREG_TLBI_ALLE3IS; 1211 case 1: 1212 return MISCREG_TLBI_VAE3IS_Xt; 1213 case 5: 1214 return MISCREG_TLBI_VALE3IS_Xt; 1215 } 1216 break; 1217 case 7: 1218 switch (op2) { 1219 case 0: 1220 return MISCREG_TLBI_ALLE3; 1221 case 1: 1222 return MISCREG_TLBI_VAE3_Xt; 1223 case 5: 1224 return MISCREG_TLBI_VALE3_Xt; 1225 } 1226 break; 1227 } 1228 break; 1229 } 1230 break; 1231 } 1232 break; 1233 case 2: 1234 switch (crn) { 1235 case 0: 1236 switch (op1) { 1237 case 0: 1238 switch (crm) { 1239 case 0: 1240 switch (op2) { 1241 case 2: 1242 return MISCREG_OSDTRRX_EL1; 1243 case 4: 1244 return MISCREG_DBGBVR0_EL1; 1245 case 5: 1246 return MISCREG_DBGBCR0_EL1; 1247 case 6: 1248 return MISCREG_DBGWVR0_EL1; 1249 case 7: 1250 return MISCREG_DBGWCR0_EL1; 1251 } 1252 break; 1253 case 1: 1254 switch (op2) { 1255 case 4: 1256 return MISCREG_DBGBVR1_EL1; 1257 case 5: 1258 return MISCREG_DBGBCR1_EL1; 1259 case 6: 1260 return MISCREG_DBGWVR1_EL1; 1261 case 7: 1262 return MISCREG_DBGWCR1_EL1; 1263 } 1264 break; 1265 case 2: 1266 switch (op2) { 1267 case 0: 1268 return MISCREG_MDCCINT_EL1; 1269 case 2: 1270 return MISCREG_MDSCR_EL1; 1271 case 4: 1272 return MISCREG_DBGBVR2_EL1; 1273 case 5: 1274 return MISCREG_DBGBCR2_EL1; 1275 case 6: 1276 return MISCREG_DBGWVR2_EL1; 1277 case 7: 1278 return MISCREG_DBGWCR2_EL1; 1279 } 1280 break; 1281 case 3: 1282 switch (op2) { 1283 case 2: 1284 return MISCREG_OSDTRTX_EL1; 1285 case 4: 1286 return MISCREG_DBGBVR3_EL1; 1287 case 5: 1288 return MISCREG_DBGBCR3_EL1; 1289 case 6: 1290 return MISCREG_DBGWVR3_EL1; 1291 case 7: 1292 return MISCREG_DBGWCR3_EL1; 1293 } 1294 break; 1295 case 4: 1296 switch (op2) { 1297 case 4: 1298 return MISCREG_DBGBVR4_EL1; 1299 case 5: 1300 return MISCREG_DBGBCR4_EL1; 1301 } 1302 break; 1303 case 5: 1304 switch (op2) { 1305 case 4: 1306 return MISCREG_DBGBVR5_EL1; 1307 case 5: 1308 return MISCREG_DBGBCR5_EL1; 1309 } 1310 break; 1311 case 6: 1312 switch (op2) { 1313 case 2: 1314 return MISCREG_OSECCR_EL1; 1315 } 1316 break; 1317 } 1318 break; 1319 case 2: 1320 switch (crm) { 1321 case 0: 1322 switch (op2) { 1323 case 0: 1324 return MISCREG_TEECR32_EL1; 1325 } 1326 break; 1327 } 1328 break; 1329 case 3: 1330 switch (crm) { 1331 case 1: 1332 switch (op2) { 1333 case 0: 1334 return MISCREG_MDCCSR_EL0; 1335 } 1336 break; 1337 case 4: 1338 switch (op2) { 1339 case 0: 1340 return MISCREG_MDDTR_EL0; 1341 } 1342 break; 1343 case 5: 1344 switch (op2) { 1345 case 0: 1346 return MISCREG_MDDTRRX_EL0; 1347 } 1348 break; 1349 } 1350 break; 1351 case 4: 1352 switch (crm) { 1353 case 7: 1354 switch (op2) { 1355 case 0: 1356 return MISCREG_DBGVCR32_EL2; 1357 } 1358 break; 1359 } 1360 break; 1361 } 1362 break; 1363 case 1: 1364 switch (op1) { 1365 case 0: 1366 switch (crm) { 1367 case 0: 1368 switch (op2) { 1369 case 0: 1370 return MISCREG_MDRAR_EL1; 1371 case 4: 1372 return MISCREG_OSLAR_EL1; 1373 } 1374 break; 1375 case 1: 1376 switch (op2) { 1377 case 4: 1378 return MISCREG_OSLSR_EL1; 1379 } 1380 break; 1381 case 3: 1382 switch (op2) { 1383 case 4: 1384 return MISCREG_OSDLR_EL1; 1385 } 1386 break; 1387 case 4: 1388 switch (op2) { 1389 case 4: 1390 return MISCREG_DBGPRCR_EL1; 1391 } 1392 break; 1393 } 1394 break; 1395 case 2: 1396 switch (crm) { 1397 case 0: 1398 switch (op2) { 1399 case 0: 1400 return MISCREG_TEEHBR32_EL1; 1401 } 1402 break; 1403 } 1404 break; 1405 } 1406 break; 1407 case 7: 1408 switch (op1) { 1409 case 0: 1410 switch (crm) { 1411 case 8: 1412 switch (op2) { 1413 case 6: 1414 return MISCREG_DBGCLAIMSET_EL1; 1415 } 1416 break; 1417 case 9: 1418 switch (op2) { 1419 case 6: 1420 return MISCREG_DBGCLAIMCLR_EL1; 1421 } 1422 break; 1423 case 14: 1424 switch (op2) { 1425 case 6: 1426 return MISCREG_DBGAUTHSTATUS_EL1; 1427 } 1428 break; 1429 } 1430 break; 1431 } 1432 break; 1433 } 1434 break; 1435 case 3: 1436 switch (crn) { 1437 case 0: 1438 switch (op1) { 1439 case 0: 1440 switch (crm) { 1441 case 0: 1442 switch (op2) { 1443 case 0: 1444 return MISCREG_MIDR_EL1; 1445 case 5: 1446 return MISCREG_MPIDR_EL1; 1447 case 6: 1448 return MISCREG_REVIDR_EL1; 1449 } 1450 break; 1451 case 1: 1452 switch (op2) { 1453 case 0: 1454 return MISCREG_ID_PFR0_EL1; 1455 case 1: 1456 return MISCREG_ID_PFR1_EL1; 1457 case 2: 1458 return MISCREG_ID_DFR0_EL1; 1459 case 3: 1460 return MISCREG_ID_AFR0_EL1; 1461 case 4: 1462 return MISCREG_ID_MMFR0_EL1; 1463 case 5: 1464 return MISCREG_ID_MMFR1_EL1; 1465 case 6: 1466 return MISCREG_ID_MMFR2_EL1; 1467 case 7: 1468 return MISCREG_ID_MMFR3_EL1; 1469 } 1470 break; 1471 case 2: 1472 switch (op2) { 1473 case 0: 1474 return MISCREG_ID_ISAR0_EL1; 1475 case 1: 1476 return MISCREG_ID_ISAR1_EL1; 1477 case 2: 1478 return MISCREG_ID_ISAR2_EL1; 1479 case 3: 1480 return MISCREG_ID_ISAR3_EL1; 1481 case 4: 1482 return MISCREG_ID_ISAR4_EL1; 1483 case 5: 1484 return MISCREG_ID_ISAR5_EL1; 1485 } 1486 break; 1487 case 3: 1488 switch (op2) { 1489 case 0: 1490 return MISCREG_MVFR0_EL1; 1491 case 1: 1492 return MISCREG_MVFR1_EL1; 1493 case 2: 1494 return MISCREG_MVFR2_EL1; 1495 case 3 ... 7: 1496 return MISCREG_RAZ; 1497 } 1498 break; 1499 case 4: 1500 switch (op2) { 1501 case 0: 1502 return MISCREG_ID_AA64PFR0_EL1; 1503 case 1: 1504 return MISCREG_ID_AA64PFR1_EL1; 1505 case 2 ... 7: 1506 return MISCREG_RAZ; 1507 } 1508 break; 1509 case 5: 1510 switch (op2) { 1511 case 0: 1512 return MISCREG_ID_AA64DFR0_EL1; 1513 case 1: 1514 return MISCREG_ID_AA64DFR1_EL1; 1515 case 4: 1516 return MISCREG_ID_AA64AFR0_EL1; 1517 case 5: 1518 return MISCREG_ID_AA64AFR1_EL1; 1519 case 2: 1520 case 3: 1521 case 6: 1522 case 7: 1523 return MISCREG_RAZ; 1524 } 1525 break; 1526 case 6: 1527 switch (op2) { 1528 case 0: 1529 return MISCREG_ID_AA64ISAR0_EL1; 1530 case 1: 1531 return MISCREG_ID_AA64ISAR1_EL1; 1532 case 2 ... 7: 1533 return MISCREG_RAZ; 1534 } 1535 break; 1536 case 7: 1537 switch (op2) { 1538 case 0: 1539 return MISCREG_ID_AA64MMFR0_EL1; 1540 case 1: 1541 return MISCREG_ID_AA64MMFR1_EL1; 1542 case 2 ... 7: 1543 return MISCREG_RAZ; 1544 } 1545 break; 1546 } 1547 break; 1548 case 1: 1549 switch (crm) { 1550 case 0: 1551 switch (op2) { 1552 case 0: 1553 return MISCREG_CCSIDR_EL1; 1554 case 1: 1555 return MISCREG_CLIDR_EL1; 1556 case 7: 1557 return MISCREG_AIDR_EL1; 1558 } 1559 break; 1560 } 1561 break; 1562 case 2: 1563 switch (crm) { 1564 case 0: 1565 switch (op2) { 1566 case 0: 1567 return MISCREG_CSSELR_EL1; 1568 } 1569 break; 1570 } 1571 break; 1572 case 3: 1573 switch (crm) { 1574 case 0: 1575 switch (op2) { 1576 case 1: 1577 return MISCREG_CTR_EL0; 1578 case 7: 1579 return MISCREG_DCZID_EL0; 1580 } 1581 break; 1582 } 1583 break; 1584 case 4: 1585 switch (crm) { 1586 case 0: 1587 switch (op2) { 1588 case 0: 1589 return MISCREG_VPIDR_EL2; 1590 case 5: 1591 return MISCREG_VMPIDR_EL2; 1592 } 1593 break; 1594 } 1595 break; 1596 } 1597 break; 1598 case 1: 1599 switch (op1) { 1600 case 0: 1601 switch (crm) { 1602 case 0: 1603 switch (op2) { 1604 case 0: 1605 return MISCREG_SCTLR_EL1; 1606 case 1: 1607 return MISCREG_ACTLR_EL1; 1608 case 2: 1609 return MISCREG_CPACR_EL1; 1610 } 1611 break; 1612 } 1613 break; 1614 case 4: 1615 switch (crm) { 1616 case 0: 1617 switch (op2) { 1618 case 0: 1619 return MISCREG_SCTLR_EL2; 1620 case 1: 1621 return MISCREG_ACTLR_EL2; 1622 } 1623 break; 1624 case 1: 1625 switch (op2) { 1626 case 0: 1627 return MISCREG_HCR_EL2; 1628 case 1: 1629 return MISCREG_MDCR_EL2; 1630 case 2: 1631 return MISCREG_CPTR_EL2; 1632 case 3: 1633 return MISCREG_HSTR_EL2; 1634 case 7: 1635 return MISCREG_HACR_EL2; 1636 } 1637 break; 1638 } 1639 break; 1640 case 6: 1641 switch (crm) { 1642 case 0: 1643 switch (op2) { 1644 case 0: 1645 return MISCREG_SCTLR_EL3; 1646 case 1: 1647 return MISCREG_ACTLR_EL3; 1648 } 1649 break; 1650 case 1: 1651 switch (op2) { 1652 case 0: 1653 return MISCREG_SCR_EL3; 1654 case 1: 1655 return MISCREG_SDER32_EL3; 1656 case 2: 1657 return MISCREG_CPTR_EL3; 1658 } 1659 break; 1660 case 3: 1661 switch (op2) { 1662 case 1: 1663 return MISCREG_MDCR_EL3; 1664 } 1665 break; 1666 } 1667 break; 1668 } 1669 break; 1670 case 2: 1671 switch (op1) { 1672 case 0: 1673 switch (crm) { 1674 case 0: 1675 switch (op2) { 1676 case 0: 1677 return MISCREG_TTBR0_EL1; 1678 case 1: 1679 return MISCREG_TTBR1_EL1; 1680 case 2: 1681 return MISCREG_TCR_EL1; 1682 } 1683 break; 1684 } 1685 break; 1686 case 4: 1687 switch (crm) { 1688 case 0: 1689 switch (op2) { 1690 case 0: 1691 return MISCREG_TTBR0_EL2; 1692 case 2: 1693 return MISCREG_TCR_EL2; 1694 } 1695 break; 1696 case 1: 1697 switch (op2) { 1698 case 0: 1699 return MISCREG_VTTBR_EL2; 1700 case 2: 1701 return MISCREG_VTCR_EL2; 1702 } 1703 break; 1704 } 1705 break; 1706 case 6: 1707 switch (crm) { 1708 case 0: 1709 switch (op2) { 1710 case 0: 1711 return MISCREG_TTBR0_EL3; 1712 case 2: 1713 return MISCREG_TCR_EL3; 1714 } 1715 break; 1716 } 1717 break; 1718 } 1719 break; 1720 case 3: 1721 switch (op1) { 1722 case 4: 1723 switch (crm) { 1724 case 0: 1725 switch (op2) { 1726 case 0: 1727 return MISCREG_DACR32_EL2; 1728 } 1729 break; 1730 } 1731 break; 1732 } 1733 break; 1734 case 4: 1735 switch (op1) { 1736 case 0: 1737 switch (crm) { 1738 case 0: 1739 switch (op2) { 1740 case 0: 1741 return MISCREG_SPSR_EL1; 1742 case 1: 1743 return MISCREG_ELR_EL1; 1744 } 1745 break; 1746 case 1: 1747 switch (op2) { 1748 case 0: 1749 return MISCREG_SP_EL0; 1750 } 1751 break; 1752 case 2: 1753 switch (op2) { 1754 case 0: 1755 return MISCREG_SPSEL; 1756 case 2: 1757 return MISCREG_CURRENTEL; 1758 } 1759 break; 1760 } 1761 break; 1762 case 3: 1763 switch (crm) { 1764 case 2: 1765 switch (op2) { 1766 case 0: 1767 return MISCREG_NZCV; 1768 case 1: 1769 return MISCREG_DAIF; 1770 } 1771 break; 1772 case 4: 1773 switch (op2) { 1774 case 0: 1775 return MISCREG_FPCR; 1776 case 1: 1777 return MISCREG_FPSR; 1778 } 1779 break; 1780 case 5: 1781 switch (op2) { 1782 case 0: 1783 return MISCREG_DSPSR_EL0; 1784 case 1: 1785 return MISCREG_DLR_EL0; 1786 } 1787 break; 1788 } 1789 break; 1790 case 4: 1791 switch (crm) { 1792 case 0: 1793 switch (op2) { 1794 case 0: 1795 return MISCREG_SPSR_EL2; 1796 case 1: 1797 return MISCREG_ELR_EL2; 1798 } 1799 break; 1800 case 1: 1801 switch (op2) { 1802 case 0: 1803 return MISCREG_SP_EL1; 1804 } 1805 break; 1806 case 3: 1807 switch (op2) { 1808 case 0: 1809 return MISCREG_SPSR_IRQ_AA64; 1810 case 1: 1811 return MISCREG_SPSR_ABT_AA64; 1812 case 2: 1813 return MISCREG_SPSR_UND_AA64; 1814 case 3: 1815 return MISCREG_SPSR_FIQ_AA64; 1816 } 1817 break; 1818 } 1819 break; 1820 case 6: 1821 switch (crm) { 1822 case 0: 1823 switch (op2) { 1824 case 0: 1825 return MISCREG_SPSR_EL3; 1826 case 1: 1827 return MISCREG_ELR_EL3; 1828 } 1829 break; 1830 case 1: 1831 switch (op2) { 1832 case 0: 1833 return MISCREG_SP_EL2; 1834 } 1835 break; 1836 } 1837 break; 1838 } 1839 break; 1840 case 5: 1841 switch (op1) { 1842 case 0: 1843 switch (crm) { 1844 case 1: 1845 switch (op2) { 1846 case 0: 1847 return MISCREG_AFSR0_EL1; 1848 case 1: 1849 return MISCREG_AFSR1_EL1; 1850 } 1851 break; 1852 case 2: 1853 switch (op2) { 1854 case 0: 1855 return MISCREG_ESR_EL1; 1856 } 1857 break; 1858 } 1859 break; 1860 case 4: 1861 switch (crm) { 1862 case 0: 1863 switch (op2) { 1864 case 1: 1865 return MISCREG_IFSR32_EL2; 1866 } 1867 break; 1868 case 1: 1869 switch (op2) { 1870 case 0: 1871 return MISCREG_AFSR0_EL2; 1872 case 1: 1873 return MISCREG_AFSR1_EL2; 1874 } 1875 break; 1876 case 2: 1877 switch (op2) { 1878 case 0: 1879 return MISCREG_ESR_EL2; 1880 } 1881 break; 1882 case 3: 1883 switch (op2) { 1884 case 0: 1885 return MISCREG_FPEXC32_EL2; 1886 } 1887 break; 1888 } 1889 break; 1890 case 6: 1891 switch (crm) { 1892 case 1: 1893 switch (op2) { 1894 case 0: 1895 return MISCREG_AFSR0_EL3; 1896 case 1: 1897 return MISCREG_AFSR1_EL3; 1898 } 1899 break; 1900 case 2: 1901 switch (op2) { 1902 case 0: 1903 return MISCREG_ESR_EL3; 1904 } 1905 break; 1906 } 1907 break; 1908 } 1909 break; 1910 case 6: 1911 switch (op1) { 1912 case 0: 1913 switch (crm) { 1914 case 0: 1915 switch (op2) { 1916 case 0: 1917 return MISCREG_FAR_EL1; 1918 } 1919 break; 1920 } 1921 break; 1922 case 4: 1923 switch (crm) { 1924 case 0: 1925 switch (op2) { 1926 case 0: 1927 return MISCREG_FAR_EL2; 1928 case 4: 1929 return MISCREG_HPFAR_EL2; 1930 } 1931 break; 1932 } 1933 break; 1934 case 6: 1935 switch (crm) { 1936 case 0: 1937 switch (op2) { 1938 case 0: 1939 return MISCREG_FAR_EL3; 1940 } 1941 break; 1942 } 1943 break; 1944 } 1945 break; 1946 case 7: 1947 switch (op1) { 1948 case 0: 1949 switch (crm) { 1950 case 4: 1951 switch (op2) { 1952 case 0: 1953 return MISCREG_PAR_EL1; 1954 } 1955 break; 1956 } 1957 break; 1958 } 1959 break; 1960 case 9: 1961 switch (op1) { 1962 case 0: 1963 switch (crm) { 1964 case 14: 1965 switch (op2) { 1966 case 1: 1967 return MISCREG_PMINTENSET_EL1; 1968 case 2: 1969 return MISCREG_PMINTENCLR_EL1; 1970 } 1971 break; 1972 } 1973 break; 1974 case 3: 1975 switch (crm) { 1976 case 12: 1977 switch (op2) { 1978 case 0: 1979 return MISCREG_PMCR_EL0; 1980 case 1: 1981 return MISCREG_PMCNTENSET_EL0; 1982 case 2: 1983 return MISCREG_PMCNTENCLR_EL0; 1984 case 3: 1985 return MISCREG_PMOVSCLR_EL0; 1986 case 4: 1987 return MISCREG_PMSWINC_EL0; 1988 case 5: 1989 return MISCREG_PMSELR_EL0; 1990 case 6: 1991 return MISCREG_PMCEID0_EL0; 1992 case 7: 1993 return MISCREG_PMCEID1_EL0; 1994 } 1995 break; 1996 case 13: 1997 switch (op2) { 1998 case 0: 1999 return MISCREG_PMCCNTR_EL0; 2000 case 1: 2001 return MISCREG_PMXEVTYPER_EL0; 2002 case 2: 2003 return MISCREG_PMXEVCNTR_EL0; 2004 } 2005 break; 2006 case 14: 2007 switch (op2) { 2008 case 0: 2009 return MISCREG_PMUSERENR_EL0; 2010 case 3: 2011 return MISCREG_PMOVSSET_EL0; 2012 } 2013 break; 2014 } 2015 break; 2016 } 2017 break; 2018 case 10: 2019 switch (op1) { 2020 case 0: 2021 switch (crm) { 2022 case 2: 2023 switch (op2) { 2024 case 0: 2025 return MISCREG_MAIR_EL1; 2026 } 2027 break; 2028 case 3: 2029 switch (op2) { 2030 case 0: 2031 return MISCREG_AMAIR_EL1; 2032 } 2033 break; 2034 } 2035 break; 2036 case 4: 2037 switch (crm) { 2038 case 2: 2039 switch (op2) { 2040 case 0: 2041 return MISCREG_MAIR_EL2; 2042 } 2043 break; 2044 case 3: 2045 switch (op2) { 2046 case 0: 2047 return MISCREG_AMAIR_EL2; 2048 } 2049 break; 2050 } 2051 break; 2052 case 6: 2053 switch (crm) { 2054 case 2: 2055 switch (op2) { 2056 case 0: 2057 return MISCREG_MAIR_EL3; 2058 } 2059 break; 2060 case 3: 2061 switch (op2) { 2062 case 0: 2063 return MISCREG_AMAIR_EL3; 2064 } 2065 break; 2066 } 2067 break; 2068 } 2069 break; 2070 case 11: 2071 switch (op1) { 2072 case 1: 2073 switch (crm) { 2074 case 0: 2075 switch (op2) { 2076 case 2: 2077 return MISCREG_L2CTLR_EL1; 2078 case 3: 2079 return MISCREG_L2ECTLR_EL1; 2080 } 2081 break; 2082 } 2083 break; 2084 } 2085 break; 2086 case 12: 2087 switch (op1) { 2088 case 0: 2089 switch (crm) { 2090 case 0: 2091 switch (op2) { 2092 case 0: 2093 return MISCREG_VBAR_EL1; 2094 case 1: 2095 return MISCREG_RVBAR_EL1; 2096 } 2097 break; 2098 case 1: 2099 switch (op2) { 2100 case 0: 2101 return MISCREG_ISR_EL1; 2102 } 2103 break; 2104 } 2105 break; 2106 case 4: 2107 switch (crm) { 2108 case 0: 2109 switch (op2) { 2110 case 0: 2111 return MISCREG_VBAR_EL2; 2112 case 1: 2113 return MISCREG_RVBAR_EL2; 2114 } 2115 break; 2116 } 2117 break; 2118 case 6: 2119 switch (crm) { 2120 case 0: 2121 switch (op2) { 2122 case 0: 2123 return MISCREG_VBAR_EL3; 2124 case 1: 2125 return MISCREG_RVBAR_EL3; 2126 case 2: 2127 return MISCREG_RMR_EL3; 2128 } 2129 break; 2130 } 2131 break; 2132 } 2133 break; 2134 case 13: 2135 switch (op1) { 2136 case 0: 2137 switch (crm) { 2138 case 0: 2139 switch (op2) { 2140 case 1: 2141 return MISCREG_CONTEXTIDR_EL1; 2142 case 4: 2143 return MISCREG_TPIDR_EL1; 2144 } 2145 break; 2146 } 2147 break; 2148 case 3: 2149 switch (crm) { 2150 case 0: 2151 switch (op2) { 2152 case 2: 2153 return MISCREG_TPIDR_EL0; 2154 case 3: 2155 return MISCREG_TPIDRRO_EL0; 2156 } 2157 break; 2158 } 2159 break; 2160 case 4: 2161 switch (crm) { 2162 case 0: 2163 switch (op2) { 2164 case 1: 2165 return MISCREG_CONTEXTIDR_EL2; 2166 case 2: 2167 return MISCREG_TPIDR_EL2; 2168 } 2169 break; 2170 } 2171 break; 2172 case 6: 2173 switch (crm) { 2174 case 0: 2175 switch (op2) { 2176 case 2: 2177 return MISCREG_TPIDR_EL3; 2178 } 2179 break; 2180 } 2181 break; 2182 } 2183 break; 2184 case 14: 2185 switch (op1) { 2186 case 0: 2187 switch (crm) { 2188 case 1: 2189 switch (op2) { 2190 case 0: 2191 return MISCREG_CNTKCTL_EL1; 2192 } 2193 break; 2194 } 2195 break; 2196 case 3: 2197 switch (crm) { 2198 case 0: 2199 switch (op2) { 2200 case 0: 2201 return MISCREG_CNTFRQ_EL0; 2202 case 1: 2203 return MISCREG_CNTPCT_EL0; 2204 case 2: 2205 return MISCREG_CNTVCT_EL0; 2206 } 2207 break; 2208 case 2: 2209 switch (op2) { 2210 case 0: 2211 return MISCREG_CNTP_TVAL_EL0; 2212 case 1: 2213 return MISCREG_CNTP_CTL_EL0; 2214 case 2: 2215 return MISCREG_CNTP_CVAL_EL0; 2216 } 2217 break; 2218 case 3: 2219 switch (op2) { 2220 case 0: 2221 return MISCREG_CNTV_TVAL_EL0; 2222 case 1: 2223 return MISCREG_CNTV_CTL_EL0; 2224 case 2: 2225 return MISCREG_CNTV_CVAL_EL0; 2226 } 2227 break; 2228 case 8: 2229 switch (op2) { 2230 case 0: 2231 return MISCREG_PMEVCNTR0_EL0; 2232 case 1: 2233 return MISCREG_PMEVCNTR1_EL0; 2234 case 2: 2235 return MISCREG_PMEVCNTR2_EL0; 2236 case 3: 2237 return MISCREG_PMEVCNTR3_EL0; 2238 case 4: 2239 return MISCREG_PMEVCNTR4_EL0; 2240 case 5: 2241 return MISCREG_PMEVCNTR5_EL0; 2242 } 2243 break; 2244 case 12: 2245 switch (op2) { 2246 case 0: 2247 return MISCREG_PMEVTYPER0_EL0; 2248 case 1: 2249 return MISCREG_PMEVTYPER1_EL0; 2250 case 2: 2251 return MISCREG_PMEVTYPER2_EL0; 2252 case 3: 2253 return MISCREG_PMEVTYPER3_EL0; 2254 case 4: 2255 return MISCREG_PMEVTYPER4_EL0; 2256 case 5: 2257 return MISCREG_PMEVTYPER5_EL0; 2258 } 2259 break; 2260 case 15: 2261 switch (op2) { 2262 case 7: 2263 return MISCREG_PMCCFILTR_EL0; 2264 } 2265 } 2266 break; 2267 case 4: 2268 switch (crm) { 2269 case 0: 2270 switch (op2) { 2271 case 3: 2272 return MISCREG_CNTVOFF_EL2; 2273 } 2274 break; 2275 case 1: 2276 switch (op2) { 2277 case 0: 2278 return MISCREG_CNTHCTL_EL2; 2279 } 2280 break; 2281 case 2: 2282 switch (op2) { 2283 case 0: 2284 return MISCREG_CNTHP_TVAL_EL2; 2285 case 1: 2286 return MISCREG_CNTHP_CTL_EL2; 2287 case 2: 2288 return MISCREG_CNTHP_CVAL_EL2; 2289 } 2290 break; 2291 } 2292 break; 2293 case 7: 2294 switch (crm) { 2295 case 2: 2296 switch (op2) { 2297 case 0: 2298 return MISCREG_CNTPS_TVAL_EL1; 2299 case 1: 2300 return MISCREG_CNTPS_CTL_EL1; 2301 case 2: 2302 return MISCREG_CNTPS_CVAL_EL1; 2303 } 2304 break; 2305 } 2306 break; 2307 } 2308 break; 2309 case 15: 2310 switch (op1) { 2311 case 0: 2312 switch (crm) { 2313 case 0: 2314 switch (op2) { 2315 case 0: 2316 return MISCREG_IL1DATA0_EL1; 2317 case 1: 2318 return MISCREG_IL1DATA1_EL1; 2319 case 2: 2320 return MISCREG_IL1DATA2_EL1; 2321 case 3: 2322 return MISCREG_IL1DATA3_EL1; 2323 } 2324 break; 2325 case 1: 2326 switch (op2) { 2327 case 0: 2328 return MISCREG_DL1DATA0_EL1; 2329 case 1: 2330 return MISCREG_DL1DATA1_EL1; 2331 case 2: 2332 return MISCREG_DL1DATA2_EL1; 2333 case 3: 2334 return MISCREG_DL1DATA3_EL1; 2335 case 4: 2336 return MISCREG_DL1DATA4_EL1; 2337 } 2338 break; 2339 } 2340 break; 2341 case 1: 2342 switch (crm) { 2343 case 0: 2344 switch (op2) { 2345 case 0: 2346 return MISCREG_L2ACTLR_EL1; 2347 } 2348 break; 2349 case 2: 2350 switch (op2) { 2351 case 0: 2352 return MISCREG_CPUACTLR_EL1; 2353 case 1: 2354 return MISCREG_CPUECTLR_EL1; 2355 case 2: 2356 return MISCREG_CPUMERRSR_EL1; 2357 case 3: 2358 return MISCREG_L2MERRSR_EL1; 2359 } 2360 break; 2361 case 3: 2362 switch (op2) { 2363 case 0: 2364 return MISCREG_CBAR_EL1; 2365 2366 } 2367 break; 2368 } 2369 break; 2370 } 2371 break; 2372 } 2373 break; 2374 } 2375 2376 return MISCREG_UNKNOWN; 2377} 2378 2379bitset<NUM_MISCREG_INFOS> miscRegInfo[NUM_MISCREGS]; // initialized below 2380 2381void 2382ISA::initializeMiscRegMetadata() 2383{ 2384 // the MiscReg metadata tables are shared across all instances of the 2385 // ISA object, so there's no need to initialize them multiple times. 2386 static bool completed = false; 2387 if (completed) 2388 return; 2389 2390 // This boolean variable specifies if the system is running in aarch32 at 2391 // EL3 (aarch32EL3 = true). It is false if EL3 is not implemented, or it 2392 // is running in aarch64 (aarch32EL3 = false) 2393 bool aarch32EL3 = haveSecurity && !highestELIs64; 2394 2395 /** 2396 * Some registers alias with others, and therefore need to be translated. 2397 * When two mapping registers are given, they are the 32b lower and 2398 * upper halves, respectively, of the 64b register being mapped. 2399 * aligned with reference documentation ARM DDI 0487A.i pp 1540-1543 2400 * 2401 * NAM = "not architecturally mandated", 2402 * from ARM DDI 0487A.i, template text 2403 * "AArch64 System register ___ can be mapped to 2404 * AArch32 System register ___, but this is not 2405 * architecturally mandated." 2406 */ 2407 2408 InitReg(MISCREG_CPSR) 2409 .allPrivileges(); 2410 InitReg(MISCREG_SPSR) 2411 .allPrivileges(); 2412 InitReg(MISCREG_SPSR_FIQ) 2413 .allPrivileges(); 2414 InitReg(MISCREG_SPSR_IRQ) 2415 .allPrivileges(); 2416 InitReg(MISCREG_SPSR_SVC) 2417 .allPrivileges(); 2418 InitReg(MISCREG_SPSR_MON) 2419 .allPrivileges(); 2420 InitReg(MISCREG_SPSR_ABT) 2421 .allPrivileges(); 2422 InitReg(MISCREG_SPSR_HYP) 2423 .allPrivileges(); 2424 InitReg(MISCREG_SPSR_UND) 2425 .allPrivileges(); 2426 InitReg(MISCREG_ELR_HYP) 2427 .allPrivileges(); 2428 InitReg(MISCREG_FPSID) 2429 .allPrivileges(); 2430 InitReg(MISCREG_FPSCR) 2431 .allPrivileges(); 2432 InitReg(MISCREG_MVFR1) 2433 .allPrivileges(); 2434 InitReg(MISCREG_MVFR0) 2435 .allPrivileges(); 2436 InitReg(MISCREG_FPEXC) 2437 .allPrivileges(); 2438 2439 // Helper registers 2440 InitReg(MISCREG_CPSR_MODE) 2441 .allPrivileges(); 2442 InitReg(MISCREG_CPSR_Q) 2443 .allPrivileges(); 2444 InitReg(MISCREG_FPSCR_EXC) 2445 .allPrivileges(); 2446 InitReg(MISCREG_FPSCR_QC) 2447 .allPrivileges(); 2448 InitReg(MISCREG_LOCKADDR) 2449 .allPrivileges(); 2450 InitReg(MISCREG_LOCKFLAG) 2451 .allPrivileges(); 2452 InitReg(MISCREG_PRRR_MAIR0) 2453 .mutex() 2454 .banked(); 2455 InitReg(MISCREG_PRRR_MAIR0_NS) 2456 .mutex() 2457 .privSecure(!aarch32EL3) 2458 .bankedChild(); 2459 InitReg(MISCREG_PRRR_MAIR0_S) 2460 .mutex() 2461 .bankedChild(); 2462 InitReg(MISCREG_NMRR_MAIR1) 2463 .mutex() 2464 .banked(); 2465 InitReg(MISCREG_NMRR_MAIR1_NS) 2466 .mutex() 2467 .privSecure(!aarch32EL3) 2468 .bankedChild(); 2469 InitReg(MISCREG_NMRR_MAIR1_S) 2470 .mutex() 2471 .bankedChild(); 2472 InitReg(MISCREG_PMXEVTYPER_PMCCFILTR) 2473 .mutex(); 2474 InitReg(MISCREG_SCTLR_RST) 2475 .allPrivileges(); 2476 InitReg(MISCREG_SEV_MAILBOX) 2477 .allPrivileges(); 2478 2479 // AArch32 CP14 registers 2480 InitReg(MISCREG_DBGDIDR) 2481 .allPrivileges().monSecureWrite(0).monNonSecureWrite(0); 2482 InitReg(MISCREG_DBGDSCRint) 2483 .allPrivileges().monSecureWrite(0).monNonSecureWrite(0); 2484 InitReg(MISCREG_DBGDCCINT) 2485 .unimplemented() 2486 .allPrivileges(); 2487 InitReg(MISCREG_DBGDTRTXint) 2488 .unimplemented() 2489 .allPrivileges(); 2490 InitReg(MISCREG_DBGDTRRXint) 2491 .unimplemented() 2492 .allPrivileges(); 2493 InitReg(MISCREG_DBGWFAR) 2494 .unimplemented() 2495 .allPrivileges(); 2496 InitReg(MISCREG_DBGVCR) 2497 .unimplemented() 2498 .allPrivileges(); 2499 InitReg(MISCREG_DBGDTRRXext) 2500 .unimplemented() 2501 .allPrivileges(); 2502 InitReg(MISCREG_DBGDSCRext) 2503 .unimplemented() 2504 .warnNotFail() 2505 .allPrivileges(); 2506 InitReg(MISCREG_DBGDTRTXext) 2507 .unimplemented() 2508 .allPrivileges(); 2509 InitReg(MISCREG_DBGOSECCR) 2510 .unimplemented() 2511 .allPrivileges(); 2512 InitReg(MISCREG_DBGBVR0) 2513 .unimplemented() 2514 .allPrivileges(); 2515 InitReg(MISCREG_DBGBVR1) 2516 .unimplemented() 2517 .allPrivileges(); 2518 InitReg(MISCREG_DBGBVR2) 2519 .unimplemented() 2520 .allPrivileges(); 2521 InitReg(MISCREG_DBGBVR3) 2522 .unimplemented() 2523 .allPrivileges(); 2524 InitReg(MISCREG_DBGBVR4) 2525 .unimplemented() 2526 .allPrivileges(); 2527 InitReg(MISCREG_DBGBVR5) 2528 .unimplemented() 2529 .allPrivileges(); 2530 InitReg(MISCREG_DBGBCR0) 2531 .unimplemented() 2532 .allPrivileges(); 2533 InitReg(MISCREG_DBGBCR1) 2534 .unimplemented() 2535 .allPrivileges(); 2536 InitReg(MISCREG_DBGBCR2) 2537 .unimplemented() 2538 .allPrivileges(); 2539 InitReg(MISCREG_DBGBCR3) 2540 .unimplemented() 2541 .allPrivileges(); 2542 InitReg(MISCREG_DBGBCR4) 2543 .unimplemented() 2544 .allPrivileges(); 2545 InitReg(MISCREG_DBGBCR5) 2546 .unimplemented() 2547 .allPrivileges(); 2548 InitReg(MISCREG_DBGWVR0) 2549 .unimplemented() 2550 .allPrivileges(); 2551 InitReg(MISCREG_DBGWVR1) 2552 .unimplemented() 2553 .allPrivileges(); 2554 InitReg(MISCREG_DBGWVR2) 2555 .unimplemented() 2556 .allPrivileges(); 2557 InitReg(MISCREG_DBGWVR3) 2558 .unimplemented() 2559 .allPrivileges(); 2560 InitReg(MISCREG_DBGWCR0) 2561 .unimplemented() 2562 .allPrivileges(); 2563 InitReg(MISCREG_DBGWCR1) 2564 .unimplemented() 2565 .allPrivileges(); 2566 InitReg(MISCREG_DBGWCR2) 2567 .unimplemented() 2568 .allPrivileges(); 2569 InitReg(MISCREG_DBGWCR3) 2570 .unimplemented() 2571 .allPrivileges(); 2572 InitReg(MISCREG_DBGDRAR) 2573 .unimplemented() 2574 .allPrivileges().monSecureWrite(0).monNonSecureWrite(0); 2575 InitReg(MISCREG_DBGBXVR4) 2576 .unimplemented() 2577 .allPrivileges(); 2578 InitReg(MISCREG_DBGBXVR5) 2579 .unimplemented() 2580 .allPrivileges(); 2581 InitReg(MISCREG_DBGOSLAR) 2582 .unimplemented() 2583 .allPrivileges().monSecureRead(0).monNonSecureRead(0); 2584 InitReg(MISCREG_DBGOSLSR) 2585 .unimplemented() 2586 .allPrivileges().monSecureWrite(0).monNonSecureWrite(0); 2587 InitReg(MISCREG_DBGOSDLR) 2588 .unimplemented() 2589 .allPrivileges(); 2590 InitReg(MISCREG_DBGPRCR) 2591 .unimplemented() 2592 .allPrivileges(); 2593 InitReg(MISCREG_DBGDSAR) 2594 .unimplemented() 2595 .allPrivileges().monSecureWrite(0).monNonSecureWrite(0); 2596 InitReg(MISCREG_DBGCLAIMSET) 2597 .unimplemented() 2598 .allPrivileges(); 2599 InitReg(MISCREG_DBGCLAIMCLR) 2600 .unimplemented() 2601 .allPrivileges(); 2602 InitReg(MISCREG_DBGAUTHSTATUS) 2603 .unimplemented() 2604 .allPrivileges().monSecureWrite(0).monNonSecureWrite(0); 2605 InitReg(MISCREG_DBGDEVID2) 2606 .unimplemented() 2607 .allPrivileges().monSecureWrite(0).monNonSecureWrite(0); 2608 InitReg(MISCREG_DBGDEVID1) 2609 .unimplemented() 2610 .allPrivileges().monSecureWrite(0).monNonSecureWrite(0); 2611 InitReg(MISCREG_DBGDEVID0) 2612 .unimplemented() 2613 .allPrivileges().monSecureWrite(0).monNonSecureWrite(0); 2614 InitReg(MISCREG_TEECR) 2615 .unimplemented() 2616 .allPrivileges(); 2617 InitReg(MISCREG_JIDR) 2618 .allPrivileges(); 2619 InitReg(MISCREG_TEEHBR) 2620 .allPrivileges(); 2621 InitReg(MISCREG_JOSCR) 2622 .allPrivileges(); 2623 InitReg(MISCREG_JMCR) 2624 .allPrivileges(); 2625 2626 // AArch32 CP15 registers 2627 InitReg(MISCREG_MIDR) 2628 .allPrivileges().exceptUserMode().writes(0); 2629 InitReg(MISCREG_CTR) 2630 .allPrivileges().exceptUserMode().writes(0); 2631 InitReg(MISCREG_TCMTR) 2632 .allPrivileges().exceptUserMode().writes(0); 2633 InitReg(MISCREG_TLBTR) 2634 .allPrivileges().exceptUserMode().writes(0); 2635 InitReg(MISCREG_MPIDR) 2636 .allPrivileges().exceptUserMode().writes(0); 2637 InitReg(MISCREG_REVIDR) 2638 .unimplemented() 2639 .warnNotFail() 2640 .allPrivileges().exceptUserMode().writes(0); 2641 InitReg(MISCREG_ID_PFR0) 2642 .allPrivileges().exceptUserMode().writes(0); 2643 InitReg(MISCREG_ID_PFR1) 2644 .allPrivileges().exceptUserMode().writes(0); 2645 InitReg(MISCREG_ID_DFR0) 2646 .allPrivileges().exceptUserMode().writes(0); 2647 InitReg(MISCREG_ID_AFR0) 2648 .allPrivileges().exceptUserMode().writes(0); 2649 InitReg(MISCREG_ID_MMFR0) 2650 .allPrivileges().exceptUserMode().writes(0); 2651 InitReg(MISCREG_ID_MMFR1) 2652 .allPrivileges().exceptUserMode().writes(0); 2653 InitReg(MISCREG_ID_MMFR2) 2654 .allPrivileges().exceptUserMode().writes(0); 2655 InitReg(MISCREG_ID_MMFR3) 2656 .allPrivileges().exceptUserMode().writes(0); 2657 InitReg(MISCREG_ID_ISAR0) 2658 .allPrivileges().exceptUserMode().writes(0); 2659 InitReg(MISCREG_ID_ISAR1) 2660 .allPrivileges().exceptUserMode().writes(0); 2661 InitReg(MISCREG_ID_ISAR2) 2662 .allPrivileges().exceptUserMode().writes(0); 2663 InitReg(MISCREG_ID_ISAR3) 2664 .allPrivileges().exceptUserMode().writes(0); 2665 InitReg(MISCREG_ID_ISAR4) 2666 .allPrivileges().exceptUserMode().writes(0); 2667 InitReg(MISCREG_ID_ISAR5) 2668 .allPrivileges().exceptUserMode().writes(0); 2669 InitReg(MISCREG_CCSIDR) 2670 .allPrivileges().exceptUserMode().writes(0); 2671 InitReg(MISCREG_CLIDR) 2672 .allPrivileges().exceptUserMode().writes(0); 2673 InitReg(MISCREG_AIDR) 2674 .allPrivileges().exceptUserMode().writes(0); 2675 InitReg(MISCREG_CSSELR) 2676 .banked(); 2677 InitReg(MISCREG_CSSELR_NS) 2678 .bankedChild() 2679 .privSecure(!aarch32EL3) 2680 .nonSecure().exceptUserMode(); 2681 InitReg(MISCREG_CSSELR_S) 2682 .bankedChild() 2683 .secure().exceptUserMode(); 2684 InitReg(MISCREG_VPIDR) 2685 .hyp().monNonSecure(); 2686 InitReg(MISCREG_VMPIDR) 2687 .hyp().monNonSecure(); 2688 InitReg(MISCREG_SCTLR) 2689 .banked(); 2690 InitReg(MISCREG_SCTLR_NS) 2691 .bankedChild() 2692 .privSecure(!aarch32EL3) 2693 .nonSecure().exceptUserMode(); 2694 InitReg(MISCREG_SCTLR_S) 2695 .bankedChild() 2696 .secure().exceptUserMode(); 2697 InitReg(MISCREG_ACTLR) 2698 .banked(); 2699 InitReg(MISCREG_ACTLR_NS) 2700 .bankedChild() 2701 .privSecure(!aarch32EL3) 2702 .nonSecure().exceptUserMode(); 2703 InitReg(MISCREG_ACTLR_S) 2704 .bankedChild() 2705 .secure().exceptUserMode(); 2706 InitReg(MISCREG_CPACR) 2707 .allPrivileges().exceptUserMode(); 2708 InitReg(MISCREG_SCR) 2709 .mon().secure().exceptUserMode() 2710 .res0(0xff40) // [31:16], [6] 2711 .res1(0x0030); // [5:4] 2712 InitReg(MISCREG_SDER) 2713 .mon(); 2714 InitReg(MISCREG_NSACR) 2715 .allPrivileges().hypWrite(0).privNonSecureWrite(0).exceptUserMode(); 2716 InitReg(MISCREG_HSCTLR) 2717 .hyp().monNonSecure(); 2718 InitReg(MISCREG_HACTLR) 2719 .hyp().monNonSecure(); 2720 InitReg(MISCREG_HCR) 2721 .hyp().monNonSecure(); 2722 InitReg(MISCREG_HDCR) 2723 .hyp().monNonSecure(); 2724 InitReg(MISCREG_HCPTR) 2725 .hyp().monNonSecure(); 2726 InitReg(MISCREG_HSTR) 2727 .hyp().monNonSecure(); 2728 InitReg(MISCREG_HACR) 2729 .unimplemented() 2730 .warnNotFail() 2731 .hyp().monNonSecure(); 2732 InitReg(MISCREG_TTBR0) 2733 .banked(); 2734 InitReg(MISCREG_TTBR0_NS) 2735 .bankedChild() 2736 .privSecure(!aarch32EL3) 2737 .nonSecure().exceptUserMode(); 2738 InitReg(MISCREG_TTBR0_S) 2739 .bankedChild() 2740 .secure().exceptUserMode(); 2741 InitReg(MISCREG_TTBR1) 2742 .banked(); 2743 InitReg(MISCREG_TTBR1_NS) 2744 .bankedChild() 2745 .privSecure(!aarch32EL3) 2746 .nonSecure().exceptUserMode(); 2747 InitReg(MISCREG_TTBR1_S) 2748 .bankedChild() 2749 .secure().exceptUserMode(); 2750 InitReg(MISCREG_TTBCR) 2751 .banked(); 2752 InitReg(MISCREG_TTBCR_NS) 2753 .bankedChild() 2754 .privSecure(!aarch32EL3) 2755 .nonSecure().exceptUserMode(); 2756 InitReg(MISCREG_TTBCR_S) 2757 .bankedChild() 2758 .secure().exceptUserMode(); 2759 InitReg(MISCREG_HTCR) 2760 .hyp().monNonSecure(); 2761 InitReg(MISCREG_VTCR) 2762 .hyp().monNonSecure(); 2763 InitReg(MISCREG_DACR) 2764 .banked(); 2765 InitReg(MISCREG_DACR_NS) 2766 .bankedChild() 2767 .privSecure(!aarch32EL3) 2768 .nonSecure().exceptUserMode(); 2769 InitReg(MISCREG_DACR_S) 2770 .bankedChild() 2771 .secure().exceptUserMode(); 2772 InitReg(MISCREG_DFSR) 2773 .banked(); 2774 InitReg(MISCREG_DFSR_NS) 2775 .bankedChild() 2776 .privSecure(!aarch32EL3) 2777 .nonSecure().exceptUserMode(); 2778 InitReg(MISCREG_DFSR_S) 2779 .bankedChild() 2780 .secure().exceptUserMode(); 2781 InitReg(MISCREG_IFSR) 2782 .banked(); 2783 InitReg(MISCREG_IFSR_NS) 2784 .bankedChild() 2785 .privSecure(!aarch32EL3) 2786 .nonSecure().exceptUserMode(); 2787 InitReg(MISCREG_IFSR_S) 2788 .bankedChild() 2789 .secure().exceptUserMode(); 2790 InitReg(MISCREG_ADFSR) 2791 .unimplemented() 2792 .warnNotFail() 2793 .banked(); 2794 InitReg(MISCREG_ADFSR_NS) 2795 .unimplemented() 2796 .warnNotFail() 2797 .bankedChild() 2798 .privSecure(!aarch32EL3) 2799 .nonSecure().exceptUserMode(); 2800 InitReg(MISCREG_ADFSR_S) 2801 .unimplemented() 2802 .warnNotFail() 2803 .bankedChild() 2804 .secure().exceptUserMode(); 2805 InitReg(MISCREG_AIFSR) 2806 .unimplemented() 2807 .warnNotFail() 2808 .banked(); 2809 InitReg(MISCREG_AIFSR_NS) 2810 .unimplemented() 2811 .warnNotFail() 2812 .bankedChild() 2813 .privSecure(!aarch32EL3) 2814 .nonSecure().exceptUserMode(); 2815 InitReg(MISCREG_AIFSR_S) 2816 .unimplemented() 2817 .warnNotFail() 2818 .bankedChild() 2819 .secure().exceptUserMode(); 2820 InitReg(MISCREG_HADFSR) 2821 .hyp().monNonSecure(); 2822 InitReg(MISCREG_HAIFSR) 2823 .hyp().monNonSecure(); 2824 InitReg(MISCREG_HSR) 2825 .hyp().monNonSecure(); 2826 InitReg(MISCREG_DFAR) 2827 .banked(); 2828 InitReg(MISCREG_DFAR_NS) 2829 .bankedChild() 2830 .privSecure(!aarch32EL3) 2831 .nonSecure().exceptUserMode(); 2832 InitReg(MISCREG_DFAR_S) 2833 .bankedChild() 2834 .secure().exceptUserMode(); 2835 InitReg(MISCREG_IFAR) 2836 .banked(); 2837 InitReg(MISCREG_IFAR_NS) 2838 .bankedChild() 2839 .privSecure(!aarch32EL3) 2840 .nonSecure().exceptUserMode(); 2841 InitReg(MISCREG_IFAR_S) 2842 .bankedChild() 2843 .secure().exceptUserMode(); 2844 InitReg(MISCREG_HDFAR) 2845 .hyp().monNonSecure(); 2846 InitReg(MISCREG_HIFAR) 2847 .hyp().monNonSecure(); 2848 InitReg(MISCREG_HPFAR) 2849 .hyp().monNonSecure(); 2850 InitReg(MISCREG_ICIALLUIS) 2851 .unimplemented() 2852 .warnNotFail() 2853 .writes(1).exceptUserMode(); 2854 InitReg(MISCREG_BPIALLIS) 2855 .unimplemented() 2856 .warnNotFail() 2857 .writes(1).exceptUserMode(); 2858 InitReg(MISCREG_PAR) 2859 .banked(); 2860 InitReg(MISCREG_PAR_NS) 2861 .bankedChild() 2862 .privSecure(!aarch32EL3) 2863 .nonSecure().exceptUserMode(); 2864 InitReg(MISCREG_PAR_S) 2865 .bankedChild() 2866 .secure().exceptUserMode(); 2867 InitReg(MISCREG_ICIALLU) 2868 .writes(1).exceptUserMode(); 2869 InitReg(MISCREG_ICIMVAU) 2870 .unimplemented() 2871 .warnNotFail() 2872 .writes(1).exceptUserMode(); 2873 InitReg(MISCREG_CP15ISB) 2874 .writes(1); 2875 InitReg(MISCREG_BPIALL) 2876 .unimplemented() 2877 .warnNotFail() 2878 .writes(1).exceptUserMode(); 2879 InitReg(MISCREG_BPIMVA) 2880 .unimplemented() 2881 .warnNotFail() 2882 .writes(1).exceptUserMode(); 2883 InitReg(MISCREG_DCIMVAC) 2884 .unimplemented() 2885 .warnNotFail() 2886 .writes(1).exceptUserMode(); 2887 InitReg(MISCREG_DCISW) 2888 .unimplemented() 2889 .warnNotFail() 2890 .writes(1).exceptUserMode(); 2891 InitReg(MISCREG_ATS1CPR) 2892 .writes(1).exceptUserMode(); 2893 InitReg(MISCREG_ATS1CPW) 2894 .writes(1).exceptUserMode(); 2895 InitReg(MISCREG_ATS1CUR) 2896 .writes(1).exceptUserMode(); 2897 InitReg(MISCREG_ATS1CUW) 2898 .writes(1).exceptUserMode(); 2899 InitReg(MISCREG_ATS12NSOPR) 2900 .privSecureWrite().hypWrite().monSecureWrite().monNonSecureWrite(); 2901 InitReg(MISCREG_ATS12NSOPW) 2902 .privSecureWrite().hypWrite().monSecureWrite().monNonSecureWrite(); 2903 InitReg(MISCREG_ATS12NSOUR) 2904 .privSecureWrite().hypWrite().monSecureWrite().monNonSecureWrite(); 2905 InitReg(MISCREG_ATS12NSOUW) 2906 .privSecureWrite().hypWrite().monSecureWrite().monNonSecureWrite(); 2907 InitReg(MISCREG_DCCMVAC) 2908 .writes(1).exceptUserMode(); 2909 InitReg(MISCREG_DCCSW) 2910 .unimplemented() 2911 .warnNotFail() 2912 .writes(1).exceptUserMode(); 2913 InitReg(MISCREG_CP15DSB) 2914 .writes(1); 2915 InitReg(MISCREG_CP15DMB) 2916 .writes(1); 2917 InitReg(MISCREG_DCCMVAU) 2918 .unimplemented() 2919 .warnNotFail() 2920 .writes(1).exceptUserMode(); 2921 InitReg(MISCREG_DCCIMVAC) 2922 .unimplemented() 2923 .warnNotFail() 2924 .writes(1).exceptUserMode(); 2925 InitReg(MISCREG_DCCISW) 2926 .unimplemented() 2927 .warnNotFail() 2928 .writes(1).exceptUserMode(); 2929 InitReg(MISCREG_ATS1HR) 2930 .monNonSecureWrite().hypWrite(); 2931 InitReg(MISCREG_ATS1HW) 2932 .monNonSecureWrite().hypWrite(); 2933 InitReg(MISCREG_TLBIALLIS) 2934 .writes(1).exceptUserMode(); 2935 InitReg(MISCREG_TLBIMVAIS) 2936 .writes(1).exceptUserMode(); 2937 InitReg(MISCREG_TLBIASIDIS) 2938 .writes(1).exceptUserMode(); 2939 InitReg(MISCREG_TLBIMVAAIS) 2940 .writes(1).exceptUserMode(); 2941 InitReg(MISCREG_TLBIMVALIS) 2942 .writes(1).exceptUserMode(); 2943 InitReg(MISCREG_TLBIMVAALIS) 2944 .writes(1).exceptUserMode(); 2945 InitReg(MISCREG_ITLBIALL) 2946 .writes(1).exceptUserMode(); 2947 InitReg(MISCREG_ITLBIMVA) 2948 .writes(1).exceptUserMode(); 2949 InitReg(MISCREG_ITLBIASID) 2950 .writes(1).exceptUserMode(); 2951 InitReg(MISCREG_DTLBIALL) 2952 .writes(1).exceptUserMode(); 2953 InitReg(MISCREG_DTLBIMVA) 2954 .writes(1).exceptUserMode(); 2955 InitReg(MISCREG_DTLBIASID) 2956 .writes(1).exceptUserMode(); 2957 InitReg(MISCREG_TLBIALL) 2958 .writes(1).exceptUserMode(); 2959 InitReg(MISCREG_TLBIMVA) 2960 .writes(1).exceptUserMode(); 2961 InitReg(MISCREG_TLBIASID) 2962 .writes(1).exceptUserMode(); 2963 InitReg(MISCREG_TLBIMVAA) 2964 .writes(1).exceptUserMode(); 2965 InitReg(MISCREG_TLBIMVAL) 2966 .writes(1).exceptUserMode(); 2967 InitReg(MISCREG_TLBIMVAAL) 2968 .writes(1).exceptUserMode(); 2969 InitReg(MISCREG_TLBIIPAS2IS) 2970 .monNonSecureWrite().hypWrite(); 2971 InitReg(MISCREG_TLBIIPAS2LIS) 2972 .monNonSecureWrite().hypWrite(); 2973 InitReg(MISCREG_TLBIALLHIS) 2974 .monNonSecureWrite().hypWrite(); 2975 InitReg(MISCREG_TLBIMVAHIS) 2976 .monNonSecureWrite().hypWrite(); 2977 InitReg(MISCREG_TLBIALLNSNHIS) 2978 .monNonSecureWrite().hypWrite(); 2979 InitReg(MISCREG_TLBIMVALHIS) 2980 .monNonSecureWrite().hypWrite(); 2981 InitReg(MISCREG_TLBIIPAS2) 2982 .monNonSecureWrite().hypWrite(); 2983 InitReg(MISCREG_TLBIIPAS2L) 2984 .monNonSecureWrite().hypWrite(); 2985 InitReg(MISCREG_TLBIALLH) 2986 .monNonSecureWrite().hypWrite(); 2987 InitReg(MISCREG_TLBIMVAH) 2988 .monNonSecureWrite().hypWrite(); 2989 InitReg(MISCREG_TLBIALLNSNH) 2990 .monNonSecureWrite().hypWrite(); 2991 InitReg(MISCREG_TLBIMVALH) 2992 .monNonSecureWrite().hypWrite(); 2993 InitReg(MISCREG_PMCR) 2994 .allPrivileges(); 2995 InitReg(MISCREG_PMCNTENSET) 2996 .allPrivileges(); 2997 InitReg(MISCREG_PMCNTENCLR) 2998 .allPrivileges(); 2999 InitReg(MISCREG_PMOVSR) 3000 .allPrivileges(); 3001 InitReg(MISCREG_PMSWINC) 3002 .allPrivileges(); 3003 InitReg(MISCREG_PMSELR) 3004 .allPrivileges(); 3005 InitReg(MISCREG_PMCEID0) 3006 .allPrivileges(); 3007 InitReg(MISCREG_PMCEID1) 3008 .allPrivileges(); 3009 InitReg(MISCREG_PMCCNTR) 3010 .allPrivileges(); 3011 InitReg(MISCREG_PMXEVTYPER) 3012 .allPrivileges(); 3013 InitReg(MISCREG_PMCCFILTR) 3014 .allPrivileges(); 3015 InitReg(MISCREG_PMXEVCNTR) 3016 .allPrivileges(); 3017 InitReg(MISCREG_PMUSERENR) 3018 .allPrivileges().userNonSecureWrite(0).userSecureWrite(0); 3019 InitReg(MISCREG_PMINTENSET) 3020 .allPrivileges().exceptUserMode(); 3021 InitReg(MISCREG_PMINTENCLR) 3022 .allPrivileges().exceptUserMode(); 3023 InitReg(MISCREG_PMOVSSET) 3024 .unimplemented() 3025 .allPrivileges(); 3026 InitReg(MISCREG_L2CTLR) 3027 .allPrivileges().exceptUserMode(); 3028 InitReg(MISCREG_L2ECTLR) 3029 .unimplemented() 3030 .allPrivileges().exceptUserMode(); 3031 InitReg(MISCREG_PRRR) 3032 .banked(); 3033 InitReg(MISCREG_PRRR_NS) 3034 .bankedChild() 3035 .privSecure(!aarch32EL3) 3036 .nonSecure().exceptUserMode(); 3037 InitReg(MISCREG_PRRR_S) 3038 .bankedChild() 3039 .secure().exceptUserMode(); 3040 InitReg(MISCREG_MAIR0) 3041 .banked(); 3042 InitReg(MISCREG_MAIR0_NS) 3043 .bankedChild() 3044 .privSecure(!aarch32EL3) 3045 .nonSecure().exceptUserMode(); 3046 InitReg(MISCREG_MAIR0_S) 3047 .bankedChild() 3048 .secure().exceptUserMode(); 3049 InitReg(MISCREG_NMRR) 3050 .banked(); 3051 InitReg(MISCREG_NMRR_NS) 3052 .bankedChild() 3053 .privSecure(!aarch32EL3) 3054 .nonSecure().exceptUserMode(); 3055 InitReg(MISCREG_NMRR_S) 3056 .bankedChild() 3057 .secure().exceptUserMode(); 3058 InitReg(MISCREG_MAIR1) 3059 .banked(); 3060 InitReg(MISCREG_MAIR1_NS) 3061 .bankedChild() 3062 .privSecure(!aarch32EL3) 3063 .nonSecure().exceptUserMode(); 3064 InitReg(MISCREG_MAIR1_S) 3065 .bankedChild() 3066 .secure().exceptUserMode(); 3067 InitReg(MISCREG_AMAIR0) 3068 .banked(); 3069 InitReg(MISCREG_AMAIR0_NS) 3070 .bankedChild() 3071 .privSecure(!aarch32EL3) 3072 .nonSecure().exceptUserMode(); 3073 InitReg(MISCREG_AMAIR0_S) 3074 .bankedChild() 3075 .secure().exceptUserMode(); 3076 InitReg(MISCREG_AMAIR1) 3077 .banked(); 3078 InitReg(MISCREG_AMAIR1_NS) 3079 .bankedChild() 3080 .privSecure(!aarch32EL3) 3081 .nonSecure().exceptUserMode(); 3082 InitReg(MISCREG_AMAIR1_S) 3083 .bankedChild() 3084 .secure().exceptUserMode(); 3085 InitReg(MISCREG_HMAIR0) 3086 .hyp().monNonSecure(); 3087 InitReg(MISCREG_HMAIR1) 3088 .hyp().monNonSecure(); 3089 InitReg(MISCREG_HAMAIR0) 3090 .unimplemented() 3091 .warnNotFail() 3092 .hyp().monNonSecure(); 3093 InitReg(MISCREG_HAMAIR1) 3094 .unimplemented() 3095 .warnNotFail() 3096 .hyp().monNonSecure(); 3097 InitReg(MISCREG_VBAR) 3098 .banked(); 3099 InitReg(MISCREG_VBAR_NS) 3100 .bankedChild() 3101 .privSecure(!aarch32EL3) 3102 .nonSecure().exceptUserMode(); 3103 InitReg(MISCREG_VBAR_S) 3104 .bankedChild() 3105 .secure().exceptUserMode(); 3106 InitReg(MISCREG_MVBAR) 3107 .mon().secure().exceptUserMode(); 3108 InitReg(MISCREG_RMR) 3109 .unimplemented() 3110 .mon().secure().exceptUserMode(); 3111 InitReg(MISCREG_ISR) 3112 .allPrivileges().exceptUserMode().writes(0); 3113 InitReg(MISCREG_HVBAR) 3114 .hyp().monNonSecure(); 3115 InitReg(MISCREG_FCSEIDR) 3116 .unimplemented() 3117 .warnNotFail() 3118 .allPrivileges().exceptUserMode(); 3119 InitReg(MISCREG_CONTEXTIDR) 3120 .banked(); 3121 InitReg(MISCREG_CONTEXTIDR_NS) 3122 .bankedChild() 3123 .privSecure(!aarch32EL3) 3124 .nonSecure().exceptUserMode(); 3125 InitReg(MISCREG_CONTEXTIDR_S) 3126 .bankedChild() 3127 .secure().exceptUserMode(); 3128 InitReg(MISCREG_TPIDRURW) 3129 .banked(); 3130 InitReg(MISCREG_TPIDRURW_NS) 3131 .bankedChild() 3132 .allPrivileges() 3133 .privSecure(!aarch32EL3) 3134 .monSecure(0); 3135 InitReg(MISCREG_TPIDRURW_S) 3136 .bankedChild() 3137 .secure(); 3138 InitReg(MISCREG_TPIDRURO) 3139 .banked(); 3140 InitReg(MISCREG_TPIDRURO_NS) 3141 .bankedChild() 3142 .allPrivileges() 3143 .userNonSecureWrite(0).userSecureRead(1) 3144 .privSecure(!aarch32EL3) 3145 .monSecure(0); 3146 InitReg(MISCREG_TPIDRURO_S) 3147 .bankedChild() 3148 .secure().userSecureWrite(0); 3149 InitReg(MISCREG_TPIDRPRW) 3150 .banked(); 3151 InitReg(MISCREG_TPIDRPRW_NS) 3152 .bankedChild() 3153 .nonSecure().exceptUserMode() 3154 .privSecure(!aarch32EL3); 3155 InitReg(MISCREG_TPIDRPRW_S) 3156 .bankedChild() 3157 .secure().exceptUserMode(); 3158 InitReg(MISCREG_HTPIDR) 3159 .hyp().monNonSecure(); 3160 InitReg(MISCREG_CNTFRQ) 3161 .unverifiable() 3162 .reads(1).mon(); 3163 InitReg(MISCREG_CNTKCTL) 3164 .allPrivileges().exceptUserMode(); 3165 InitReg(MISCREG_CNTP_TVAL) 3166 .banked(); 3167 InitReg(MISCREG_CNTP_TVAL_NS) 3168 .bankedChild() 3169 .allPrivileges() 3170 .privSecure(!aarch32EL3) 3171 .monSecure(0); 3172 InitReg(MISCREG_CNTP_TVAL_S) 3173 .unimplemented() 3174 .bankedChild() 3175 .secure().user(1); 3176 InitReg(MISCREG_CNTP_CTL) 3177 .banked(); 3178 InitReg(MISCREG_CNTP_CTL_NS) 3179 .bankedChild() 3180 .allPrivileges() 3181 .privSecure(!aarch32EL3) 3182 .monSecure(0); 3183 InitReg(MISCREG_CNTP_CTL_S) 3184 .unimplemented() 3185 .bankedChild() 3186 .secure().user(1); 3187 InitReg(MISCREG_CNTV_TVAL) 3188 .allPrivileges(); 3189 InitReg(MISCREG_CNTV_CTL) 3190 .allPrivileges(); 3191 InitReg(MISCREG_CNTHCTL) 3192 .unimplemented() 3193 .hypWrite().monNonSecureRead(); 3194 InitReg(MISCREG_CNTHP_TVAL) 3195 .unimplemented() 3196 .hypWrite().monNonSecureRead(); 3197 InitReg(MISCREG_CNTHP_CTL) 3198 .unimplemented() 3199 .hypWrite().monNonSecureRead(); 3200 InitReg(MISCREG_IL1DATA0) 3201 .unimplemented() 3202 .allPrivileges().exceptUserMode(); 3203 InitReg(MISCREG_IL1DATA1) 3204 .unimplemented() 3205 .allPrivileges().exceptUserMode(); 3206 InitReg(MISCREG_IL1DATA2) 3207 .unimplemented() 3208 .allPrivileges().exceptUserMode(); 3209 InitReg(MISCREG_IL1DATA3) 3210 .unimplemented() 3211 .allPrivileges().exceptUserMode(); 3212 InitReg(MISCREG_DL1DATA0) 3213 .unimplemented() 3214 .allPrivileges().exceptUserMode(); 3215 InitReg(MISCREG_DL1DATA1) 3216 .unimplemented() 3217 .allPrivileges().exceptUserMode(); 3218 InitReg(MISCREG_DL1DATA2) 3219 .unimplemented() 3220 .allPrivileges().exceptUserMode(); 3221 InitReg(MISCREG_DL1DATA3) 3222 .unimplemented() 3223 .allPrivileges().exceptUserMode(); 3224 InitReg(MISCREG_DL1DATA4) 3225 .unimplemented() 3226 .allPrivileges().exceptUserMode(); 3227 InitReg(MISCREG_RAMINDEX) 3228 .unimplemented() 3229 .writes(1).exceptUserMode(); 3230 InitReg(MISCREG_L2ACTLR) 3231 .unimplemented() 3232 .allPrivileges().exceptUserMode(); 3233 InitReg(MISCREG_CBAR) 3234 .unimplemented() 3235 .allPrivileges().exceptUserMode().writes(0); 3236 InitReg(MISCREG_HTTBR) 3237 .hyp().monNonSecure(); 3238 InitReg(MISCREG_VTTBR) 3239 .hyp().monNonSecure(); 3240 InitReg(MISCREG_CNTPCT) 3241 .reads(1); 3242 InitReg(MISCREG_CNTVCT) 3243 .unverifiable() 3244 .reads(1); 3245 InitReg(MISCREG_CNTP_CVAL) 3246 .banked(); 3247 InitReg(MISCREG_CNTP_CVAL_NS) 3248 .bankedChild() 3249 .allPrivileges() 3250 .privSecure(!aarch32EL3) 3251 .monSecure(0); 3252 InitReg(MISCREG_CNTP_CVAL_S) 3253 .unimplemented() 3254 .bankedChild() 3255 .secure().user(1); 3256 InitReg(MISCREG_CNTV_CVAL) 3257 .allPrivileges(); 3258 InitReg(MISCREG_CNTVOFF) 3259 .hyp().monNonSecure(); 3260 InitReg(MISCREG_CNTHP_CVAL) 3261 .unimplemented() 3262 .hypWrite().monNonSecureRead(); 3263 InitReg(MISCREG_CPUMERRSR) 3264 .unimplemented() 3265 .allPrivileges().exceptUserMode(); 3266 InitReg(MISCREG_L2MERRSR) 3267 .unimplemented() 3268 .warnNotFail() 3269 .allPrivileges().exceptUserMode(); 3270 3271 // AArch64 registers (Op0=2); 3272 InitReg(MISCREG_MDCCINT_EL1) 3273 .allPrivileges(); 3274 InitReg(MISCREG_OSDTRRX_EL1) 3275 .allPrivileges() 3276 .mapsTo(MISCREG_DBGDTRRXext); 3277 InitReg(MISCREG_MDSCR_EL1) 3278 .allPrivileges() 3279 .mapsTo(MISCREG_DBGDSCRext); 3280 InitReg(MISCREG_OSDTRTX_EL1) 3281 .allPrivileges() 3282 .mapsTo(MISCREG_DBGDTRTXext); 3283 InitReg(MISCREG_OSECCR_EL1) 3284 .allPrivileges() 3285 .mapsTo(MISCREG_DBGOSECCR); 3286 InitReg(MISCREG_DBGBVR0_EL1) 3287 .allPrivileges() 3288 .mapsTo(MISCREG_DBGBVR0 /*, MISCREG_DBGBXVR0 */); 3289 InitReg(MISCREG_DBGBVR1_EL1) 3290 .allPrivileges() 3291 .mapsTo(MISCREG_DBGBVR1 /*, MISCREG_DBGBXVR1 */); 3292 InitReg(MISCREG_DBGBVR2_EL1) 3293 .allPrivileges() 3294 .mapsTo(MISCREG_DBGBVR2 /*, MISCREG_DBGBXVR2 */); 3295 InitReg(MISCREG_DBGBVR3_EL1) 3296 .allPrivileges() 3297 .mapsTo(MISCREG_DBGBVR3 /*, MISCREG_DBGBXVR3 */); 3298 InitReg(MISCREG_DBGBVR4_EL1) 3299 .allPrivileges() 3300 .mapsTo(MISCREG_DBGBVR4 /*, MISCREG_DBGBXVR4 */); 3301 InitReg(MISCREG_DBGBVR5_EL1) 3302 .allPrivileges() 3303 .mapsTo(MISCREG_DBGBVR5 /*, MISCREG_DBGBXVR5 */); 3304 InitReg(MISCREG_DBGBCR0_EL1) 3305 .allPrivileges() 3306 .mapsTo(MISCREG_DBGBCR0); 3307 InitReg(MISCREG_DBGBCR1_EL1) 3308 .allPrivileges() 3309 .mapsTo(MISCREG_DBGBCR1); 3310 InitReg(MISCREG_DBGBCR2_EL1) 3311 .allPrivileges() 3312 .mapsTo(MISCREG_DBGBCR2); 3313 InitReg(MISCREG_DBGBCR3_EL1) 3314 .allPrivileges() 3315 .mapsTo(MISCREG_DBGBCR3); 3316 InitReg(MISCREG_DBGBCR4_EL1) 3317 .allPrivileges() 3318 .mapsTo(MISCREG_DBGBCR4); 3319 InitReg(MISCREG_DBGBCR5_EL1) 3320 .allPrivileges() 3321 .mapsTo(MISCREG_DBGBCR5); 3322 InitReg(MISCREG_DBGWVR0_EL1) 3323 .allPrivileges() 3324 .mapsTo(MISCREG_DBGWVR0); 3325 InitReg(MISCREG_DBGWVR1_EL1) 3326 .allPrivileges() 3327 .mapsTo(MISCREG_DBGWVR1); 3328 InitReg(MISCREG_DBGWVR2_EL1) 3329 .allPrivileges() 3330 .mapsTo(MISCREG_DBGWVR2); 3331 InitReg(MISCREG_DBGWVR3_EL1) 3332 .allPrivileges() 3333 .mapsTo(MISCREG_DBGWVR3); 3334 InitReg(MISCREG_DBGWCR0_EL1) 3335 .allPrivileges() 3336 .mapsTo(MISCREG_DBGWCR0); 3337 InitReg(MISCREG_DBGWCR1_EL1) 3338 .allPrivileges() 3339 .mapsTo(MISCREG_DBGWCR1); 3340 InitReg(MISCREG_DBGWCR2_EL1) 3341 .allPrivileges() 3342 .mapsTo(MISCREG_DBGWCR2); 3343 InitReg(MISCREG_DBGWCR3_EL1) 3344 .allPrivileges() 3345 .mapsTo(MISCREG_DBGWCR3); 3346 InitReg(MISCREG_MDCCSR_EL0) 3347 .allPrivileges().monSecureWrite(0).monNonSecureWrite(0) 3348 .mapsTo(MISCREG_DBGDSCRint); 3349 InitReg(MISCREG_MDDTR_EL0) 3350 .allPrivileges(); 3351 InitReg(MISCREG_MDDTRTX_EL0) 3352 .allPrivileges(); 3353 InitReg(MISCREG_MDDTRRX_EL0) 3354 .allPrivileges(); 3355 InitReg(MISCREG_DBGVCR32_EL2) 3356 .allPrivileges() 3357 .mapsTo(MISCREG_DBGVCR); 3358 InitReg(MISCREG_MDRAR_EL1) 3359 .allPrivileges().monSecureWrite(0).monNonSecureWrite(0) 3360 .mapsTo(MISCREG_DBGDRAR); 3361 InitReg(MISCREG_OSLAR_EL1) 3362 .allPrivileges().monSecureRead(0).monNonSecureRead(0) 3363 .mapsTo(MISCREG_DBGOSLAR); 3364 InitReg(MISCREG_OSLSR_EL1) 3365 .allPrivileges().monSecureWrite(0).monNonSecureWrite(0) 3366 .mapsTo(MISCREG_DBGOSLSR); 3367 InitReg(MISCREG_OSDLR_EL1) 3368 .allPrivileges() 3369 .mapsTo(MISCREG_DBGOSDLR); 3370 InitReg(MISCREG_DBGPRCR_EL1) 3371 .allPrivileges() 3372 .mapsTo(MISCREG_DBGPRCR); 3373 InitReg(MISCREG_DBGCLAIMSET_EL1) 3374 .allPrivileges() 3375 .mapsTo(MISCREG_DBGCLAIMSET); 3376 InitReg(MISCREG_DBGCLAIMCLR_EL1) 3377 .allPrivileges() 3378 .mapsTo(MISCREG_DBGCLAIMCLR); 3379 InitReg(MISCREG_DBGAUTHSTATUS_EL1) 3380 .allPrivileges().monSecureWrite(0).monNonSecureWrite(0) 3381 .mapsTo(MISCREG_DBGAUTHSTATUS); 3382 InitReg(MISCREG_TEECR32_EL1); 3383 InitReg(MISCREG_TEEHBR32_EL1); 3384 3385 // AArch64 registers (Op0=1,3); 3386 InitReg(MISCREG_MIDR_EL1) 3387 .allPrivileges().exceptUserMode().writes(0); 3388 InitReg(MISCREG_MPIDR_EL1) 3389 .allPrivileges().exceptUserMode().writes(0); 3390 InitReg(MISCREG_REVIDR_EL1) 3391 .allPrivileges().exceptUserMode().writes(0); 3392 InitReg(MISCREG_ID_PFR0_EL1) 3393 .allPrivileges().exceptUserMode().writes(0); 3394 InitReg(MISCREG_ID_PFR1_EL1) 3395 .allPrivileges().exceptUserMode().writes(0); 3396 InitReg(MISCREG_ID_DFR0_EL1) 3397 .allPrivileges().exceptUserMode().writes(0) 3398 .mapsTo(MISCREG_ID_DFR0); 3399 InitReg(MISCREG_ID_AFR0_EL1) 3400 .allPrivileges().exceptUserMode().writes(0); 3401 InitReg(MISCREG_ID_MMFR0_EL1) 3402 .allPrivileges().exceptUserMode().writes(0); 3403 InitReg(MISCREG_ID_MMFR1_EL1) 3404 .allPrivileges().exceptUserMode().writes(0); 3405 InitReg(MISCREG_ID_MMFR2_EL1) 3406 .allPrivileges().exceptUserMode().writes(0); 3407 InitReg(MISCREG_ID_MMFR3_EL1) 3408 .allPrivileges().exceptUserMode().writes(0); 3409 InitReg(MISCREG_ID_ISAR0_EL1) 3410 .allPrivileges().exceptUserMode().writes(0); 3411 InitReg(MISCREG_ID_ISAR1_EL1) 3412 .allPrivileges().exceptUserMode().writes(0); 3413 InitReg(MISCREG_ID_ISAR2_EL1) 3414 .allPrivileges().exceptUserMode().writes(0); 3415 InitReg(MISCREG_ID_ISAR3_EL1) 3416 .allPrivileges().exceptUserMode().writes(0); 3417 InitReg(MISCREG_ID_ISAR4_EL1) 3418 .allPrivileges().exceptUserMode().writes(0); 3419 InitReg(MISCREG_ID_ISAR5_EL1) 3420 .allPrivileges().exceptUserMode().writes(0); 3421 InitReg(MISCREG_MVFR0_EL1) 3422 .allPrivileges().exceptUserMode().writes(0); 3423 InitReg(MISCREG_MVFR1_EL1) 3424 .allPrivileges().exceptUserMode().writes(0); 3425 InitReg(MISCREG_MVFR2_EL1) 3426 .allPrivileges().exceptUserMode().writes(0); 3427 InitReg(MISCREG_ID_AA64PFR0_EL1) 3428 .allPrivileges().exceptUserMode().writes(0); 3429 InitReg(MISCREG_ID_AA64PFR1_EL1) 3430 .allPrivileges().exceptUserMode().writes(0); 3431 InitReg(MISCREG_ID_AA64DFR0_EL1) 3432 .allPrivileges().exceptUserMode().writes(0); 3433 InitReg(MISCREG_ID_AA64DFR1_EL1) 3434 .allPrivileges().exceptUserMode().writes(0); 3435 InitReg(MISCREG_ID_AA64AFR0_EL1) 3436 .allPrivileges().exceptUserMode().writes(0); 3437 InitReg(MISCREG_ID_AA64AFR1_EL1) 3438 .allPrivileges().exceptUserMode().writes(0); 3439 InitReg(MISCREG_ID_AA64ISAR0_EL1) 3440 .allPrivileges().exceptUserMode().writes(0); 3441 InitReg(MISCREG_ID_AA64ISAR1_EL1) 3442 .allPrivileges().exceptUserMode().writes(0); 3443 InitReg(MISCREG_ID_AA64MMFR0_EL1) 3444 .allPrivileges().exceptUserMode().writes(0); 3445 InitReg(MISCREG_ID_AA64MMFR1_EL1) 3446 .allPrivileges().exceptUserMode().writes(0); 3447 InitReg(MISCREG_CCSIDR_EL1) 3448 .allPrivileges().exceptUserMode().writes(0); 3449 InitReg(MISCREG_CLIDR_EL1) 3450 .allPrivileges().exceptUserMode().writes(0); 3451 InitReg(MISCREG_AIDR_EL1) 3452 .allPrivileges().exceptUserMode().writes(0); 3453 InitReg(MISCREG_CSSELR_EL1) 3454 .allPrivileges().exceptUserMode() 3455 .mapsTo(MISCREG_CSSELR_NS); 3456 InitReg(MISCREG_CTR_EL0) 3457 .reads(1); 3458 InitReg(MISCREG_DCZID_EL0) 3459 .reads(1); 3460 InitReg(MISCREG_VPIDR_EL2) 3461 .hyp().mon() 3462 .mapsTo(MISCREG_VPIDR); 3463 InitReg(MISCREG_VMPIDR_EL2) 3464 .hyp().mon() 3465 .mapsTo(MISCREG_VMPIDR); 3466 InitReg(MISCREG_SCTLR_EL1) 3467 .allPrivileges().exceptUserMode() 3468 .mapsTo(MISCREG_SCTLR_NS); 3469 InitReg(MISCREG_ACTLR_EL1) 3470 .allPrivileges().exceptUserMode() 3471 .mapsTo(MISCREG_ACTLR_NS); 3472 InitReg(MISCREG_CPACR_EL1) 3473 .allPrivileges().exceptUserMode() 3474 .mapsTo(MISCREG_CPACR); 3475 InitReg(MISCREG_SCTLR_EL2) 3476 .hyp().mon() 3477 .mapsTo(MISCREG_HSCTLR); 3478 InitReg(MISCREG_ACTLR_EL2) 3479 .hyp().mon() 3480 .mapsTo(MISCREG_HACTLR); 3481 InitReg(MISCREG_HCR_EL2) 3482 .hyp().mon() 3483 .mapsTo(MISCREG_HCR /*, MISCREG_HCR2*/); 3484 InitReg(MISCREG_MDCR_EL2) 3485 .hyp().mon() 3486 .mapsTo(MISCREG_HDCR); 3487 InitReg(MISCREG_CPTR_EL2) 3488 .hyp().mon() 3489 .mapsTo(MISCREG_HCPTR); 3490 InitReg(MISCREG_HSTR_EL2) 3491 .hyp().mon() 3492 .mapsTo(MISCREG_HSTR); 3493 InitReg(MISCREG_HACR_EL2) 3494 .hyp().mon() 3495 .mapsTo(MISCREG_HACR); 3496 InitReg(MISCREG_SCTLR_EL3) 3497 .mon(); 3498 InitReg(MISCREG_ACTLR_EL3) 3499 .mon(); 3500 InitReg(MISCREG_SCR_EL3) 3501 .mon() 3502 .mapsTo(MISCREG_SCR); // NAM D7-2005 3503 InitReg(MISCREG_SDER32_EL3) 3504 .mon() 3505 .mapsTo(MISCREG_SDER); 3506 InitReg(MISCREG_CPTR_EL3) 3507 .mon(); 3508 InitReg(MISCREG_MDCR_EL3) 3509 .mon(); 3510 InitReg(MISCREG_TTBR0_EL1) 3511 .allPrivileges().exceptUserMode() 3512 .mapsTo(MISCREG_TTBR0_NS); 3513 InitReg(MISCREG_TTBR1_EL1) 3514 .allPrivileges().exceptUserMode() 3515 .mapsTo(MISCREG_TTBR1_NS); 3516 InitReg(MISCREG_TCR_EL1) 3517 .allPrivileges().exceptUserMode() 3518 .mapsTo(MISCREG_TTBCR_NS); 3519 InitReg(MISCREG_TTBR0_EL2) 3520 .hyp().mon() 3521 .mapsTo(MISCREG_HTTBR); 3522 InitReg(MISCREG_TCR_EL2) 3523 .hyp().mon() 3524 .mapsTo(MISCREG_HTCR); 3525 InitReg(MISCREG_VTTBR_EL2) 3526 .hyp().mon() 3527 .mapsTo(MISCREG_VTTBR); 3528 InitReg(MISCREG_VTCR_EL2) 3529 .hyp().mon() 3530 .mapsTo(MISCREG_VTCR); 3531 InitReg(MISCREG_TTBR0_EL3) 3532 .mon(); 3533 InitReg(MISCREG_TCR_EL3) 3534 .mon(); 3535 InitReg(MISCREG_DACR32_EL2) 3536 .hyp().mon() 3537 .mapsTo(MISCREG_DACR_NS); 3538 InitReg(MISCREG_SPSR_EL1) 3539 .allPrivileges().exceptUserMode() 3540 .mapsTo(MISCREG_SPSR_SVC); // NAM C5.2.17 SPSR_EL1 3541 InitReg(MISCREG_ELR_EL1) 3542 .allPrivileges().exceptUserMode(); 3543 InitReg(MISCREG_SP_EL0) 3544 .allPrivileges().exceptUserMode(); 3545 InitReg(MISCREG_SPSEL) 3546 .allPrivileges().exceptUserMode(); 3547 InitReg(MISCREG_CURRENTEL) 3548 .allPrivileges().exceptUserMode().writes(0); 3549 InitReg(MISCREG_NZCV) 3550 .allPrivileges(); 3551 InitReg(MISCREG_DAIF) 3552 .allPrivileges(); 3553 InitReg(MISCREG_FPCR) 3554 .allPrivileges(); 3555 InitReg(MISCREG_FPSR) 3556 .allPrivileges(); 3557 InitReg(MISCREG_DSPSR_EL0) 3558 .allPrivileges(); 3559 InitReg(MISCREG_DLR_EL0) 3560 .allPrivileges(); 3561 InitReg(MISCREG_SPSR_EL2) 3562 .hyp().mon() 3563 .mapsTo(MISCREG_SPSR_HYP); // NAM C5.2.18 SPSR_EL2 3564 InitReg(MISCREG_ELR_EL2) 3565 .hyp().mon(); 3566 InitReg(MISCREG_SP_EL1) 3567 .hyp().mon(); 3568 InitReg(MISCREG_SPSR_IRQ_AA64) 3569 .hyp().mon(); 3570 InitReg(MISCREG_SPSR_ABT_AA64) 3571 .hyp().mon(); 3572 InitReg(MISCREG_SPSR_UND_AA64) 3573 .hyp().mon(); 3574 InitReg(MISCREG_SPSR_FIQ_AA64) 3575 .hyp().mon(); 3576 InitReg(MISCREG_SPSR_EL3) 3577 .mon() 3578 .mapsTo(MISCREG_SPSR_MON); // NAM C5.2.19 SPSR_EL3 3579 InitReg(MISCREG_ELR_EL3) 3580 .mon(); 3581 InitReg(MISCREG_SP_EL2) 3582 .mon(); 3583 InitReg(MISCREG_AFSR0_EL1) 3584 .allPrivileges().exceptUserMode() 3585 .mapsTo(MISCREG_ADFSR_NS); 3586 InitReg(MISCREG_AFSR1_EL1) 3587 .allPrivileges().exceptUserMode() 3588 .mapsTo(MISCREG_AIFSR_NS); 3589 InitReg(MISCREG_ESR_EL1) 3590 .allPrivileges().exceptUserMode(); 3591 InitReg(MISCREG_IFSR32_EL2) 3592 .hyp().mon() 3593 .mapsTo(MISCREG_IFSR_NS); 3594 InitReg(MISCREG_AFSR0_EL2) 3595 .hyp().mon() 3596 .mapsTo(MISCREG_HADFSR); 3597 InitReg(MISCREG_AFSR1_EL2) 3598 .hyp().mon() 3599 .mapsTo(MISCREG_HAIFSR); 3600 InitReg(MISCREG_ESR_EL2) 3601 .hyp().mon() 3602 .mapsTo(MISCREG_HSR); 3603 InitReg(MISCREG_FPEXC32_EL2) 3604 .hyp().mon().mapsTo(MISCREG_FPEXC); 3605 InitReg(MISCREG_AFSR0_EL3) 3606 .mon(); 3607 InitReg(MISCREG_AFSR1_EL3) 3608 .mon(); 3609 InitReg(MISCREG_ESR_EL3) 3610 .mon(); 3611 InitReg(MISCREG_FAR_EL1) 3612 .allPrivileges().exceptUserMode() 3613 .mapsTo(MISCREG_DFAR_NS, MISCREG_IFAR_NS); 3614 InitReg(MISCREG_FAR_EL2) 3615 .hyp().mon() 3616 .mapsTo(MISCREG_HDFAR, MISCREG_HIFAR); 3617 InitReg(MISCREG_HPFAR_EL2) 3618 .hyp().mon() 3619 .mapsTo(MISCREG_HPFAR); 3620 InitReg(MISCREG_FAR_EL3) 3621 .mon(); 3622 InitReg(MISCREG_IC_IALLUIS) 3623 .warnNotFail() 3624 .writes(1).exceptUserMode(); 3625 InitReg(MISCREG_PAR_EL1) 3626 .allPrivileges().exceptUserMode() 3627 .mapsTo(MISCREG_PAR_NS); 3628 InitReg(MISCREG_IC_IALLU) 3629 .warnNotFail() 3630 .writes(1).exceptUserMode(); 3631 InitReg(MISCREG_DC_IVAC_Xt) 3632 .warnNotFail() 3633 .writes(1).exceptUserMode(); 3634 InitReg(MISCREG_DC_ISW_Xt) 3635 .warnNotFail() 3636 .writes(1).exceptUserMode(); 3637 InitReg(MISCREG_AT_S1E1R_Xt) 3638 .writes(1).exceptUserMode(); 3639 InitReg(MISCREG_AT_S1E1W_Xt) 3640 .writes(1).exceptUserMode(); 3641 InitReg(MISCREG_AT_S1E0R_Xt) 3642 .writes(1).exceptUserMode(); 3643 InitReg(MISCREG_AT_S1E0W_Xt) 3644 .writes(1).exceptUserMode(); 3645 InitReg(MISCREG_DC_CSW_Xt) 3646 .warnNotFail() 3647 .writes(1).exceptUserMode(); 3648 InitReg(MISCREG_DC_CISW_Xt) 3649 .warnNotFail() 3650 .writes(1).exceptUserMode(); 3651 InitReg(MISCREG_DC_ZVA_Xt) 3652 .warnNotFail() 3653 .writes(1).userSecureWrite(0); 3654 InitReg(MISCREG_IC_IVAU_Xt) 3655 .writes(1); 3656 InitReg(MISCREG_DC_CVAC_Xt) 3657 .warnNotFail() 3658 .writes(1); 3659 InitReg(MISCREG_DC_CVAU_Xt) 3660 .warnNotFail() 3661 .writes(1); 3662 InitReg(MISCREG_DC_CIVAC_Xt) 3663 .warnNotFail() 3664 .writes(1); 3665 InitReg(MISCREG_AT_S1E2R_Xt) 3666 .monNonSecureWrite().hypWrite(); 3667 InitReg(MISCREG_AT_S1E2W_Xt) 3668 .monNonSecureWrite().hypWrite(); 3669 InitReg(MISCREG_AT_S12E1R_Xt) 3670 .hypWrite().monSecureWrite().monNonSecureWrite(); 3671 InitReg(MISCREG_AT_S12E1W_Xt) 3672 .hypWrite().monSecureWrite().monNonSecureWrite(); 3673 InitReg(MISCREG_AT_S12E0R_Xt) 3674 .hypWrite().monSecureWrite().monNonSecureWrite(); 3675 InitReg(MISCREG_AT_S12E0W_Xt) 3676 .hypWrite().monSecureWrite().monNonSecureWrite(); 3677 InitReg(MISCREG_AT_S1E3R_Xt) 3678 .monSecureWrite().monNonSecureWrite(); 3679 InitReg(MISCREG_AT_S1E3W_Xt) 3680 .monSecureWrite().monNonSecureWrite(); 3681 InitReg(MISCREG_TLBI_VMALLE1IS) 3682 .writes(1).exceptUserMode(); 3683 InitReg(MISCREG_TLBI_VAE1IS_Xt) 3684 .writes(1).exceptUserMode(); 3685 InitReg(MISCREG_TLBI_ASIDE1IS_Xt) 3686 .writes(1).exceptUserMode(); 3687 InitReg(MISCREG_TLBI_VAAE1IS_Xt) 3688 .writes(1).exceptUserMode(); 3689 InitReg(MISCREG_TLBI_VALE1IS_Xt) 3690 .writes(1).exceptUserMode(); 3691 InitReg(MISCREG_TLBI_VAALE1IS_Xt) 3692 .writes(1).exceptUserMode(); 3693 InitReg(MISCREG_TLBI_VMALLE1) 3694 .writes(1).exceptUserMode(); 3695 InitReg(MISCREG_TLBI_VAE1_Xt) 3696 .writes(1).exceptUserMode(); 3697 InitReg(MISCREG_TLBI_ASIDE1_Xt) 3698 .writes(1).exceptUserMode(); 3699 InitReg(MISCREG_TLBI_VAAE1_Xt) 3700 .writes(1).exceptUserMode(); 3701 InitReg(MISCREG_TLBI_VALE1_Xt) 3702 .writes(1).exceptUserMode(); 3703 InitReg(MISCREG_TLBI_VAALE1_Xt) 3704 .writes(1).exceptUserMode(); 3705 InitReg(MISCREG_TLBI_IPAS2E1IS_Xt) 3706 .hypWrite().monSecureWrite().monNonSecureWrite(); 3707 InitReg(MISCREG_TLBI_IPAS2LE1IS_Xt) 3708 .hypWrite().monSecureWrite().monNonSecureWrite(); 3709 InitReg(MISCREG_TLBI_ALLE2IS) 3710 .monNonSecureWrite().hypWrite(); 3711 InitReg(MISCREG_TLBI_VAE2IS_Xt) 3712 .monNonSecureWrite().hypWrite(); 3713 InitReg(MISCREG_TLBI_ALLE1IS) 3714 .hypWrite().monSecureWrite().monNonSecureWrite(); 3715 InitReg(MISCREG_TLBI_VALE2IS_Xt) 3716 .monNonSecureWrite().hypWrite(); 3717 InitReg(MISCREG_TLBI_VMALLS12E1IS) 3718 .hypWrite().monSecureWrite().monNonSecureWrite(); 3719 InitReg(MISCREG_TLBI_IPAS2E1_Xt) 3720 .hypWrite().monSecureWrite().monNonSecureWrite(); 3721 InitReg(MISCREG_TLBI_IPAS2LE1_Xt) 3722 .hypWrite().monSecureWrite().monNonSecureWrite(); 3723 InitReg(MISCREG_TLBI_ALLE2) 3724 .monNonSecureWrite().hypWrite(); 3725 InitReg(MISCREG_TLBI_VAE2_Xt) 3726 .monNonSecureWrite().hypWrite(); 3727 InitReg(MISCREG_TLBI_ALLE1) 3728 .hypWrite().monSecureWrite().monNonSecureWrite(); 3729 InitReg(MISCREG_TLBI_VALE2_Xt) 3730 .monNonSecureWrite().hypWrite(); 3731 InitReg(MISCREG_TLBI_VMALLS12E1) 3732 .hypWrite().monSecureWrite().monNonSecureWrite(); 3733 InitReg(MISCREG_TLBI_ALLE3IS) 3734 .monSecureWrite().monNonSecureWrite(); 3735 InitReg(MISCREG_TLBI_VAE3IS_Xt) 3736 .monSecureWrite().monNonSecureWrite(); 3737 InitReg(MISCREG_TLBI_VALE3IS_Xt) 3738 .monSecureWrite().monNonSecureWrite(); 3739 InitReg(MISCREG_TLBI_ALLE3) 3740 .monSecureWrite().monNonSecureWrite(); 3741 InitReg(MISCREG_TLBI_VAE3_Xt) 3742 .monSecureWrite().monNonSecureWrite(); 3743 InitReg(MISCREG_TLBI_VALE3_Xt) 3744 .monSecureWrite().monNonSecureWrite(); 3745 InitReg(MISCREG_PMINTENSET_EL1) 3746 .allPrivileges().exceptUserMode() 3747 .mapsTo(MISCREG_PMINTENSET); 3748 InitReg(MISCREG_PMINTENCLR_EL1) 3749 .allPrivileges().exceptUserMode() 3750 .mapsTo(MISCREG_PMINTENCLR); 3751 InitReg(MISCREG_PMCR_EL0) 3752 .allPrivileges() 3753 .mapsTo(MISCREG_PMCR); 3754 InitReg(MISCREG_PMCNTENSET_EL0) 3755 .allPrivileges() 3756 .mapsTo(MISCREG_PMCNTENSET); 3757 InitReg(MISCREG_PMCNTENCLR_EL0) 3758 .allPrivileges() 3759 .mapsTo(MISCREG_PMCNTENCLR); 3760 InitReg(MISCREG_PMOVSCLR_EL0) 3761 .allPrivileges(); 3762// .mapsTo(MISCREG_PMOVSCLR); 3763 InitReg(MISCREG_PMSWINC_EL0) 3764 .writes(1).user() 3765 .mapsTo(MISCREG_PMSWINC); 3766 InitReg(MISCREG_PMSELR_EL0) 3767 .allPrivileges() 3768 .mapsTo(MISCREG_PMSELR); 3769 InitReg(MISCREG_PMCEID0_EL0) 3770 .reads(1).user() 3771 .mapsTo(MISCREG_PMCEID0); 3772 InitReg(MISCREG_PMCEID1_EL0) 3773 .reads(1).user() 3774 .mapsTo(MISCREG_PMCEID1); 3775 InitReg(MISCREG_PMCCNTR_EL0) 3776 .allPrivileges() 3777 .mapsTo(MISCREG_PMCCNTR); 3778 InitReg(MISCREG_PMXEVTYPER_EL0) 3779 .allPrivileges() 3780 .mapsTo(MISCREG_PMXEVTYPER); 3781 InitReg(MISCREG_PMCCFILTR_EL0) 3782 .allPrivileges(); 3783 InitReg(MISCREG_PMXEVCNTR_EL0) 3784 .allPrivileges() 3785 .mapsTo(MISCREG_PMXEVCNTR); 3786 InitReg(MISCREG_PMUSERENR_EL0) 3787 .allPrivileges().userNonSecureWrite(0).userSecureWrite(0) 3788 .mapsTo(MISCREG_PMUSERENR); 3789 InitReg(MISCREG_PMOVSSET_EL0) 3790 .allPrivileges() 3791 .mapsTo(MISCREG_PMOVSSET); 3792 InitReg(MISCREG_MAIR_EL1) 3793 .allPrivileges().exceptUserMode() 3794 .mapsTo(MISCREG_PRRR_NS, MISCREG_NMRR_NS); 3795 InitReg(MISCREG_AMAIR_EL1) 3796 .allPrivileges().exceptUserMode() 3797 .mapsTo(MISCREG_AMAIR0_NS, MISCREG_AMAIR1_NS); 3798 InitReg(MISCREG_MAIR_EL2) 3799 .hyp().mon() 3800 .mapsTo(MISCREG_HMAIR0, MISCREG_HMAIR1); 3801 InitReg(MISCREG_AMAIR_EL2) 3802 .hyp().mon() 3803 .mapsTo(MISCREG_HAMAIR0, MISCREG_HAMAIR1); 3804 InitReg(MISCREG_MAIR_EL3) 3805 .mon(); 3806 InitReg(MISCREG_AMAIR_EL3) 3807 .mon(); 3808 InitReg(MISCREG_L2CTLR_EL1) 3809 .allPrivileges().exceptUserMode(); 3810 InitReg(MISCREG_L2ECTLR_EL1) 3811 .allPrivileges().exceptUserMode(); 3812 InitReg(MISCREG_VBAR_EL1) 3813 .allPrivileges().exceptUserMode() 3814 .mapsTo(MISCREG_VBAR_NS); 3815 InitReg(MISCREG_RVBAR_EL1) 3816 .allPrivileges().exceptUserMode().writes(0); 3817 InitReg(MISCREG_ISR_EL1) 3818 .allPrivileges().exceptUserMode().writes(0); 3819 InitReg(MISCREG_VBAR_EL2) 3820 .hyp().mon() 3821 .mapsTo(MISCREG_HVBAR); 3822 InitReg(MISCREG_RVBAR_EL2) 3823 .mon().hyp().writes(0); 3824 InitReg(MISCREG_VBAR_EL3) 3825 .mon(); 3826 InitReg(MISCREG_RVBAR_EL3) 3827 .mon().writes(0); 3828 InitReg(MISCREG_RMR_EL3) 3829 .mon(); 3830 InitReg(MISCREG_CONTEXTIDR_EL1) 3831 .allPrivileges().exceptUserMode() 3832 .mapsTo(MISCREG_CONTEXTIDR_NS); 3833 InitReg(MISCREG_TPIDR_EL1) 3834 .allPrivileges().exceptUserMode() 3835 .mapsTo(MISCREG_TPIDRPRW_NS); 3836 InitReg(MISCREG_TPIDR_EL0) 3837 .allPrivileges() 3838 .mapsTo(MISCREG_TPIDRURW_NS); 3839 InitReg(MISCREG_TPIDRRO_EL0) 3840 .allPrivileges().userNonSecureWrite(0).userSecureWrite(0) 3841 .mapsTo(MISCREG_TPIDRURO_NS); 3842 InitReg(MISCREG_TPIDR_EL2) 3843 .hyp().mon() 3844 .mapsTo(MISCREG_HTPIDR); 3845 InitReg(MISCREG_TPIDR_EL3) 3846 .mon(); 3847 InitReg(MISCREG_CNTKCTL_EL1) 3848 .allPrivileges().exceptUserMode() 3849 .mapsTo(MISCREG_CNTKCTL); 3850 InitReg(MISCREG_CNTFRQ_EL0) 3851 .reads(1).mon() 3852 .mapsTo(MISCREG_CNTFRQ); 3853 InitReg(MISCREG_CNTPCT_EL0) 3854 .reads(1) 3855 .mapsTo(MISCREG_CNTPCT); /* 64b */ 3856 InitReg(MISCREG_CNTVCT_EL0) 3857 .unverifiable() 3858 .reads(1) 3859 .mapsTo(MISCREG_CNTVCT); /* 64b */ 3860 InitReg(MISCREG_CNTP_TVAL_EL0) 3861 .allPrivileges() 3862 .mapsTo(MISCREG_CNTP_TVAL_NS); 3863 InitReg(MISCREG_CNTP_CTL_EL0) 3864 .allPrivileges() 3865 .mapsTo(MISCREG_CNTP_CTL_NS); 3866 InitReg(MISCREG_CNTP_CVAL_EL0) 3867 .allPrivileges() 3868 .mapsTo(MISCREG_CNTP_CVAL_NS); /* 64b */ 3869 InitReg(MISCREG_CNTV_TVAL_EL0) 3870 .allPrivileges() 3871 .mapsTo(MISCREG_CNTV_TVAL); 3872 InitReg(MISCREG_CNTV_CTL_EL0) 3873 .allPrivileges() 3874 .mapsTo(MISCREG_CNTV_CTL); 3875 InitReg(MISCREG_CNTV_CVAL_EL0) 3876 .allPrivileges() 3877 .mapsTo(MISCREG_CNTV_CVAL); /* 64b */ 3878 InitReg(MISCREG_PMEVCNTR0_EL0) 3879 .allPrivileges(); 3880// .mapsTo(MISCREG_PMEVCNTR0); 3881 InitReg(MISCREG_PMEVCNTR1_EL0) 3882 .allPrivileges(); 3883// .mapsTo(MISCREG_PMEVCNTR1); 3884 InitReg(MISCREG_PMEVCNTR2_EL0) 3885 .allPrivileges(); 3886// .mapsTo(MISCREG_PMEVCNTR2); 3887 InitReg(MISCREG_PMEVCNTR3_EL0) 3888 .allPrivileges(); 3889// .mapsTo(MISCREG_PMEVCNTR3); 3890 InitReg(MISCREG_PMEVCNTR4_EL0) 3891 .allPrivileges(); 3892// .mapsTo(MISCREG_PMEVCNTR4); 3893 InitReg(MISCREG_PMEVCNTR5_EL0) 3894 .allPrivileges(); 3895// .mapsTo(MISCREG_PMEVCNTR5); 3896 InitReg(MISCREG_PMEVTYPER0_EL0) 3897 .allPrivileges(); 3898// .mapsTo(MISCREG_PMEVTYPER0); 3899 InitReg(MISCREG_PMEVTYPER1_EL0) 3900 .allPrivileges(); 3901// .mapsTo(MISCREG_PMEVTYPER1); 3902 InitReg(MISCREG_PMEVTYPER2_EL0) 3903 .allPrivileges(); 3904// .mapsTo(MISCREG_PMEVTYPER2); 3905 InitReg(MISCREG_PMEVTYPER3_EL0) 3906 .allPrivileges(); 3907// .mapsTo(MISCREG_PMEVTYPER3); 3908 InitReg(MISCREG_PMEVTYPER4_EL0) 3909 .allPrivileges(); 3910// .mapsTo(MISCREG_PMEVTYPER4); 3911 InitReg(MISCREG_PMEVTYPER5_EL0) 3912 .allPrivileges(); 3913// .mapsTo(MISCREG_PMEVTYPER5); 3914 InitReg(MISCREG_CNTVOFF_EL2) 3915 .hyp().mon() 3916 .mapsTo(MISCREG_CNTVOFF); /* 64b */ 3917 InitReg(MISCREG_CNTHCTL_EL2) 3918 .unimplemented() 3919 .warnNotFail() 3920 .mon().monNonSecureWrite(0).hypWrite() 3921 .mapsTo(MISCREG_CNTHCTL); 3922 InitReg(MISCREG_CNTHP_TVAL_EL2) 3923 .unimplemented() 3924 .mon().monNonSecureWrite(0).hypWrite() 3925 .mapsTo(MISCREG_CNTHP_TVAL); 3926 InitReg(MISCREG_CNTHP_CTL_EL2) 3927 .unimplemented() 3928 .mon().monNonSecureWrite(0).hypWrite() 3929 .mapsTo(MISCREG_CNTHP_CTL); 3930 InitReg(MISCREG_CNTHP_CVAL_EL2) 3931 .unimplemented() 3932 .mon().monNonSecureWrite(0).hypWrite() 3933 .mapsTo(MISCREG_CNTHP_CVAL); /* 64b */ 3934 InitReg(MISCREG_CNTPS_TVAL_EL1) 3935 .unimplemented() 3936 .mon().monNonSecureWrite(0).hypWrite(); 3937 InitReg(MISCREG_CNTPS_CTL_EL1) 3938 .unimplemented() 3939 .mon().monNonSecureWrite(0).hypWrite(); 3940 InitReg(MISCREG_CNTPS_CVAL_EL1) 3941 .unimplemented() 3942 .mon().monNonSecureWrite(0).hypWrite(); 3943 InitReg(MISCREG_IL1DATA0_EL1) 3944 .allPrivileges().exceptUserMode(); 3945 InitReg(MISCREG_IL1DATA1_EL1) 3946 .allPrivileges().exceptUserMode(); 3947 InitReg(MISCREG_IL1DATA2_EL1) 3948 .allPrivileges().exceptUserMode(); 3949 InitReg(MISCREG_IL1DATA3_EL1) 3950 .allPrivileges().exceptUserMode(); 3951 InitReg(MISCREG_DL1DATA0_EL1) 3952 .allPrivileges().exceptUserMode(); 3953 InitReg(MISCREG_DL1DATA1_EL1) 3954 .allPrivileges().exceptUserMode(); 3955 InitReg(MISCREG_DL1DATA2_EL1) 3956 .allPrivileges().exceptUserMode(); 3957 InitReg(MISCREG_DL1DATA3_EL1) 3958 .allPrivileges().exceptUserMode(); 3959 InitReg(MISCREG_DL1DATA4_EL1) 3960 .allPrivileges().exceptUserMode(); 3961 InitReg(MISCREG_L2ACTLR_EL1) 3962 .allPrivileges().exceptUserMode(); 3963 InitReg(MISCREG_CPUACTLR_EL1) 3964 .allPrivileges().exceptUserMode(); 3965 InitReg(MISCREG_CPUECTLR_EL1) 3966 .allPrivileges().exceptUserMode(); 3967 InitReg(MISCREG_CPUMERRSR_EL1) 3968 .allPrivileges().exceptUserMode(); 3969 InitReg(MISCREG_L2MERRSR_EL1) 3970 .unimplemented() 3971 .warnNotFail() 3972 .allPrivileges().exceptUserMode(); 3973 InitReg(MISCREG_CBAR_EL1) 3974 .allPrivileges().exceptUserMode().writes(0); 3975 InitReg(MISCREG_CONTEXTIDR_EL2) 3976 .mon().hyp(); 3977 3978 // Dummy registers 3979 InitReg(MISCREG_NOP) 3980 .allPrivileges(); 3981 InitReg(MISCREG_RAZ) 3982 .allPrivileges().exceptUserMode().writes(0); 3983 InitReg(MISCREG_CP14_UNIMPL) 3984 .unimplemented() 3985 .warnNotFail(); 3986 InitReg(MISCREG_CP15_UNIMPL) 3987 .unimplemented() 3988 .warnNotFail(); 3989 InitReg(MISCREG_A64_UNIMPL) 3990 .unimplemented() 3991 .warnNotFail(); 3992 InitReg(MISCREG_UNKNOWN); 3993 3994 // Register mappings for some unimplemented registers: 3995 // ESR_EL1 -> DFSR 3996 // RMR_EL1 -> RMR 3997 // RMR_EL2 -> HRMR 3998 // DBGDTR_EL0 -> DBGDTR{R or T}Xint 3999 // DBGDTRRX_EL0 -> DBGDTRRXint 4000 // DBGDTRTX_EL0 -> DBGDTRRXint 4001 // MDCR_EL3 -> SDCR, NAM D7-2108 (the latter is unimpl. in gem5) 4002 4003 completed = true; 4004} 4005 4006} // namespace ArmISA 4007