operands.isa revision 7310
16019Shines@cs.fsu.edu// -*- mode:c++ -*-
27091Sgblack@eecs.umich.edu// Copyright (c) 2010 ARM Limited
37091Sgblack@eecs.umich.edu// All rights reserved
47091Sgblack@eecs.umich.edu//
57091Sgblack@eecs.umich.edu// The license below extends only to copyright in the software and shall
67091Sgblack@eecs.umich.edu// not be construed as granting a license to any other intellectual
77091Sgblack@eecs.umich.edu// property including but not limited to intellectual property relating
87091Sgblack@eecs.umich.edu// to a hardware implementation of the functionality of the software
97091Sgblack@eecs.umich.edu// licensed hereunder.  You may use the software subject to the license
107091Sgblack@eecs.umich.edu// terms below provided that you ensure that this notice is replicated
117091Sgblack@eecs.umich.edu// unmodified and in its entirety in all distributions of the software,
127091Sgblack@eecs.umich.edu// modified or unmodified, in source code or in binary form.
137091Sgblack@eecs.umich.edu//
146019Shines@cs.fsu.edu// Copyright (c) 2007-2008 The Florida State University
156019Shines@cs.fsu.edu// All rights reserved.
166019Shines@cs.fsu.edu//
176019Shines@cs.fsu.edu// Redistribution and use in source and binary forms, with or without
186019Shines@cs.fsu.edu// modification, are permitted provided that the following conditions are
196019Shines@cs.fsu.edu// met: redistributions of source code must retain the above copyright
206019Shines@cs.fsu.edu// notice, this list of conditions and the following disclaimer;
216019Shines@cs.fsu.edu// redistributions in binary form must reproduce the above copyright
226019Shines@cs.fsu.edu// notice, this list of conditions and the following disclaimer in the
236019Shines@cs.fsu.edu// documentation and/or other materials provided with the distribution;
246019Shines@cs.fsu.edu// neither the name of the copyright holders nor the names of its
256019Shines@cs.fsu.edu// contributors may be used to endorse or promote products derived from
266019Shines@cs.fsu.edu// this software without specific prior written permission.
276019Shines@cs.fsu.edu//
286019Shines@cs.fsu.edu// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
296019Shines@cs.fsu.edu// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
306019Shines@cs.fsu.edu// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
316019Shines@cs.fsu.edu// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
326019Shines@cs.fsu.edu// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
336019Shines@cs.fsu.edu// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
346019Shines@cs.fsu.edu// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
356019Shines@cs.fsu.edu// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
366019Shines@cs.fsu.edu// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
376019Shines@cs.fsu.edu// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
386019Shines@cs.fsu.edu// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
396019Shines@cs.fsu.edu//
406019Shines@cs.fsu.edu// Authors: Stephen Hines
416019Shines@cs.fsu.edu
426019Shines@cs.fsu.edudef operand_types {{
436019Shines@cs.fsu.edu    'sb' : ('signed int', 8),
446019Shines@cs.fsu.edu    'ub' : ('unsigned int', 8),
456019Shines@cs.fsu.edu    'sh' : ('signed int', 16),
466019Shines@cs.fsu.edu    'uh' : ('unsigned int', 16),
476019Shines@cs.fsu.edu    'sw' : ('signed int', 32),
486019Shines@cs.fsu.edu    'uw' : ('unsigned int', 32),
496019Shines@cs.fsu.edu    'ud' : ('unsigned int', 64),
506019Shines@cs.fsu.edu    'sf' : ('float', 32),
516019Shines@cs.fsu.edu    'df' : ('float', 64)
526019Shines@cs.fsu.edu}};
536019Shines@cs.fsu.edu
546312Sgblack@eecs.umich.edulet {{
556312Sgblack@eecs.umich.edu    maybePCRead = '''
567147Sgblack@eecs.umich.edu        ((%(reg_idx)s == PCReg) ? (readPC(xc) & ~PcModeMask) :
576312Sgblack@eecs.umich.edu         xc->%(func)s(this, %(op_idx)s))
586312Sgblack@eecs.umich.edu    '''
597186Sgblack@eecs.umich.edu    maybeAlignedPCRead = '''
607186Sgblack@eecs.umich.edu        ((%(reg_idx)s == PCReg) ? (roundDown(readPC(xc) & ~PcModeMask, 4)) :
617186Sgblack@eecs.umich.edu         xc->%(func)s(this, %(op_idx)s))
627186Sgblack@eecs.umich.edu    '''
636312Sgblack@eecs.umich.edu    maybePCWrite = '''
647093Sgblack@eecs.umich.edu        ((%(reg_idx)s == PCReg) ? setNextPC(xc, %(final_val)s) :
656312Sgblack@eecs.umich.edu         xc->%(func)s(this, %(op_idx)s, %(final_val)s))
666312Sgblack@eecs.umich.edu    '''
677148Sgblack@eecs.umich.edu    maybeIWPCWrite = '''
687148Sgblack@eecs.umich.edu        ((%(reg_idx)s == PCReg) ? setIWNextPC(xc, %(final_val)s) :
697148Sgblack@eecs.umich.edu         xc->%(func)s(this, %(op_idx)s, %(final_val)s))
707148Sgblack@eecs.umich.edu    '''
717184Sgblack@eecs.umich.edu    maybeAIWPCWrite = '''
727184Sgblack@eecs.umich.edu        if (%(reg_idx)s == PCReg) {
737289Sgblack@eecs.umich.edu            bool thumb = THUMB;
747289Sgblack@eecs.umich.edu            if (thumb) {
757289Sgblack@eecs.umich.edu                setNextPC(xc, %(final_val)s);
767289Sgblack@eecs.umich.edu            } else {
777184Sgblack@eecs.umich.edu                setIWNextPC(xc, %(final_val)s);
787184Sgblack@eecs.umich.edu            }
797184Sgblack@eecs.umich.edu        } else {
807184Sgblack@eecs.umich.edu            xc->%(func)s(this, %(op_idx)s, %(final_val)s);
817184Sgblack@eecs.umich.edu        }
827184Sgblack@eecs.umich.edu    '''
837093Sgblack@eecs.umich.edu
847093Sgblack@eecs.umich.edu    readNPC = 'xc->readNextPC() & ~PcModeMask'
857093Sgblack@eecs.umich.edu    writeNPC = 'setNextPC(xc, %(final_val)s)'
867148Sgblack@eecs.umich.edu    writeIWNPC = 'setIWNextPC(xc, %(final_val)s)'
877151Sgblack@eecs.umich.edu    forceNPC = 'xc->setNextPC(%(final_val)s)'
886312Sgblack@eecs.umich.edu}};
896312Sgblack@eecs.umich.edu
906019Shines@cs.fsu.edudef operands {{
917119Sgblack@eecs.umich.edu    #Abstracted integer reg operands
927288Sgblack@eecs.umich.edu    'Dest': ('IntReg', 'uw', 'dest', 'IsInteger', 2,
937119Sgblack@eecs.umich.edu             maybePCRead, maybePCWrite),
947303Sgblack@eecs.umich.edu    'Result': ('IntReg', 'uw', 'result', 'IsInteger', 2,
957303Sgblack@eecs.umich.edu               maybePCRead, maybePCWrite),
967288Sgblack@eecs.umich.edu    'Dest2': ('IntReg', 'uw', 'dest2', 'IsInteger', 2,
977279Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
987288Sgblack@eecs.umich.edu    'IWDest': ('IntReg', 'uw', 'dest', 'IsInteger', 2,
997148Sgblack@eecs.umich.edu               maybePCRead, maybeIWPCWrite),
1007288Sgblack@eecs.umich.edu    'AIWDest': ('IntReg', 'uw', 'dest', 'IsInteger', 2,
1017184Sgblack@eecs.umich.edu                maybePCRead, maybeAIWPCWrite),
1027310Sgblack@eecs.umich.edu    'SpMode': ('IntReg', 'uw',
1037310Sgblack@eecs.umich.edu               'intRegInMode((OperatingMode)regMode, INTREG_SP)',
1047310Sgblack@eecs.umich.edu               'IsInteger', 2),
1057288Sgblack@eecs.umich.edu    'MiscDest': ('ControlReg', 'uw', 'dest', (None, None, 'IsControl'), 2),
1067288Sgblack@eecs.umich.edu    'Base': ('IntReg', 'uw', 'base', 'IsInteger', 0,
1077186Sgblack@eecs.umich.edu             maybeAlignedPCRead, maybePCWrite),
1087119Sgblack@eecs.umich.edu    'Index': ('IntReg', 'uw', 'index', 'IsInteger', 2,
1097119Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
1107288Sgblack@eecs.umich.edu    'Op1': ('IntReg', 'uw', 'op1', 'IsInteger', 2,
1117137Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
1127288Sgblack@eecs.umich.edu    'MiscOp1': ('ControlReg', 'uw', 'op1', (None, None, 'IsControl'), 2),
1137288Sgblack@eecs.umich.edu    'Op2': ('IntReg', 'uw', 'op2', 'IsInteger', 2,
1147137Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
1157288Sgblack@eecs.umich.edu    'Op3': ('IntReg', 'uw', 'op3', 'IsInteger', 2,
1167241Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
1177288Sgblack@eecs.umich.edu    'Shift': ('IntReg', 'uw', 'shift', 'IsInteger', 2,
1187137Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
1197288Sgblack@eecs.umich.edu    'Reg0': ('IntReg', 'uw', 'reg0', 'IsInteger', 2,
1207160Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
1217288Sgblack@eecs.umich.edu    'Reg1': ('IntReg', 'uw', 'reg1', 'IsInteger', 2,
1227160Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
1237288Sgblack@eecs.umich.edu    'Reg2': ('IntReg', 'uw', 'reg2', 'IsInteger', 2,
1247160Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
1257288Sgblack@eecs.umich.edu    'Reg3': ('IntReg', 'uw', 'reg3', 'IsInteger', 2,
1267160Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
1276019Shines@cs.fsu.edu    #General Purpose Integer Reg Operands
1287288Sgblack@eecs.umich.edu    'Rd': ('IntReg', 'uw', 'RD', 'IsInteger', 2, maybePCRead, maybePCWrite),
1296312Sgblack@eecs.umich.edu    'Rm': ('IntReg', 'uw', 'RM', 'IsInteger', 2, maybePCRead, maybePCWrite),
1307288Sgblack@eecs.umich.edu    'Rs': ('IntReg', 'uw', 'RS', 'IsInteger', 2, maybePCRead, maybePCWrite),
1317288Sgblack@eecs.umich.edu    'Rn': ('IntReg', 'uw', 'RN', 'IsInteger', 2, maybePCRead, maybePCWrite),
1327288Sgblack@eecs.umich.edu    'R7': ('IntReg', 'uw', '7', 'IsInteger', 2),
1337288Sgblack@eecs.umich.edu    'R0': ('IntReg', 'uw', '0', 'IsInteger', 2),
1346019Shines@cs.fsu.edu
1357288Sgblack@eecs.umich.edu    'LR': ('IntReg', 'uw', 'INTREG_LR', 'IsInteger', 2),
1367288Sgblack@eecs.umich.edu    'CondCodes': ('IntReg', 'uw', 'INTREG_CONDCODES', None, 2),
1376019Shines@cs.fsu.edu
1386308Sgblack@eecs.umich.edu    #Register fields for microops
1397288Sgblack@eecs.umich.edu    'Ra' : ('IntReg', 'uw', 'ura', 'IsInteger', 2, maybePCRead, maybePCWrite),
1407288Sgblack@eecs.umich.edu    'IWRa' : ('IntReg', 'uw', 'ura', 'IsInteger', 2,
1417207Sgblack@eecs.umich.edu            maybePCRead, maybeIWPCWrite),
1427288Sgblack@eecs.umich.edu    'Fa' : ('FloatReg', 'sf', 'ura', 'IsFloating', 2),
1437288Sgblack@eecs.umich.edu    'Rb' : ('IntReg', 'uw', 'urb', 'IsInteger', 2, maybePCRead, maybePCWrite),
1446308Sgblack@eecs.umich.edu
1456019Shines@cs.fsu.edu    #General Purpose Floating Point Reg Operands
1467288Sgblack@eecs.umich.edu    'Fd': ('FloatReg', 'df', 'FD', 'IsFloating', 2),
1477288Sgblack@eecs.umich.edu    'Fn': ('FloatReg', 'df', 'FN', 'IsFloating', 2),
1487288Sgblack@eecs.umich.edu    'Fm': ('FloatReg', 'df', 'FM', 'IsFloating', 2),
1496019Shines@cs.fsu.edu
1506019Shines@cs.fsu.edu    #Memory Operand
1517288Sgblack@eecs.umich.edu    'Mem': ('Mem', 'uw', None, ('IsMemRef', 'IsLoad', 'IsStore'), 2),
1526019Shines@cs.fsu.edu
1537288Sgblack@eecs.umich.edu    'Cpsr': ('ControlReg', 'uw', 'MISCREG_CPSR', (None, None, 'IsControl'), 1),
1547288Sgblack@eecs.umich.edu    'Spsr': ('ControlReg', 'uw', 'MISCREG_SPSR', None, 2),
1557288Sgblack@eecs.umich.edu    'Fpsr': ('ControlReg', 'uw', 'MISCREG_FPSR', None, 2),
1567288Sgblack@eecs.umich.edu    'Fpsid': ('ControlReg', 'uw', 'MISCREG_FPSID', None, 2),
1577288Sgblack@eecs.umich.edu    'Fpscr': ('ControlReg', 'uw', 'MISCREG_FPSCR', None, 2),
1587288Sgblack@eecs.umich.edu    'Fpexc': ('ControlReg', 'uw', 'MISCREG_FPEXC', None, 2),
1597288Sgblack@eecs.umich.edu    'NPC': ('NPC', 'ud', None, (None, None, 'IsControl'), 2,
1607093Sgblack@eecs.umich.edu            readNPC, writeNPC),
1617288Sgblack@eecs.umich.edu    'FNPC': ('NPC', 'ud', None, (None, None, 'IsControl'), 2,
1627151Sgblack@eecs.umich.edu             readNPC, forceNPC),
1637288Sgblack@eecs.umich.edu    'IWNPC': ('NPC', 'ud', None, (None, None, 'IsControl'), 2,
1647148Sgblack@eecs.umich.edu              readNPC, writeIWNPC),
1656019Shines@cs.fsu.edu}};
166