operands.isa revision 7173
16019Shines@cs.fsu.edu// -*- mode:c++ -*-
27091Sgblack@eecs.umich.edu// Copyright (c) 2010 ARM Limited
37091Sgblack@eecs.umich.edu// All rights reserved
47091Sgblack@eecs.umich.edu//
57091Sgblack@eecs.umich.edu// The license below extends only to copyright in the software and shall
67091Sgblack@eecs.umich.edu// not be construed as granting a license to any other intellectual
77091Sgblack@eecs.umich.edu// property including but not limited to intellectual property relating
87091Sgblack@eecs.umich.edu// to a hardware implementation of the functionality of the software
97091Sgblack@eecs.umich.edu// licensed hereunder.  You may use the software subject to the license
107091Sgblack@eecs.umich.edu// terms below provided that you ensure that this notice is replicated
117091Sgblack@eecs.umich.edu// unmodified and in its entirety in all distributions of the software,
127091Sgblack@eecs.umich.edu// modified or unmodified, in source code or in binary form.
137091Sgblack@eecs.umich.edu//
146019Shines@cs.fsu.edu// Copyright (c) 2007-2008 The Florida State University
156019Shines@cs.fsu.edu// All rights reserved.
166019Shines@cs.fsu.edu//
176019Shines@cs.fsu.edu// Redistribution and use in source and binary forms, with or without
186019Shines@cs.fsu.edu// modification, are permitted provided that the following conditions are
196019Shines@cs.fsu.edu// met: redistributions of source code must retain the above copyright
206019Shines@cs.fsu.edu// notice, this list of conditions and the following disclaimer;
216019Shines@cs.fsu.edu// redistributions in binary form must reproduce the above copyright
226019Shines@cs.fsu.edu// notice, this list of conditions and the following disclaimer in the
236019Shines@cs.fsu.edu// documentation and/or other materials provided with the distribution;
246019Shines@cs.fsu.edu// neither the name of the copyright holders nor the names of its
256019Shines@cs.fsu.edu// contributors may be used to endorse or promote products derived from
266019Shines@cs.fsu.edu// this software without specific prior written permission.
276019Shines@cs.fsu.edu//
286019Shines@cs.fsu.edu// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
296019Shines@cs.fsu.edu// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
306019Shines@cs.fsu.edu// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
316019Shines@cs.fsu.edu// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
326019Shines@cs.fsu.edu// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
336019Shines@cs.fsu.edu// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
346019Shines@cs.fsu.edu// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
356019Shines@cs.fsu.edu// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
366019Shines@cs.fsu.edu// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
376019Shines@cs.fsu.edu// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
386019Shines@cs.fsu.edu// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
396019Shines@cs.fsu.edu//
406019Shines@cs.fsu.edu// Authors: Stephen Hines
416019Shines@cs.fsu.edu
426019Shines@cs.fsu.edudef operand_types {{
436019Shines@cs.fsu.edu    'sb' : ('signed int', 8),
446019Shines@cs.fsu.edu    'ub' : ('unsigned int', 8),
456019Shines@cs.fsu.edu    'sh' : ('signed int', 16),
466019Shines@cs.fsu.edu    'uh' : ('unsigned int', 16),
476019Shines@cs.fsu.edu    'sw' : ('signed int', 32),
486019Shines@cs.fsu.edu    'uw' : ('unsigned int', 32),
496019Shines@cs.fsu.edu    'ud' : ('unsigned int', 64),
506019Shines@cs.fsu.edu    'sf' : ('float', 32),
516019Shines@cs.fsu.edu    'df' : ('float', 64)
526019Shines@cs.fsu.edu}};
536019Shines@cs.fsu.edu
546312Sgblack@eecs.umich.edulet {{
556312Sgblack@eecs.umich.edu    maybePCRead = '''
567147Sgblack@eecs.umich.edu        ((%(reg_idx)s == PCReg) ? (readPC(xc) & ~PcModeMask) :
576312Sgblack@eecs.umich.edu         xc->%(func)s(this, %(op_idx)s))
586312Sgblack@eecs.umich.edu    '''
596312Sgblack@eecs.umich.edu    maybePCWrite = '''
607093Sgblack@eecs.umich.edu        ((%(reg_idx)s == PCReg) ? setNextPC(xc, %(final_val)s) :
616312Sgblack@eecs.umich.edu         xc->%(func)s(this, %(op_idx)s, %(final_val)s))
626312Sgblack@eecs.umich.edu    '''
637148Sgblack@eecs.umich.edu    maybeIWPCWrite = '''
647148Sgblack@eecs.umich.edu        ((%(reg_idx)s == PCReg) ? setIWNextPC(xc, %(final_val)s) :
657148Sgblack@eecs.umich.edu         xc->%(func)s(this, %(op_idx)s, %(final_val)s))
667148Sgblack@eecs.umich.edu    '''
677093Sgblack@eecs.umich.edu
687093Sgblack@eecs.umich.edu    readNPC = 'xc->readNextPC() & ~PcModeMask'
697093Sgblack@eecs.umich.edu    writeNPC = 'setNextPC(xc, %(final_val)s)'
707148Sgblack@eecs.umich.edu    writeIWNPC = 'setIWNextPC(xc, %(final_val)s)'
717151Sgblack@eecs.umich.edu    forceNPC = 'xc->setNextPC(%(final_val)s)'
726312Sgblack@eecs.umich.edu}};
736312Sgblack@eecs.umich.edu
746019Shines@cs.fsu.edudef operands {{
757119Sgblack@eecs.umich.edu    #Abstracted integer reg operands
767119Sgblack@eecs.umich.edu    'Dest': ('IntReg', 'uw', 'dest', 'IsInteger', 0,
777119Sgblack@eecs.umich.edu             maybePCRead, maybePCWrite),
787148Sgblack@eecs.umich.edu    'IWDest': ('IntReg', 'uw', 'dest', 'IsInteger', 0,
797148Sgblack@eecs.umich.edu               maybePCRead, maybeIWPCWrite),
807148Sgblack@eecs.umich.edu    'AIWDest': ('IntReg', 'uw', 'dest', 'IsInteger', 0,
817148Sgblack@eecs.umich.edu                maybePCRead, maybeIWPCWrite),
827119Sgblack@eecs.umich.edu    'Base': ('IntReg', 'uw', 'base', 'IsInteger', 1,
837119Sgblack@eecs.umich.edu             maybePCRead, maybePCWrite),
847119Sgblack@eecs.umich.edu    'Index': ('IntReg', 'uw', 'index', 'IsInteger', 2,
857119Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
867137Sgblack@eecs.umich.edu    'Op1': ('IntReg', 'uw', 'op1', 'IsInteger', 3,
877137Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
887137Sgblack@eecs.umich.edu    'Op2': ('IntReg', 'uw', 'op2', 'IsInteger', 4,
897137Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
907137Sgblack@eecs.umich.edu    'Shift': ('IntReg', 'uw', 'shift', 'IsInteger', 5,
917137Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
927160Sgblack@eecs.umich.edu    'Reg0': ('IntReg', 'uw', 'reg0', 'IsInteger', 6,
937160Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
947160Sgblack@eecs.umich.edu    'Reg1': ('IntReg', 'uw', 'reg1', 'IsInteger', 7,
957160Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
967160Sgblack@eecs.umich.edu    'Reg2': ('IntReg', 'uw', 'reg2', 'IsInteger', 8,
977160Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
987160Sgblack@eecs.umich.edu    'Reg3': ('IntReg', 'uw', 'reg3', 'IsInteger', 9,
997160Sgblack@eecs.umich.edu              maybePCRead, maybePCWrite),
1006019Shines@cs.fsu.edu    #General Purpose Integer Reg Operands
1016312Sgblack@eecs.umich.edu    'Rd': ('IntReg', 'uw', 'RD', 'IsInteger', 1, maybePCRead, maybePCWrite),
1026312Sgblack@eecs.umich.edu    'Rm': ('IntReg', 'uw', 'RM', 'IsInteger', 2, maybePCRead, maybePCWrite),
1036312Sgblack@eecs.umich.edu    'Rs': ('IntReg', 'uw', 'RS', 'IsInteger', 3, maybePCRead, maybePCWrite),
1046312Sgblack@eecs.umich.edu    'Rn': ('IntReg', 'uw', 'RN', 'IsInteger', 4, maybePCRead, maybePCWrite),
1056393Ssaidi@eecs.umich.edu    'R7': ('IntReg', 'uw', '7', 'IsInteger', 5),
1066741Sgblack@eecs.umich.edu    'R0': ('IntReg', 'uw', '0', 'IsInteger', 0),
1076019Shines@cs.fsu.edu
1086299Sgblack@eecs.umich.edu    #Destination register for load/store double instructions
1096312Sgblack@eecs.umich.edu    'Rdo': ('IntReg', 'uw', '(RD & ~1)', 'IsInteger', 4, maybePCRead, maybePCWrite),
1106312Sgblack@eecs.umich.edu    'Rde': ('IntReg', 'uw', '(RD | 1)', 'IsInteger', 5, maybePCRead, maybePCWrite),
1116299Sgblack@eecs.umich.edu
1126721Sgblack@eecs.umich.edu    'LR': ('IntReg', 'uw', 'INTREG_LR', 'IsInteger', 9),
1137091Sgblack@eecs.umich.edu    'CondCodes': ('IntReg', 'uw', 'INTREG_CONDCODES', None, 10),
1146019Shines@cs.fsu.edu
1156308Sgblack@eecs.umich.edu    #Register fields for microops
1166312Sgblack@eecs.umich.edu    'Ra' : ('IntReg', 'uw', 'ura', 'IsInteger', 11, maybePCRead, maybePCWrite),
1177173Sgblack@eecs.umich.edu    'Fa' : ('FloatReg', 'sf', 'ura', 'IsFloating', 11),
1186312Sgblack@eecs.umich.edu    'Rb' : ('IntReg', 'uw', 'urb', 'IsInteger', 12, maybePCRead, maybePCWrite),
1196308Sgblack@eecs.umich.edu
1206019Shines@cs.fsu.edu    #General Purpose Floating Point Reg Operands
1216299Sgblack@eecs.umich.edu    'Fd': ('FloatReg', 'df', 'FD', 'IsFloating', 20),
1226299Sgblack@eecs.umich.edu    'Fn': ('FloatReg', 'df', 'FN', 'IsFloating', 21),
1236299Sgblack@eecs.umich.edu    'Fm': ('FloatReg', 'df', 'FM', 'IsFloating', 22),
1246019Shines@cs.fsu.edu
1256019Shines@cs.fsu.edu    #Memory Operand
1266299Sgblack@eecs.umich.edu    'Mem': ('Mem', 'uw', None, ('IsMemRef', 'IsLoad', 'IsStore'), 30),
1276019Shines@cs.fsu.edu
1287093Sgblack@eecs.umich.edu    'Cpsr': ('ControlReg', 'uw', 'MISCREG_CPSR', (None, None, 'IsControl'), 40),
1297091Sgblack@eecs.umich.edu    'Spsr': ('ControlReg', 'uw', 'MISCREG_SPSR', None, 41),
1307091Sgblack@eecs.umich.edu    'Fpsr': ('ControlReg', 'uw', 'MISCREG_FPSR', None, 42),
1317091Sgblack@eecs.umich.edu    'Fpsid': ('ControlReg', 'uw', 'MISCREG_FPSID', None, 43),
1327091Sgblack@eecs.umich.edu    'Fpscr': ('ControlReg', 'uw', 'MISCREG_FPSCR', None, 44),
1337091Sgblack@eecs.umich.edu    'Fpexc': ('ControlReg', 'uw', 'MISCREG_FPEXC', None, 45),
1347114Sgblack@eecs.umich.edu    'NPC': ('NPC', 'ud', None, (None, None, 'IsControl'), 51,
1357093Sgblack@eecs.umich.edu            readNPC, writeNPC),
1367151Sgblack@eecs.umich.edu    'FNPC': ('NPC', 'ud', None, (None, None, 'IsControl'), 51,
1377151Sgblack@eecs.umich.edu             readNPC, forceNPC),
1387148Sgblack@eecs.umich.edu    'IWNPC': ('NPC', 'ud', None, (None, None, 'IsControl'), 51,
1397148Sgblack@eecs.umich.edu              readNPC, writeIWNPC),
1406019Shines@cs.fsu.edu}};
141