neon.isa revision 10037
17639Sgblack@eecs.umich.edu// -*- mode:c++ -*-
27639Sgblack@eecs.umich.edu
310037SARM gem5 Developers// Copyright (c) 2010-2011 ARM Limited
47639Sgblack@eecs.umich.edu// All rights reserved
57639Sgblack@eecs.umich.edu//
67639Sgblack@eecs.umich.edu// The license below extends only to copyright in the software and shall
77639Sgblack@eecs.umich.edu// not be construed as granting a license to any other intellectual
87639Sgblack@eecs.umich.edu// property including but not limited to intellectual property relating
97639Sgblack@eecs.umich.edu// to a hardware implementation of the functionality of the software
107639Sgblack@eecs.umich.edu// licensed hereunder.  You may use the software subject to the license
117639Sgblack@eecs.umich.edu// terms below provided that you ensure that this notice is replicated
127639Sgblack@eecs.umich.edu// unmodified and in its entirety in all distributions of the software,
137639Sgblack@eecs.umich.edu// modified or unmodified, in source code or in binary form.
147639Sgblack@eecs.umich.edu//
157639Sgblack@eecs.umich.edu// Redistribution and use in source and binary forms, with or without
167639Sgblack@eecs.umich.edu// modification, are permitted provided that the following conditions are
177639Sgblack@eecs.umich.edu// met: redistributions of source code must retain the above copyright
187639Sgblack@eecs.umich.edu// notice, this list of conditions and the following disclaimer;
197639Sgblack@eecs.umich.edu// redistributions in binary form must reproduce the above copyright
207639Sgblack@eecs.umich.edu// notice, this list of conditions and the following disclaimer in the
217639Sgblack@eecs.umich.edu// documentation and/or other materials provided with the distribution;
227639Sgblack@eecs.umich.edu// neither the name of the copyright holders nor the names of its
237639Sgblack@eecs.umich.edu// contributors may be used to endorse or promote products derived from
247639Sgblack@eecs.umich.edu// this software without specific prior written permission.
257639Sgblack@eecs.umich.edu//
267639Sgblack@eecs.umich.edu// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
277639Sgblack@eecs.umich.edu// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
287639Sgblack@eecs.umich.edu// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
297639Sgblack@eecs.umich.edu// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
307639Sgblack@eecs.umich.edu// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
317639Sgblack@eecs.umich.edu// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
327639Sgblack@eecs.umich.edu// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
337639Sgblack@eecs.umich.edu// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
347639Sgblack@eecs.umich.edu// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
357639Sgblack@eecs.umich.edu// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
367639Sgblack@eecs.umich.edu// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
377639Sgblack@eecs.umich.edu//
387639Sgblack@eecs.umich.edu// Authors: Gabe Black
397639Sgblack@eecs.umich.edu
407639Sgblack@eecs.umich.eduoutput header {{
417639Sgblack@eecs.umich.edu    template <template <typename T> class Base>
427639Sgblack@eecs.umich.edu    StaticInstPtr
437639Sgblack@eecs.umich.edu    decodeNeonUThreeUReg(unsigned size,
447639Sgblack@eecs.umich.edu                         ExtMachInst machInst, IntRegIndex dest,
457639Sgblack@eecs.umich.edu                         IntRegIndex op1, IntRegIndex op2)
467639Sgblack@eecs.umich.edu    {
477639Sgblack@eecs.umich.edu        switch (size) {
487639Sgblack@eecs.umich.edu          case 0:
497639Sgblack@eecs.umich.edu            return new Base<uint8_t>(machInst, dest, op1, op2);
507639Sgblack@eecs.umich.edu          case 1:
517639Sgblack@eecs.umich.edu            return new Base<uint16_t>(machInst, dest, op1, op2);
527639Sgblack@eecs.umich.edu          case 2:
537639Sgblack@eecs.umich.edu            return new Base<uint32_t>(machInst, dest, op1, op2);
547639Sgblack@eecs.umich.edu          case 3:
557639Sgblack@eecs.umich.edu            return new Base<uint64_t>(machInst, dest, op1, op2);
567639Sgblack@eecs.umich.edu          default:
577639Sgblack@eecs.umich.edu            return new Unknown(machInst);
587639Sgblack@eecs.umich.edu        }
597639Sgblack@eecs.umich.edu    }
607639Sgblack@eecs.umich.edu
617639Sgblack@eecs.umich.edu    template <template <typename T> class Base>
627639Sgblack@eecs.umich.edu    StaticInstPtr
637639Sgblack@eecs.umich.edu    decodeNeonSThreeUReg(unsigned size,
647639Sgblack@eecs.umich.edu                         ExtMachInst machInst, IntRegIndex dest,
657639Sgblack@eecs.umich.edu                         IntRegIndex op1, IntRegIndex op2)
667639Sgblack@eecs.umich.edu    {
677639Sgblack@eecs.umich.edu        switch (size) {
687639Sgblack@eecs.umich.edu          case 0:
697639Sgblack@eecs.umich.edu            return new Base<int8_t>(machInst, dest, op1, op2);
707639Sgblack@eecs.umich.edu          case 1:
717639Sgblack@eecs.umich.edu            return new Base<int16_t>(machInst, dest, op1, op2);
727639Sgblack@eecs.umich.edu          case 2:
737639Sgblack@eecs.umich.edu            return new Base<int32_t>(machInst, dest, op1, op2);
747639Sgblack@eecs.umich.edu          case 3:
757639Sgblack@eecs.umich.edu            return new Base<int64_t>(machInst, dest, op1, op2);
767639Sgblack@eecs.umich.edu          default:
777639Sgblack@eecs.umich.edu            return new Unknown(machInst);
787639Sgblack@eecs.umich.edu        }
797639Sgblack@eecs.umich.edu    }
807639Sgblack@eecs.umich.edu
817639Sgblack@eecs.umich.edu    template <template <typename T> class Base>
827639Sgblack@eecs.umich.edu    StaticInstPtr
837639Sgblack@eecs.umich.edu    decodeNeonUSThreeUReg(bool notSigned, unsigned size,
847639Sgblack@eecs.umich.edu                          ExtMachInst machInst, IntRegIndex dest,
857639Sgblack@eecs.umich.edu                          IntRegIndex op1, IntRegIndex op2)
867639Sgblack@eecs.umich.edu    {
877639Sgblack@eecs.umich.edu        if (notSigned) {
887639Sgblack@eecs.umich.edu            return decodeNeonUThreeUReg<Base>(size, machInst, dest, op1, op2);
897639Sgblack@eecs.umich.edu        } else {
907639Sgblack@eecs.umich.edu            return decodeNeonSThreeUReg<Base>(size, machInst, dest, op1, op2);
917639Sgblack@eecs.umich.edu        }
927639Sgblack@eecs.umich.edu    }
937639Sgblack@eecs.umich.edu
947639Sgblack@eecs.umich.edu    template <template <typename T> class Base>
957639Sgblack@eecs.umich.edu    StaticInstPtr
967639Sgblack@eecs.umich.edu    decodeNeonUThreeUSReg(unsigned size,
9710037SARM gem5 Developers                          ExtMachInst machInst, IntRegIndex dest,
9810037SARM gem5 Developers                          IntRegIndex op1, IntRegIndex op2)
997639Sgblack@eecs.umich.edu    {
1007639Sgblack@eecs.umich.edu        switch (size) {
1017639Sgblack@eecs.umich.edu          case 0:
1027639Sgblack@eecs.umich.edu            return new Base<uint8_t>(machInst, dest, op1, op2);
1037639Sgblack@eecs.umich.edu          case 1:
1047639Sgblack@eecs.umich.edu            return new Base<uint16_t>(machInst, dest, op1, op2);
1057639Sgblack@eecs.umich.edu          case 2:
1067639Sgblack@eecs.umich.edu            return new Base<uint32_t>(machInst, dest, op1, op2);
1077639Sgblack@eecs.umich.edu          default:
1087639Sgblack@eecs.umich.edu            return new Unknown(machInst);
1097639Sgblack@eecs.umich.edu        }
1107639Sgblack@eecs.umich.edu    }
1117639Sgblack@eecs.umich.edu
1127639Sgblack@eecs.umich.edu    template <template <typename T> class Base>
1137639Sgblack@eecs.umich.edu    StaticInstPtr
1147639Sgblack@eecs.umich.edu    decodeNeonSThreeUSReg(unsigned size,
11510037SARM gem5 Developers                          ExtMachInst machInst, IntRegIndex dest,
11610037SARM gem5 Developers                          IntRegIndex op1, IntRegIndex op2)
1177639Sgblack@eecs.umich.edu    {
1187639Sgblack@eecs.umich.edu        switch (size) {
1197639Sgblack@eecs.umich.edu          case 0:
1207639Sgblack@eecs.umich.edu            return new Base<int8_t>(machInst, dest, op1, op2);
1217639Sgblack@eecs.umich.edu          case 1:
1227639Sgblack@eecs.umich.edu            return new Base<int16_t>(machInst, dest, op1, op2);
1237639Sgblack@eecs.umich.edu          case 2:
1247639Sgblack@eecs.umich.edu            return new Base<int32_t>(machInst, dest, op1, op2);
1257639Sgblack@eecs.umich.edu          default:
1267639Sgblack@eecs.umich.edu            return new Unknown(machInst);
1277639Sgblack@eecs.umich.edu        }
1287639Sgblack@eecs.umich.edu    }
1297639Sgblack@eecs.umich.edu
1307639Sgblack@eecs.umich.edu    template <template <typename T> class Base>
1317639Sgblack@eecs.umich.edu    StaticInstPtr
13210037SARM gem5 Developers    decodeNeonSThreeHAndWReg(unsigned size, ExtMachInst machInst,
13310037SARM gem5 Developers                             IntRegIndex dest, IntRegIndex op1,
13410037SARM gem5 Developers                             IntRegIndex op2)
13510037SARM gem5 Developers    {
13610037SARM gem5 Developers        switch (size) {
13710037SARM gem5 Developers          case 1:
13810037SARM gem5 Developers            return new Base<int16_t>(machInst, dest, op1, op2);
13910037SARM gem5 Developers          case 2:
14010037SARM gem5 Developers            return new Base<int32_t>(machInst, dest, op1, op2);
14110037SARM gem5 Developers          default:
14210037SARM gem5 Developers            return new Unknown(machInst);
14310037SARM gem5 Developers        }
14410037SARM gem5 Developers    }
14510037SARM gem5 Developers
14610037SARM gem5 Developers    template <template <typename T> class Base>
14710037SARM gem5 Developers    StaticInstPtr
14810037SARM gem5 Developers    decodeNeonSThreeImmHAndWReg(unsigned size, ExtMachInst machInst,
14910037SARM gem5 Developers                                IntRegIndex dest, IntRegIndex op1,
15010037SARM gem5 Developers                                IntRegIndex op2, uint64_t imm)
15110037SARM gem5 Developers    {
15210037SARM gem5 Developers        switch (size) {
15310037SARM gem5 Developers          case 1:
15410037SARM gem5 Developers            return new Base<int16_t>(machInst, dest, op1, op2, imm);
15510037SARM gem5 Developers          case 2:
15610037SARM gem5 Developers            return new Base<int32_t>(machInst, dest, op1, op2, imm);
15710037SARM gem5 Developers          default:
15810037SARM gem5 Developers            return new Unknown(machInst);
15910037SARM gem5 Developers        }
16010037SARM gem5 Developers    }
16110037SARM gem5 Developers
16210037SARM gem5 Developers    template <template <typename T> class Base>
16310037SARM gem5 Developers    StaticInstPtr
1647639Sgblack@eecs.umich.edu    decodeNeonUSThreeUSReg(bool notSigned, unsigned size,
1657639Sgblack@eecs.umich.edu                           ExtMachInst machInst, IntRegIndex dest,
1667639Sgblack@eecs.umich.edu                           IntRegIndex op1, IntRegIndex op2)
1677639Sgblack@eecs.umich.edu    {
1687639Sgblack@eecs.umich.edu        if (notSigned) {
1697639Sgblack@eecs.umich.edu            return decodeNeonUThreeUSReg<Base>(
1707639Sgblack@eecs.umich.edu                    size, machInst, dest, op1, op2);
1717639Sgblack@eecs.umich.edu        } else {
1727639Sgblack@eecs.umich.edu            return decodeNeonSThreeUSReg<Base>(
1737639Sgblack@eecs.umich.edu                    size, machInst, dest, op1, op2);
1747639Sgblack@eecs.umich.edu        }
1757639Sgblack@eecs.umich.edu    }
1767639Sgblack@eecs.umich.edu
1777639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
1787639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
1797639Sgblack@eecs.umich.edu    StaticInstPtr
1807639Sgblack@eecs.umich.edu    decodeNeonUThreeSReg(bool q, unsigned size,
1817639Sgblack@eecs.umich.edu                         ExtMachInst machInst, IntRegIndex dest,
1827639Sgblack@eecs.umich.edu                         IntRegIndex op1, IntRegIndex op2)
1837639Sgblack@eecs.umich.edu    {
1847639Sgblack@eecs.umich.edu        if (q) {
1857639Sgblack@eecs.umich.edu            return decodeNeonUThreeUSReg<BaseQ>(
1867639Sgblack@eecs.umich.edu                    size, machInst, dest, op1, op2);
1877639Sgblack@eecs.umich.edu        } else {
1887639Sgblack@eecs.umich.edu            return decodeNeonUThreeUSReg<BaseD>(
1897639Sgblack@eecs.umich.edu                    size, machInst, dest, op1, op2);
1907639Sgblack@eecs.umich.edu        }
1917639Sgblack@eecs.umich.edu    }
1927639Sgblack@eecs.umich.edu
1937639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
1947639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
1957639Sgblack@eecs.umich.edu    StaticInstPtr
1967639Sgblack@eecs.umich.edu    decodeNeonSThreeSReg(bool q, unsigned size,
1977639Sgblack@eecs.umich.edu                         ExtMachInst machInst, IntRegIndex dest,
1987639Sgblack@eecs.umich.edu                         IntRegIndex op1, IntRegIndex op2)
1997639Sgblack@eecs.umich.edu    {
2007639Sgblack@eecs.umich.edu        if (q) {
2017639Sgblack@eecs.umich.edu            return decodeNeonSThreeUSReg<BaseQ>(
2027639Sgblack@eecs.umich.edu                    size, machInst, dest, op1, op2);
2037639Sgblack@eecs.umich.edu        } else {
2047639Sgblack@eecs.umich.edu            return decodeNeonSThreeUSReg<BaseD>(
2057639Sgblack@eecs.umich.edu                    size, machInst, dest, op1, op2);
2067639Sgblack@eecs.umich.edu        }
2077639Sgblack@eecs.umich.edu    }
2087639Sgblack@eecs.umich.edu
2097639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
2107639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
2117639Sgblack@eecs.umich.edu    StaticInstPtr
21210037SARM gem5 Developers    decodeNeonSThreeXReg(bool q, unsigned size,
21310037SARM gem5 Developers                         ExtMachInst machInst, IntRegIndex dest,
21410037SARM gem5 Developers                         IntRegIndex op1, IntRegIndex op2)
21510037SARM gem5 Developers    {
21610037SARM gem5 Developers        if (q) {
21710037SARM gem5 Developers            return decodeNeonSThreeUReg<BaseQ>(
21810037SARM gem5 Developers                    size, machInst, dest, op1, op2);
21910037SARM gem5 Developers        } else {
22010037SARM gem5 Developers            return decodeNeonSThreeUSReg<BaseD>(
22110037SARM gem5 Developers                    size, machInst, dest, op1, op2);
22210037SARM gem5 Developers        }
22310037SARM gem5 Developers    }
22410037SARM gem5 Developers
22510037SARM gem5 Developers    template <template <typename T> class BaseD,
22610037SARM gem5 Developers              template <typename T> class BaseQ>
22710037SARM gem5 Developers    StaticInstPtr
22810037SARM gem5 Developers    decodeNeonUThreeXReg(bool q, unsigned size,
22910037SARM gem5 Developers                         ExtMachInst machInst, IntRegIndex dest,
23010037SARM gem5 Developers                         IntRegIndex op1, IntRegIndex op2)
23110037SARM gem5 Developers    {
23210037SARM gem5 Developers        if (q) {
23310037SARM gem5 Developers            return decodeNeonUThreeUReg<BaseQ>(
23410037SARM gem5 Developers                    size, machInst, dest, op1, op2);
23510037SARM gem5 Developers        } else {
23610037SARM gem5 Developers            return decodeNeonUThreeUSReg<BaseD>(
23710037SARM gem5 Developers                    size, machInst, dest, op1, op2);
23810037SARM gem5 Developers        }
23910037SARM gem5 Developers    }
24010037SARM gem5 Developers
24110037SARM gem5 Developers    template <template <typename T> class BaseD,
24210037SARM gem5 Developers              template <typename T> class BaseQ>
24310037SARM gem5 Developers    StaticInstPtr
2447639Sgblack@eecs.umich.edu    decodeNeonUSThreeSReg(bool q, bool notSigned, unsigned size,
2457639Sgblack@eecs.umich.edu                          ExtMachInst machInst, IntRegIndex dest,
2467639Sgblack@eecs.umich.edu                          IntRegIndex op1, IntRegIndex op2)
2477639Sgblack@eecs.umich.edu    {
2487639Sgblack@eecs.umich.edu        if (notSigned) {
2497639Sgblack@eecs.umich.edu            return decodeNeonUThreeSReg<BaseD, BaseQ>(
2507639Sgblack@eecs.umich.edu                    q, size, machInst, dest, op1, op2);
2517639Sgblack@eecs.umich.edu        } else {
2527639Sgblack@eecs.umich.edu            return decodeNeonSThreeSReg<BaseD, BaseQ>(
2537639Sgblack@eecs.umich.edu                    q, size, machInst, dest, op1, op2);
2547639Sgblack@eecs.umich.edu        }
2557639Sgblack@eecs.umich.edu    }
2567639Sgblack@eecs.umich.edu
2577639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
2587639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
2597639Sgblack@eecs.umich.edu    StaticInstPtr
2607639Sgblack@eecs.umich.edu    decodeNeonUThreeReg(bool q, unsigned size,
2617639Sgblack@eecs.umich.edu                        ExtMachInst machInst, IntRegIndex dest,
2627639Sgblack@eecs.umich.edu                        IntRegIndex op1, IntRegIndex op2)
2637639Sgblack@eecs.umich.edu    {
2647639Sgblack@eecs.umich.edu        if (q) {
2657639Sgblack@eecs.umich.edu            return decodeNeonUThreeUReg<BaseQ>(
2667639Sgblack@eecs.umich.edu                    size, machInst, dest, op1, op2);
2677639Sgblack@eecs.umich.edu        } else {
2687639Sgblack@eecs.umich.edu            return decodeNeonUThreeUReg<BaseD>(
2697639Sgblack@eecs.umich.edu                    size, machInst, dest, op1, op2);
2707639Sgblack@eecs.umich.edu        }
2717639Sgblack@eecs.umich.edu    }
2727639Sgblack@eecs.umich.edu
2737639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
2747639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
2757639Sgblack@eecs.umich.edu    StaticInstPtr
2767639Sgblack@eecs.umich.edu    decodeNeonSThreeReg(bool q, unsigned size,
2777639Sgblack@eecs.umich.edu                        ExtMachInst machInst, IntRegIndex dest,
2787639Sgblack@eecs.umich.edu                        IntRegIndex op1, IntRegIndex op2)
2797639Sgblack@eecs.umich.edu    {
2807639Sgblack@eecs.umich.edu        if (q) {
2817639Sgblack@eecs.umich.edu            return decodeNeonSThreeUReg<BaseQ>(
2827639Sgblack@eecs.umich.edu                    size, machInst, dest, op1, op2);
2837639Sgblack@eecs.umich.edu        } else {
2847639Sgblack@eecs.umich.edu            return decodeNeonSThreeUReg<BaseD>(
2857639Sgblack@eecs.umich.edu                    size, machInst, dest, op1, op2);
2867639Sgblack@eecs.umich.edu        }
2877639Sgblack@eecs.umich.edu    }
2887639Sgblack@eecs.umich.edu
2897639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
2907639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
2917639Sgblack@eecs.umich.edu    StaticInstPtr
2927639Sgblack@eecs.umich.edu    decodeNeonUSThreeReg(bool q, bool notSigned, unsigned size,
2937639Sgblack@eecs.umich.edu                         ExtMachInst machInst, IntRegIndex dest,
2947639Sgblack@eecs.umich.edu                         IntRegIndex op1, IntRegIndex op2)
2957639Sgblack@eecs.umich.edu    {
2967639Sgblack@eecs.umich.edu        if (notSigned) {
2977639Sgblack@eecs.umich.edu            return decodeNeonUThreeReg<BaseD, BaseQ>(
2987639Sgblack@eecs.umich.edu                    q, size, machInst, dest, op1, op2);
2997639Sgblack@eecs.umich.edu        } else {
3007639Sgblack@eecs.umich.edu            return decodeNeonSThreeReg<BaseD, BaseQ>(
3017639Sgblack@eecs.umich.edu                    q, size, machInst, dest, op1, op2);
3027639Sgblack@eecs.umich.edu        }
3037639Sgblack@eecs.umich.edu    }
3047639Sgblack@eecs.umich.edu
3057639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
3067639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
3077639Sgblack@eecs.umich.edu    StaticInstPtr
30810037SARM gem5 Developers    decodeNeonUThreeFpReg(bool q, unsigned size, ExtMachInst machInst,
30910037SARM gem5 Developers                          IntRegIndex dest, IntRegIndex op1, IntRegIndex op2)
31010037SARM gem5 Developers    {
31110037SARM gem5 Developers        if (q) {
31210037SARM gem5 Developers            if (size)
31310037SARM gem5 Developers                return new BaseQ<uint64_t>(machInst, dest, op1, op2);
31410037SARM gem5 Developers            else
31510037SARM gem5 Developers                return new BaseQ<uint32_t>(machInst, dest, op1, op2);
31610037SARM gem5 Developers        } else {
31710037SARM gem5 Developers            if (size)
31810037SARM gem5 Developers                return new Unknown(machInst);
31910037SARM gem5 Developers            else
32010037SARM gem5 Developers                return new BaseD<uint32_t>(machInst, dest, op1, op2);
32110037SARM gem5 Developers        }
32210037SARM gem5 Developers    }
32310037SARM gem5 Developers
32410037SARM gem5 Developers    template <template <typename T> class Base>
32510037SARM gem5 Developers    StaticInstPtr
32610037SARM gem5 Developers    decodeNeonUThreeScFpReg(bool size, ExtMachInst machInst,
32710037SARM gem5 Developers                            IntRegIndex dest, IntRegIndex op1, IntRegIndex op2)
32810037SARM gem5 Developers    {
32910037SARM gem5 Developers        if (size)
33010037SARM gem5 Developers            return new Base<uint64_t>(machInst, dest, op1, op2);
33110037SARM gem5 Developers        else
33210037SARM gem5 Developers            return new Base<uint32_t>(machInst, dest, op1, op2);
33310037SARM gem5 Developers    }
33410037SARM gem5 Developers
33510037SARM gem5 Developers    template <template <typename T> class Base>
33610037SARM gem5 Developers    StaticInstPtr
33710037SARM gem5 Developers    decodeNeonUThreeImmScFpReg(bool size, ExtMachInst machInst,
33810037SARM gem5 Developers                               IntRegIndex dest, IntRegIndex op1,
33910037SARM gem5 Developers                               IntRegIndex op2, uint64_t imm)
34010037SARM gem5 Developers    {
34110037SARM gem5 Developers        if (size)
34210037SARM gem5 Developers            return new Base<uint64_t>(machInst, dest, op1, op2, imm);
34310037SARM gem5 Developers        else
34410037SARM gem5 Developers            return new Base<uint32_t>(machInst, dest, op1, op2, imm);
34510037SARM gem5 Developers    }
34610037SARM gem5 Developers
34710037SARM gem5 Developers    template <template <typename T> class BaseD,
34810037SARM gem5 Developers              template <typename T> class BaseQ>
34910037SARM gem5 Developers    StaticInstPtr
35010037SARM gem5 Developers    decodeNeonUThreeImmHAndWReg(bool q, unsigned size, ExtMachInst machInst,
35110037SARM gem5 Developers                                IntRegIndex dest, IntRegIndex op1,
35210037SARM gem5 Developers                                IntRegIndex op2, uint64_t imm)
35310037SARM gem5 Developers    {
35410037SARM gem5 Developers        if (q) {
35510037SARM gem5 Developers            switch (size) {
35610037SARM gem5 Developers              case 1:
35710037SARM gem5 Developers                return new BaseQ<uint16_t>(machInst, dest, op1, op2, imm);
35810037SARM gem5 Developers              case 2:
35910037SARM gem5 Developers                return new BaseQ<uint32_t>(machInst, dest, op1, op2, imm);
36010037SARM gem5 Developers              default:
36110037SARM gem5 Developers                return new Unknown(machInst);
36210037SARM gem5 Developers            }
36310037SARM gem5 Developers        } else {
36410037SARM gem5 Developers            switch (size) {
36510037SARM gem5 Developers              case 1:
36610037SARM gem5 Developers                return new BaseD<uint16_t>(machInst, dest, op1, op2, imm);
36710037SARM gem5 Developers              case 2:
36810037SARM gem5 Developers                return new BaseD<uint32_t>(machInst, dest, op1, op2, imm);
36910037SARM gem5 Developers              default:
37010037SARM gem5 Developers                return new Unknown(machInst);
37110037SARM gem5 Developers            }
37210037SARM gem5 Developers        }
37310037SARM gem5 Developers    }
37410037SARM gem5 Developers
37510037SARM gem5 Developers    template <template <typename T> class BaseD,
37610037SARM gem5 Developers              template <typename T> class BaseQ>
37710037SARM gem5 Developers    StaticInstPtr
37810037SARM gem5 Developers    decodeNeonSThreeImmHAndWReg(bool q, unsigned size, ExtMachInst machInst,
37910037SARM gem5 Developers                                IntRegIndex dest, IntRegIndex op1,
38010037SARM gem5 Developers                                IntRegIndex op2, uint64_t imm)
38110037SARM gem5 Developers    {
38210037SARM gem5 Developers        if (q) {
38310037SARM gem5 Developers            switch (size) {
38410037SARM gem5 Developers              case 1:
38510037SARM gem5 Developers                return new BaseQ<int16_t>(machInst, dest, op1, op2, imm);
38610037SARM gem5 Developers              case 2:
38710037SARM gem5 Developers                return new BaseQ<int32_t>(machInst, dest, op1, op2, imm);
38810037SARM gem5 Developers              default:
38910037SARM gem5 Developers                return new Unknown(machInst);
39010037SARM gem5 Developers            }
39110037SARM gem5 Developers        } else {
39210037SARM gem5 Developers            switch (size) {
39310037SARM gem5 Developers              case 1:
39410037SARM gem5 Developers                return new BaseD<int16_t>(machInst, dest, op1, op2, imm);
39510037SARM gem5 Developers              case 2:
39610037SARM gem5 Developers                return new BaseD<int32_t>(machInst, dest, op1, op2, imm);
39710037SARM gem5 Developers              default:
39810037SARM gem5 Developers                return new Unknown(machInst);
39910037SARM gem5 Developers            }
40010037SARM gem5 Developers        }
40110037SARM gem5 Developers    }
40210037SARM gem5 Developers
40310037SARM gem5 Developers    template <template <typename T> class BaseD,
40410037SARM gem5 Developers              template <typename T> class BaseQ>
40510037SARM gem5 Developers    StaticInstPtr
40610037SARM gem5 Developers    decodeNeonUThreeImmFpReg(bool q, unsigned size, ExtMachInst machInst,
40710037SARM gem5 Developers                             IntRegIndex dest, IntRegIndex op1,
40810037SARM gem5 Developers                             IntRegIndex op2, uint64_t imm)
40910037SARM gem5 Developers    {
41010037SARM gem5 Developers        if (q) {
41110037SARM gem5 Developers            if (size)
41210037SARM gem5 Developers                return new BaseQ<uint64_t>(machInst, dest, op1, op2, imm);
41310037SARM gem5 Developers            else
41410037SARM gem5 Developers                return new BaseQ<uint32_t>(machInst, dest, op1, op2, imm);
41510037SARM gem5 Developers        } else {
41610037SARM gem5 Developers            if (size)
41710037SARM gem5 Developers                return new Unknown(machInst);
41810037SARM gem5 Developers            else
41910037SARM gem5 Developers                return new BaseD<uint32_t>(machInst, dest, op1, op2, imm);
42010037SARM gem5 Developers        }
42110037SARM gem5 Developers    }
42210037SARM gem5 Developers
42310037SARM gem5 Developers    template <template <typename T> class BaseD,
42410037SARM gem5 Developers              template <typename T> class BaseQ>
42510037SARM gem5 Developers    StaticInstPtr
4267639Sgblack@eecs.umich.edu    decodeNeonUTwoShiftReg(bool q, unsigned size,
4277639Sgblack@eecs.umich.edu                           ExtMachInst machInst, IntRegIndex dest,
4287639Sgblack@eecs.umich.edu                           IntRegIndex op1, uint64_t imm)
4297639Sgblack@eecs.umich.edu    {
4307639Sgblack@eecs.umich.edu        if (q) {
4317639Sgblack@eecs.umich.edu            switch (size) {
4327639Sgblack@eecs.umich.edu              case 0:
4337639Sgblack@eecs.umich.edu                return new BaseQ<uint8_t>(machInst, dest, op1, imm);
4347639Sgblack@eecs.umich.edu              case 1:
4357639Sgblack@eecs.umich.edu                return new BaseQ<uint16_t>(machInst, dest, op1, imm);
4367639Sgblack@eecs.umich.edu              case 2:
4377639Sgblack@eecs.umich.edu                return new BaseQ<uint32_t>(machInst, dest, op1, imm);
4387639Sgblack@eecs.umich.edu              case 3:
4397639Sgblack@eecs.umich.edu                return new BaseQ<uint64_t>(machInst, dest, op1, imm);
4407639Sgblack@eecs.umich.edu              default:
4417639Sgblack@eecs.umich.edu                return new Unknown(machInst);
4427639Sgblack@eecs.umich.edu            }
4437639Sgblack@eecs.umich.edu        } else {
4447639Sgblack@eecs.umich.edu            switch (size) {
4457639Sgblack@eecs.umich.edu              case 0:
4467639Sgblack@eecs.umich.edu                return new BaseD<uint8_t>(machInst, dest, op1, imm);
4477639Sgblack@eecs.umich.edu              case 1:
4487639Sgblack@eecs.umich.edu                return new BaseD<uint16_t>(machInst, dest, op1, imm);
4497639Sgblack@eecs.umich.edu              case 2:
4507639Sgblack@eecs.umich.edu                return new BaseD<uint32_t>(machInst, dest, op1, imm);
4517639Sgblack@eecs.umich.edu              case 3:
4527639Sgblack@eecs.umich.edu                return new BaseD<uint64_t>(machInst, dest, op1, imm);
4537639Sgblack@eecs.umich.edu              default:
4547639Sgblack@eecs.umich.edu                return new Unknown(machInst);
4557639Sgblack@eecs.umich.edu            }
4567639Sgblack@eecs.umich.edu        }
4577639Sgblack@eecs.umich.edu    }
4587639Sgblack@eecs.umich.edu
4597639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
4607639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
4617639Sgblack@eecs.umich.edu    StaticInstPtr
4627639Sgblack@eecs.umich.edu    decodeNeonSTwoShiftReg(bool q, unsigned size,
4637639Sgblack@eecs.umich.edu                           ExtMachInst machInst, IntRegIndex dest,
4647639Sgblack@eecs.umich.edu                           IntRegIndex op1, uint64_t imm)
4657639Sgblack@eecs.umich.edu    {
4667639Sgblack@eecs.umich.edu        if (q) {
4677639Sgblack@eecs.umich.edu            switch (size) {
4687639Sgblack@eecs.umich.edu              case 0:
4697639Sgblack@eecs.umich.edu                return new BaseQ<int8_t>(machInst, dest, op1, imm);
4707639Sgblack@eecs.umich.edu              case 1:
4717639Sgblack@eecs.umich.edu                return new BaseQ<int16_t>(machInst, dest, op1, imm);
4727639Sgblack@eecs.umich.edu              case 2:
4737639Sgblack@eecs.umich.edu                return new BaseQ<int32_t>(machInst, dest, op1, imm);
4747639Sgblack@eecs.umich.edu              case 3:
4757639Sgblack@eecs.umich.edu                return new BaseQ<int64_t>(machInst, dest, op1, imm);
4767639Sgblack@eecs.umich.edu              default:
4777639Sgblack@eecs.umich.edu                return new Unknown(machInst);
4787639Sgblack@eecs.umich.edu            }
4797639Sgblack@eecs.umich.edu        } else {
4807639Sgblack@eecs.umich.edu            switch (size) {
4817639Sgblack@eecs.umich.edu              case 0:
4827639Sgblack@eecs.umich.edu                return new BaseD<int8_t>(machInst, dest, op1, imm);
4837639Sgblack@eecs.umich.edu              case 1:
4847639Sgblack@eecs.umich.edu                return new BaseD<int16_t>(machInst, dest, op1, imm);
4857639Sgblack@eecs.umich.edu              case 2:
4867639Sgblack@eecs.umich.edu                return new BaseD<int32_t>(machInst, dest, op1, imm);
4877639Sgblack@eecs.umich.edu              case 3:
4887639Sgblack@eecs.umich.edu                return new BaseD<int64_t>(machInst, dest, op1, imm);
4897639Sgblack@eecs.umich.edu              default:
4907639Sgblack@eecs.umich.edu                return new Unknown(machInst);
4917639Sgblack@eecs.umich.edu            }
4927639Sgblack@eecs.umich.edu        }
4937639Sgblack@eecs.umich.edu    }
4947639Sgblack@eecs.umich.edu
4957639Sgblack@eecs.umich.edu
4967639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
4977639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
4987639Sgblack@eecs.umich.edu    StaticInstPtr
4997639Sgblack@eecs.umich.edu    decodeNeonUSTwoShiftReg(bool q, bool notSigned, unsigned size,
5007639Sgblack@eecs.umich.edu                            ExtMachInst machInst, IntRegIndex dest,
5017639Sgblack@eecs.umich.edu                            IntRegIndex op1, uint64_t imm)
5027639Sgblack@eecs.umich.edu    {
5037639Sgblack@eecs.umich.edu        if (notSigned) {
5047639Sgblack@eecs.umich.edu            return decodeNeonUTwoShiftReg<BaseD, BaseQ>(
5057639Sgblack@eecs.umich.edu                    q, size, machInst, dest, op1, imm);
5067639Sgblack@eecs.umich.edu        } else {
5077639Sgblack@eecs.umich.edu            return decodeNeonSTwoShiftReg<BaseD, BaseQ>(
5087639Sgblack@eecs.umich.edu                    q, size, machInst, dest, op1, imm);
5097639Sgblack@eecs.umich.edu        }
5107639Sgblack@eecs.umich.edu    }
5117639Sgblack@eecs.umich.edu
5127639Sgblack@eecs.umich.edu    template <template <typename T> class Base>
5137639Sgblack@eecs.umich.edu    StaticInstPtr
5147639Sgblack@eecs.umich.edu    decodeNeonUTwoShiftUSReg(unsigned size,
5157639Sgblack@eecs.umich.edu                             ExtMachInst machInst, IntRegIndex dest,
5167639Sgblack@eecs.umich.edu                             IntRegIndex op1, uint64_t imm)
5177639Sgblack@eecs.umich.edu    {
5187639Sgblack@eecs.umich.edu        switch (size) {
5197639Sgblack@eecs.umich.edu          case 0:
5207639Sgblack@eecs.umich.edu            return new Base<uint8_t>(machInst, dest, op1, imm);
5217639Sgblack@eecs.umich.edu          case 1:
5227639Sgblack@eecs.umich.edu            return new Base<uint16_t>(machInst, dest, op1, imm);
5237639Sgblack@eecs.umich.edu          case 2:
5247639Sgblack@eecs.umich.edu            return new Base<uint32_t>(machInst, dest, op1, imm);
5257639Sgblack@eecs.umich.edu          default:
5267639Sgblack@eecs.umich.edu            return new Unknown(machInst);
5277639Sgblack@eecs.umich.edu        }
5287639Sgblack@eecs.umich.edu    }
5297639Sgblack@eecs.umich.edu
53010037SARM gem5 Developers    template <template <typename T> class Base>
53110037SARM gem5 Developers    StaticInstPtr
53210037SARM gem5 Developers    decodeNeonUTwoShiftUReg(unsigned size,
53310037SARM gem5 Developers                            ExtMachInst machInst, IntRegIndex dest,
53410037SARM gem5 Developers                            IntRegIndex op1, uint64_t imm)
53510037SARM gem5 Developers    {
53610037SARM gem5 Developers        switch (size) {
53710037SARM gem5 Developers          case 0:
53810037SARM gem5 Developers            return new Base<uint8_t>(machInst, dest, op1, imm);
53910037SARM gem5 Developers          case 1:
54010037SARM gem5 Developers            return new Base<uint16_t>(machInst, dest, op1, imm);
54110037SARM gem5 Developers          case 2:
54210037SARM gem5 Developers            return new Base<uint32_t>(machInst, dest, op1, imm);
54310037SARM gem5 Developers          case 3:
54410037SARM gem5 Developers            return new Base<uint64_t>(machInst, dest, op1, imm);
54510037SARM gem5 Developers          default:
54610037SARM gem5 Developers            return new Unknown(machInst);
54710037SARM gem5 Developers        }
54810037SARM gem5 Developers    }
54910037SARM gem5 Developers
55010037SARM gem5 Developers    template <template <typename T> class Base>
55110037SARM gem5 Developers    StaticInstPtr
55210037SARM gem5 Developers    decodeNeonSTwoShiftUReg(unsigned size,
55310037SARM gem5 Developers                            ExtMachInst machInst, IntRegIndex dest,
55410037SARM gem5 Developers                            IntRegIndex op1, uint64_t imm)
55510037SARM gem5 Developers    {
55610037SARM gem5 Developers        switch (size) {
55710037SARM gem5 Developers          case 0:
55810037SARM gem5 Developers            return new Base<int8_t>(machInst, dest, op1, imm);
55910037SARM gem5 Developers          case 1:
56010037SARM gem5 Developers            return new Base<int16_t>(machInst, dest, op1, imm);
56110037SARM gem5 Developers          case 2:
56210037SARM gem5 Developers            return new Base<int32_t>(machInst, dest, op1, imm);
56310037SARM gem5 Developers          case 3:
56410037SARM gem5 Developers            return new Base<int64_t>(machInst, dest, op1, imm);
56510037SARM gem5 Developers          default:
56610037SARM gem5 Developers            return new Unknown(machInst);
56710037SARM gem5 Developers        }
56810037SARM gem5 Developers    }
56910037SARM gem5 Developers
5707639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
5717639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
5727639Sgblack@eecs.umich.edu    StaticInstPtr
5737639Sgblack@eecs.umich.edu    decodeNeonUTwoShiftSReg(bool q, unsigned size,
5747639Sgblack@eecs.umich.edu                            ExtMachInst machInst, IntRegIndex dest,
5757639Sgblack@eecs.umich.edu                            IntRegIndex op1, uint64_t imm)
5767639Sgblack@eecs.umich.edu    {
5777639Sgblack@eecs.umich.edu        if (q) {
5787639Sgblack@eecs.umich.edu            return decodeNeonUTwoShiftUSReg<BaseQ>(
5797639Sgblack@eecs.umich.edu                    size, machInst, dest, op1, imm);
5807639Sgblack@eecs.umich.edu        } else {
5817639Sgblack@eecs.umich.edu            return decodeNeonUTwoShiftUSReg<BaseD>(
5827639Sgblack@eecs.umich.edu                    size, machInst, dest, op1, imm);
5837639Sgblack@eecs.umich.edu        }
5847639Sgblack@eecs.umich.edu    }
5857639Sgblack@eecs.umich.edu
5867639Sgblack@eecs.umich.edu    template <template <typename T> class Base>
5877639Sgblack@eecs.umich.edu    StaticInstPtr
5887639Sgblack@eecs.umich.edu    decodeNeonSTwoShiftUSReg(unsigned size,
5897639Sgblack@eecs.umich.edu                             ExtMachInst machInst, IntRegIndex dest,
5907639Sgblack@eecs.umich.edu                             IntRegIndex op1, uint64_t imm)
5917639Sgblack@eecs.umich.edu    {
5927639Sgblack@eecs.umich.edu        switch (size) {
5937639Sgblack@eecs.umich.edu          case 0:
5947639Sgblack@eecs.umich.edu            return new Base<int8_t>(machInst, dest, op1, imm);
5957639Sgblack@eecs.umich.edu          case 1:
5967639Sgblack@eecs.umich.edu            return new Base<int16_t>(machInst, dest, op1, imm);
5977639Sgblack@eecs.umich.edu          case 2:
5987639Sgblack@eecs.umich.edu            return new Base<int32_t>(machInst, dest, op1, imm);
5997639Sgblack@eecs.umich.edu          default:
6007639Sgblack@eecs.umich.edu            return new Unknown(machInst);
6017639Sgblack@eecs.umich.edu        }
6027639Sgblack@eecs.umich.edu    }
6037639Sgblack@eecs.umich.edu
6047639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
6057639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
6067639Sgblack@eecs.umich.edu    StaticInstPtr
6077639Sgblack@eecs.umich.edu    decodeNeonSTwoShiftSReg(bool q, unsigned size,
6087639Sgblack@eecs.umich.edu                            ExtMachInst machInst, IntRegIndex dest,
6097639Sgblack@eecs.umich.edu                            IntRegIndex op1, uint64_t imm)
6107639Sgblack@eecs.umich.edu    {
6117639Sgblack@eecs.umich.edu        if (q) {
6127639Sgblack@eecs.umich.edu            return decodeNeonSTwoShiftUSReg<BaseQ>(
6137639Sgblack@eecs.umich.edu                    size, machInst, dest, op1, imm);
6147639Sgblack@eecs.umich.edu        } else {
6157639Sgblack@eecs.umich.edu            return decodeNeonSTwoShiftUSReg<BaseD>(
6167639Sgblack@eecs.umich.edu                    size, machInst, dest, op1, imm);
6177639Sgblack@eecs.umich.edu        }
6187639Sgblack@eecs.umich.edu    }
6197639Sgblack@eecs.umich.edu
6207639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
6217639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
6227639Sgblack@eecs.umich.edu    StaticInstPtr
6237639Sgblack@eecs.umich.edu    decodeNeonUSTwoShiftSReg(bool q, bool notSigned, unsigned size,
6247639Sgblack@eecs.umich.edu                             ExtMachInst machInst, IntRegIndex dest,
6257639Sgblack@eecs.umich.edu                             IntRegIndex op1, uint64_t imm)
6267639Sgblack@eecs.umich.edu    {
6277639Sgblack@eecs.umich.edu        if (notSigned) {
6287639Sgblack@eecs.umich.edu            return decodeNeonUTwoShiftSReg<BaseD, BaseQ>(
6297639Sgblack@eecs.umich.edu                    q, size, machInst, dest, op1, imm);
6307639Sgblack@eecs.umich.edu        } else {
6317639Sgblack@eecs.umich.edu            return decodeNeonSTwoShiftSReg<BaseD, BaseQ>(
6327639Sgblack@eecs.umich.edu                    q, size, machInst, dest, op1, imm);
6337639Sgblack@eecs.umich.edu        }
6347639Sgblack@eecs.umich.edu    }
6357639Sgblack@eecs.umich.edu
63610037SARM gem5 Developers    template <template <typename T> class BaseD,
63710037SARM gem5 Developers              template <typename T> class BaseQ>
63810037SARM gem5 Developers    StaticInstPtr
63910037SARM gem5 Developers    decodeNeonUTwoShiftXReg(bool q, unsigned size, ExtMachInst machInst,
64010037SARM gem5 Developers                            IntRegIndex dest, IntRegIndex op1, uint64_t imm)
64110037SARM gem5 Developers    {
64210037SARM gem5 Developers        if (q) {
64310037SARM gem5 Developers            return decodeNeonUTwoShiftUReg<BaseQ>(
64410037SARM gem5 Developers                size, machInst, dest, op1, imm);
64510037SARM gem5 Developers        } else {
64610037SARM gem5 Developers            return decodeNeonUTwoShiftUSReg<BaseD>(
64710037SARM gem5 Developers                size, machInst, dest, op1, imm);
64810037SARM gem5 Developers        }
64910037SARM gem5 Developers    }
65010037SARM gem5 Developers
65110037SARM gem5 Developers    template <template <typename T> class BaseD,
65210037SARM gem5 Developers              template <typename T> class BaseQ>
65310037SARM gem5 Developers    StaticInstPtr
65410037SARM gem5 Developers    decodeNeonSTwoShiftXReg(bool q, unsigned size, ExtMachInst machInst,
65510037SARM gem5 Developers                            IntRegIndex dest, IntRegIndex op1, uint64_t imm)
65610037SARM gem5 Developers    {
65710037SARM gem5 Developers        if (q) {
65810037SARM gem5 Developers            return decodeNeonSTwoShiftUReg<BaseQ>(
65910037SARM gem5 Developers                size, machInst, dest, op1, imm);
66010037SARM gem5 Developers        } else {
66110037SARM gem5 Developers            return decodeNeonSTwoShiftUSReg<BaseD>(
66210037SARM gem5 Developers                size, machInst, dest, op1, imm);
66310037SARM gem5 Developers        }
66410037SARM gem5 Developers    }
66510037SARM gem5 Developers
66610037SARM gem5 Developers    template <template <typename T> class Base>
66710037SARM gem5 Developers    StaticInstPtr
66810037SARM gem5 Developers    decodeNeonUTwoShiftUFpReg(unsigned size, ExtMachInst machInst,
66910037SARM gem5 Developers                              IntRegIndex dest, IntRegIndex op1, uint64_t imm)
67010037SARM gem5 Developers    {
67110037SARM gem5 Developers        if (size)
67210037SARM gem5 Developers            return new Base<uint64_t>(machInst, dest, op1, imm);
67310037SARM gem5 Developers        else
67410037SARM gem5 Developers            return new Base<uint32_t>(machInst, dest, op1, imm);
67510037SARM gem5 Developers    }
67610037SARM gem5 Developers
67710037SARM gem5 Developers    template <template <typename T> class BaseD,
67810037SARM gem5 Developers              template <typename T> class BaseQ>
67910037SARM gem5 Developers    StaticInstPtr
68010037SARM gem5 Developers    decodeNeonUTwoShiftFpReg(bool q, unsigned size, ExtMachInst machInst,
68110037SARM gem5 Developers                             IntRegIndex dest, IntRegIndex op1, uint64_t imm)
68210037SARM gem5 Developers    {
68310037SARM gem5 Developers        if (q) {
68410037SARM gem5 Developers            if (size)
68510037SARM gem5 Developers                return new BaseQ<uint64_t>(machInst, dest, op1, imm);
68610037SARM gem5 Developers            else
68710037SARM gem5 Developers                return new BaseQ<uint32_t>(machInst, dest, op1, imm);
68810037SARM gem5 Developers        } else {
68910037SARM gem5 Developers            if (size)
69010037SARM gem5 Developers                return new Unknown(machInst);
69110037SARM gem5 Developers            else
69210037SARM gem5 Developers                return new BaseD<uint32_t>(machInst, dest, op1, imm);
69310037SARM gem5 Developers        }
69410037SARM gem5 Developers    }
69510037SARM gem5 Developers
6967639Sgblack@eecs.umich.edu    template <template <typename T> class Base>
6977639Sgblack@eecs.umich.edu    StaticInstPtr
6987639Sgblack@eecs.umich.edu    decodeNeonUTwoMiscUSReg(unsigned size,
6997639Sgblack@eecs.umich.edu                            ExtMachInst machInst, IntRegIndex dest,
7007639Sgblack@eecs.umich.edu                            IntRegIndex op1)
7017639Sgblack@eecs.umich.edu    {
7027639Sgblack@eecs.umich.edu        switch (size) {
7037639Sgblack@eecs.umich.edu          case 0:
7047639Sgblack@eecs.umich.edu            return new Base<uint8_t>(machInst, dest, op1);
7057639Sgblack@eecs.umich.edu          case 1:
7067639Sgblack@eecs.umich.edu            return new Base<uint16_t>(machInst, dest, op1);
7077639Sgblack@eecs.umich.edu          case 2:
7087639Sgblack@eecs.umich.edu            return new Base<uint32_t>(machInst, dest, op1);
7097639Sgblack@eecs.umich.edu          default:
7107639Sgblack@eecs.umich.edu            return new Unknown(machInst);
7117639Sgblack@eecs.umich.edu        }
7127639Sgblack@eecs.umich.edu    }
7137639Sgblack@eecs.umich.edu
7147639Sgblack@eecs.umich.edu    template <template <typename T> class Base>
7157639Sgblack@eecs.umich.edu    StaticInstPtr
7167639Sgblack@eecs.umich.edu    decodeNeonSTwoMiscUSReg(unsigned size,
7177639Sgblack@eecs.umich.edu                            ExtMachInst machInst, IntRegIndex dest,
7187639Sgblack@eecs.umich.edu                            IntRegIndex op1)
7197639Sgblack@eecs.umich.edu    {
7207639Sgblack@eecs.umich.edu        switch (size) {
7217639Sgblack@eecs.umich.edu          case 0:
7227639Sgblack@eecs.umich.edu            return new Base<int8_t>(machInst, dest, op1);
7237639Sgblack@eecs.umich.edu          case 1:
7247639Sgblack@eecs.umich.edu            return new Base<int16_t>(machInst, dest, op1);
7257639Sgblack@eecs.umich.edu          case 2:
7267639Sgblack@eecs.umich.edu            return new Base<int32_t>(machInst, dest, op1);
7277639Sgblack@eecs.umich.edu          default:
7287639Sgblack@eecs.umich.edu            return new Unknown(machInst);
7297639Sgblack@eecs.umich.edu        }
7307639Sgblack@eecs.umich.edu    }
7317639Sgblack@eecs.umich.edu
7327639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
7337639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
7347639Sgblack@eecs.umich.edu    StaticInstPtr
7357639Sgblack@eecs.umich.edu    decodeNeonUTwoMiscSReg(bool q, unsigned size,
73610037SARM gem5 Developers                           ExtMachInst machInst, IntRegIndex dest,
73710037SARM gem5 Developers                           IntRegIndex op1)
7387639Sgblack@eecs.umich.edu    {
7397639Sgblack@eecs.umich.edu        if (q) {
7407639Sgblack@eecs.umich.edu            return decodeNeonUTwoMiscUSReg<BaseQ>(size, machInst, dest, op1);
7417639Sgblack@eecs.umich.edu        } else {
7427639Sgblack@eecs.umich.edu            return decodeNeonUTwoMiscUSReg<BaseD>(size, machInst, dest, op1);
7437639Sgblack@eecs.umich.edu        }
7447639Sgblack@eecs.umich.edu    }
7457639Sgblack@eecs.umich.edu
7467639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
7477639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
7487639Sgblack@eecs.umich.edu    StaticInstPtr
7497639Sgblack@eecs.umich.edu    decodeNeonSTwoMiscSReg(bool q, unsigned size,
75010037SARM gem5 Developers                           ExtMachInst machInst, IntRegIndex dest,
75110037SARM gem5 Developers                           IntRegIndex op1)
7527639Sgblack@eecs.umich.edu    {
7537639Sgblack@eecs.umich.edu        if (q) {
7547639Sgblack@eecs.umich.edu            return decodeNeonSTwoMiscUSReg<BaseQ>(size, machInst, dest, op1);
7557639Sgblack@eecs.umich.edu        } else {
7567639Sgblack@eecs.umich.edu            return decodeNeonSTwoMiscUSReg<BaseD>(size, machInst, dest, op1);
7577639Sgblack@eecs.umich.edu        }
7587639Sgblack@eecs.umich.edu    }
7597639Sgblack@eecs.umich.edu
7607639Sgblack@eecs.umich.edu    template <template <typename T> class Base>
7617639Sgblack@eecs.umich.edu    StaticInstPtr
7627639Sgblack@eecs.umich.edu    decodeNeonUTwoMiscUReg(unsigned size,
7637639Sgblack@eecs.umich.edu                           ExtMachInst machInst, IntRegIndex dest,
7647639Sgblack@eecs.umich.edu                           IntRegIndex op1)
7657639Sgblack@eecs.umich.edu    {
7667639Sgblack@eecs.umich.edu        switch (size) {
7677639Sgblack@eecs.umich.edu          case 0:
7687639Sgblack@eecs.umich.edu            return new Base<uint8_t>(machInst, dest, op1);
7697639Sgblack@eecs.umich.edu          case 1:
7707639Sgblack@eecs.umich.edu            return new Base<uint16_t>(machInst, dest, op1);
7717639Sgblack@eecs.umich.edu          case 2:
7727639Sgblack@eecs.umich.edu            return new Base<uint32_t>(machInst, dest, op1);
7737639Sgblack@eecs.umich.edu          case 3:
7747639Sgblack@eecs.umich.edu            return new Base<uint64_t>(machInst, dest, op1);
7757639Sgblack@eecs.umich.edu          default:
7767639Sgblack@eecs.umich.edu            return new Unknown(machInst);
7777639Sgblack@eecs.umich.edu        }
7787639Sgblack@eecs.umich.edu    }
7797639Sgblack@eecs.umich.edu
7807639Sgblack@eecs.umich.edu    template <template <typename T> class Base>
7817639Sgblack@eecs.umich.edu    StaticInstPtr
7827639Sgblack@eecs.umich.edu    decodeNeonSTwoMiscUReg(unsigned size,
78310037SARM gem5 Developers                           ExtMachInst machInst, IntRegIndex dest,
78410037SARM gem5 Developers                           IntRegIndex op1)
7857639Sgblack@eecs.umich.edu    {
7867639Sgblack@eecs.umich.edu        switch (size) {
7877639Sgblack@eecs.umich.edu          case 0:
7887639Sgblack@eecs.umich.edu            return new Base<int8_t>(machInst, dest, op1);
7897639Sgblack@eecs.umich.edu          case 1:
7907639Sgblack@eecs.umich.edu            return new Base<int16_t>(machInst, dest, op1);
7917639Sgblack@eecs.umich.edu          case 2:
7927639Sgblack@eecs.umich.edu            return new Base<int32_t>(machInst, dest, op1);
7937639Sgblack@eecs.umich.edu          case 3:
7947639Sgblack@eecs.umich.edu            return new Base<int64_t>(machInst, dest, op1);
7957639Sgblack@eecs.umich.edu          default:
7967639Sgblack@eecs.umich.edu            return new Unknown(machInst);
7977639Sgblack@eecs.umich.edu        }
7987639Sgblack@eecs.umich.edu    }
7997639Sgblack@eecs.umich.edu
8007639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
8017639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
8027639Sgblack@eecs.umich.edu    StaticInstPtr
8037639Sgblack@eecs.umich.edu    decodeNeonSTwoMiscReg(bool q, unsigned size,
8047639Sgblack@eecs.umich.edu                          ExtMachInst machInst, IntRegIndex dest,
8057639Sgblack@eecs.umich.edu                          IntRegIndex op1)
8067639Sgblack@eecs.umich.edu    {
8077639Sgblack@eecs.umich.edu        if (q) {
8087639Sgblack@eecs.umich.edu            return decodeNeonSTwoMiscUReg<BaseQ>(size, machInst, dest, op1);
8097639Sgblack@eecs.umich.edu        } else {
8107639Sgblack@eecs.umich.edu            return decodeNeonSTwoMiscUReg<BaseD>(size, machInst, dest, op1);
8117639Sgblack@eecs.umich.edu        }
8127639Sgblack@eecs.umich.edu    }
8137639Sgblack@eecs.umich.edu
8147639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
8157639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
8167639Sgblack@eecs.umich.edu    StaticInstPtr
8177639Sgblack@eecs.umich.edu    decodeNeonUTwoMiscReg(bool q, unsigned size,
8187639Sgblack@eecs.umich.edu                          ExtMachInst machInst, IntRegIndex dest,
8197639Sgblack@eecs.umich.edu                          IntRegIndex op1)
8207639Sgblack@eecs.umich.edu    {
8217639Sgblack@eecs.umich.edu        if (q) {
8227639Sgblack@eecs.umich.edu            return decodeNeonUTwoMiscUReg<BaseQ>(size, machInst, dest, op1);
8237639Sgblack@eecs.umich.edu        } else {
8247639Sgblack@eecs.umich.edu            return decodeNeonUTwoMiscUReg<BaseD>(size, machInst, dest, op1);
8257639Sgblack@eecs.umich.edu        }
8267639Sgblack@eecs.umich.edu    }
8277639Sgblack@eecs.umich.edu
8287639Sgblack@eecs.umich.edu    template <template <typename T> class BaseD,
8297639Sgblack@eecs.umich.edu              template <typename T> class BaseQ>
8307639Sgblack@eecs.umich.edu    StaticInstPtr
8317639Sgblack@eecs.umich.edu    decodeNeonUSTwoMiscSReg(bool q, bool notSigned, unsigned size,
8327639Sgblack@eecs.umich.edu                            ExtMachInst machInst, IntRegIndex dest,
8337639Sgblack@eecs.umich.edu                            IntRegIndex op1)
8347639Sgblack@eecs.umich.edu    {
8357639Sgblack@eecs.umich.edu        if (notSigned) {
8367639Sgblack@eecs.umich.edu            return decodeNeonUTwoShiftSReg<BaseD, BaseQ>(
8377639Sgblack@eecs.umich.edu                    q, size, machInst, dest, op1);
8387639Sgblack@eecs.umich.edu        } else {
8397639Sgblack@eecs.umich.edu            return decodeNeonSTwoShiftSReg<BaseD, BaseQ>(
8407639Sgblack@eecs.umich.edu                    q, size, machInst, dest, op1);
8417639Sgblack@eecs.umich.edu        }
8427639Sgblack@eecs.umich.edu    }
8437639Sgblack@eecs.umich.edu
84410037SARM gem5 Developers    template <template <typename T> class BaseD,
84510037SARM gem5 Developers              template <typename T> class BaseQ>
84610037SARM gem5 Developers    StaticInstPtr
84710037SARM gem5 Developers    decodeNeonUTwoMiscXReg(bool q, unsigned size, ExtMachInst machInst,
84810037SARM gem5 Developers                           IntRegIndex dest, IntRegIndex op1)
84910037SARM gem5 Developers    {
85010037SARM gem5 Developers        if (q) {
85110037SARM gem5 Developers            return decodeNeonUTwoMiscUReg<BaseQ>(size, machInst, dest, op1);
85210037SARM gem5 Developers        } else {
85310037SARM gem5 Developers            return decodeNeonUTwoMiscUSReg<BaseD>(size, machInst, dest, op1);
85410037SARM gem5 Developers        }
85510037SARM gem5 Developers    }
85610037SARM gem5 Developers
85710037SARM gem5 Developers    template <template <typename T> class BaseD,
85810037SARM gem5 Developers              template <typename T> class BaseQ>
85910037SARM gem5 Developers    StaticInstPtr
86010037SARM gem5 Developers    decodeNeonSTwoMiscXReg(bool q, unsigned size, ExtMachInst machInst,
86110037SARM gem5 Developers                           IntRegIndex dest, IntRegIndex op1)
86210037SARM gem5 Developers    {
86310037SARM gem5 Developers        if (q) {
86410037SARM gem5 Developers            return decodeNeonSTwoMiscUReg<BaseQ>(size, machInst, dest, op1);
86510037SARM gem5 Developers        } else {
86610037SARM gem5 Developers            return decodeNeonSTwoMiscUSReg<BaseD>(size, machInst, dest, op1);
86710037SARM gem5 Developers        }
86810037SARM gem5 Developers    }
86910037SARM gem5 Developers
87010037SARM gem5 Developers    template <template <typename T> class BaseD,
87110037SARM gem5 Developers              template <typename T> class BaseQ>
87210037SARM gem5 Developers    StaticInstPtr
87310037SARM gem5 Developers    decodeNeonUTwoMiscFpReg(bool q, unsigned size, ExtMachInst machInst,
87410037SARM gem5 Developers                            IntRegIndex dest, IntRegIndex op1)
87510037SARM gem5 Developers    {
87610037SARM gem5 Developers        if (q) {
87710037SARM gem5 Developers            if (size)
87810037SARM gem5 Developers                return new BaseQ<uint64_t>(machInst, dest, op1);
87910037SARM gem5 Developers            else
88010037SARM gem5 Developers                return new BaseQ<uint32_t>(machInst, dest, op1);
88110037SARM gem5 Developers        } else {
88210037SARM gem5 Developers            if (size)
88310037SARM gem5 Developers                return new Unknown(machInst);
88410037SARM gem5 Developers            else
88510037SARM gem5 Developers                return new BaseD<uint32_t>(machInst, dest, op1);
88610037SARM gem5 Developers        }
88710037SARM gem5 Developers    }
88810037SARM gem5 Developers
88910037SARM gem5 Developers    template <template <typename T> class BaseD,
89010037SARM gem5 Developers              template <typename T> class BaseQ>
89110037SARM gem5 Developers    StaticInstPtr
89210037SARM gem5 Developers    decodeNeonUTwoMiscPwiseScFpReg(unsigned size, ExtMachInst machInst,
89310037SARM gem5 Developers                                   IntRegIndex dest, IntRegIndex op1)
89410037SARM gem5 Developers    {
89510037SARM gem5 Developers        if (size)
89610037SARM gem5 Developers            return new BaseQ<uint64_t>(machInst, dest, op1);
89710037SARM gem5 Developers        else
89810037SARM gem5 Developers            return new BaseD<uint32_t>(machInst, dest, op1);
89910037SARM gem5 Developers    }
90010037SARM gem5 Developers
90110037SARM gem5 Developers    template <template <typename T> class Base>
90210037SARM gem5 Developers    StaticInstPtr
90310037SARM gem5 Developers    decodeNeonUTwoMiscScFpReg(unsigned size, ExtMachInst machInst,
90410037SARM gem5 Developers                              IntRegIndex dest, IntRegIndex op1)
90510037SARM gem5 Developers    {
90610037SARM gem5 Developers        if (size)
90710037SARM gem5 Developers            return new Base<uint64_t>(machInst, dest, op1);
90810037SARM gem5 Developers        else
90910037SARM gem5 Developers            return new Base<uint32_t>(machInst, dest, op1);
91010037SARM gem5 Developers    }
91110037SARM gem5 Developers
91210037SARM gem5 Developers    template <template <typename T> class BaseD,
91310037SARM gem5 Developers              template <typename T> class BaseQ>
91410037SARM gem5 Developers    StaticInstPtr
91510037SARM gem5 Developers    decodeNeonUAcrossLanesReg(bool q, unsigned size, ExtMachInst machInst,
91610037SARM gem5 Developers                              IntRegIndex dest, IntRegIndex op1)
91710037SARM gem5 Developers    {
91810037SARM gem5 Developers        if (q) {
91910037SARM gem5 Developers            switch (size) {
92010037SARM gem5 Developers              case 0x0:
92110037SARM gem5 Developers                return new BaseQ<uint8_t>(machInst, dest, op1);
92210037SARM gem5 Developers              case 0x1:
92310037SARM gem5 Developers                return new BaseQ<uint16_t>(machInst, dest, op1);
92410037SARM gem5 Developers              case 0x2:
92510037SARM gem5 Developers                return new BaseQ<uint32_t>(machInst, dest, op1);
92610037SARM gem5 Developers              default:
92710037SARM gem5 Developers                return new Unknown(machInst);
92810037SARM gem5 Developers            }
92910037SARM gem5 Developers        } else {
93010037SARM gem5 Developers            switch (size) {
93110037SARM gem5 Developers              case 0x0:
93210037SARM gem5 Developers                return new BaseD<uint8_t>(machInst, dest, op1);
93310037SARM gem5 Developers              case 0x1:
93410037SARM gem5 Developers                return new BaseD<uint16_t>(machInst, dest, op1);
93510037SARM gem5 Developers              default:
93610037SARM gem5 Developers                return new Unknown(machInst);
93710037SARM gem5 Developers            }
93810037SARM gem5 Developers        }
93910037SARM gem5 Developers    }
94010037SARM gem5 Developers
94110037SARM gem5 Developers    template <template <typename T> class BaseD,
94210037SARM gem5 Developers              template <typename T> class BaseQ,
94310037SARM gem5 Developers              template <typename T> class BaseBQ>
94410037SARM gem5 Developers    StaticInstPtr
94510037SARM gem5 Developers    decodeNeonUAcrossLanesReg(bool q, unsigned size, ExtMachInst machInst,
94610037SARM gem5 Developers                              IntRegIndex dest, IntRegIndex op1)
94710037SARM gem5 Developers    {
94810037SARM gem5 Developers        if (q) {
94910037SARM gem5 Developers            switch (size) {
95010037SARM gem5 Developers              case 0x0:
95110037SARM gem5 Developers                return new BaseQ<uint8_t>(machInst, dest, op1);
95210037SARM gem5 Developers              case 0x1:
95310037SARM gem5 Developers                return new BaseQ<uint16_t>(machInst, dest, op1);
95410037SARM gem5 Developers              case 0x2:
95510037SARM gem5 Developers                return new BaseBQ<uint32_t>(machInst, dest, op1);
95610037SARM gem5 Developers              default:
95710037SARM gem5 Developers                return new Unknown(machInst);
95810037SARM gem5 Developers            }
95910037SARM gem5 Developers        } else {
96010037SARM gem5 Developers            switch (size) {
96110037SARM gem5 Developers              case 0x0:
96210037SARM gem5 Developers                return new BaseD<uint8_t>(machInst, dest, op1);
96310037SARM gem5 Developers              case 0x1:
96410037SARM gem5 Developers                return new BaseD<uint16_t>(machInst, dest, op1);
96510037SARM gem5 Developers              default:
96610037SARM gem5 Developers                return new Unknown(machInst);
96710037SARM gem5 Developers            }
96810037SARM gem5 Developers        }
96910037SARM gem5 Developers    }
97010037SARM gem5 Developers
97110037SARM gem5 Developers    template <template <typename T> class BaseD,
97210037SARM gem5 Developers              template <typename T> class BaseQ>
97310037SARM gem5 Developers    StaticInstPtr
97410037SARM gem5 Developers    decodeNeonSAcrossLanesReg(bool q, unsigned size, ExtMachInst machInst,
97510037SARM gem5 Developers                              IntRegIndex dest, IntRegIndex op1)
97610037SARM gem5 Developers    {
97710037SARM gem5 Developers        if (q) {
97810037SARM gem5 Developers            switch (size) {
97910037SARM gem5 Developers              case 0x0:
98010037SARM gem5 Developers                return new BaseQ<int8_t>(machInst, dest, op1);
98110037SARM gem5 Developers              case 0x1:
98210037SARM gem5 Developers                return new BaseQ<int16_t>(machInst, dest, op1);
98310037SARM gem5 Developers              case 0x2:
98410037SARM gem5 Developers                return new BaseQ<int32_t>(machInst, dest, op1);
98510037SARM gem5 Developers              default:
98610037SARM gem5 Developers                return new Unknown(machInst);
98710037SARM gem5 Developers            }
98810037SARM gem5 Developers        } else {
98910037SARM gem5 Developers            switch (size) {
99010037SARM gem5 Developers              case 0x0:
99110037SARM gem5 Developers                return new BaseD<int8_t>(machInst, dest, op1);
99210037SARM gem5 Developers              case 0x1:
99310037SARM gem5 Developers                return new BaseD<int16_t>(machInst, dest, op1);
99410037SARM gem5 Developers              default:
99510037SARM gem5 Developers                return new Unknown(machInst);
99610037SARM gem5 Developers            }
99710037SARM gem5 Developers        }
99810037SARM gem5 Developers    }
99910037SARM gem5 Developers
100010037SARM gem5 Developers    template <template <typename T> class BaseD,
100110037SARM gem5 Developers              template <typename T> class BaseQ,
100210037SARM gem5 Developers              template <typename T> class BaseBQ>
100310037SARM gem5 Developers    StaticInstPtr
100410037SARM gem5 Developers    decodeNeonUAcrossLanesLongReg(bool q, unsigned size, ExtMachInst machInst,
100510037SARM gem5 Developers                                  IntRegIndex dest, IntRegIndex op1)
100610037SARM gem5 Developers    {
100710037SARM gem5 Developers        if (q) {
100810037SARM gem5 Developers            switch (size) {
100910037SARM gem5 Developers              case 0x0:
101010037SARM gem5 Developers                return new BaseQ<uint8_t>(machInst, dest, op1);
101110037SARM gem5 Developers              case 0x1:
101210037SARM gem5 Developers                return new BaseQ<uint16_t>(machInst, dest, op1);
101310037SARM gem5 Developers              case 0x2:
101410037SARM gem5 Developers                return new BaseBQ<uint32_t>(machInst, dest, op1);
101510037SARM gem5 Developers              default:
101610037SARM gem5 Developers                return new Unknown(machInst);
101710037SARM gem5 Developers            }
101810037SARM gem5 Developers        } else {
101910037SARM gem5 Developers            switch (size) {
102010037SARM gem5 Developers              case 0x0:
102110037SARM gem5 Developers                return new BaseD<uint8_t>(machInst, dest, op1);
102210037SARM gem5 Developers              case 0x1:
102310037SARM gem5 Developers                return new BaseD<uint16_t>(machInst, dest, op1);
102410037SARM gem5 Developers              default:
102510037SARM gem5 Developers                return new Unknown(machInst);
102610037SARM gem5 Developers            }
102710037SARM gem5 Developers        }
102810037SARM gem5 Developers    }
102910037SARM gem5 Developers
103010037SARM gem5 Developers    template <template <typename T> class BaseD,
103110037SARM gem5 Developers              template <typename T> class BaseQ,
103210037SARM gem5 Developers              template <typename T> class BaseBQ>
103310037SARM gem5 Developers    StaticInstPtr
103410037SARM gem5 Developers    decodeNeonSAcrossLanesLongReg(bool q, unsigned size, ExtMachInst machInst,
103510037SARM gem5 Developers                                  IntRegIndex dest, IntRegIndex op1)
103610037SARM gem5 Developers    {
103710037SARM gem5 Developers        if (q) {
103810037SARM gem5 Developers            switch (size) {
103910037SARM gem5 Developers              case 0x0:
104010037SARM gem5 Developers                return new BaseQ<int8_t>(machInst, dest, op1);
104110037SARM gem5 Developers              case 0x1:
104210037SARM gem5 Developers                return new BaseQ<int16_t>(machInst, dest, op1);
104310037SARM gem5 Developers              case 0x2:
104410037SARM gem5 Developers                return new BaseBQ<int32_t>(machInst, dest, op1);
104510037SARM gem5 Developers              default:
104610037SARM gem5 Developers                return new Unknown(machInst);
104710037SARM gem5 Developers            }
104810037SARM gem5 Developers        } else {
104910037SARM gem5 Developers            switch (size) {
105010037SARM gem5 Developers              case 0x0:
105110037SARM gem5 Developers                return new BaseD<int8_t>(machInst, dest, op1);
105210037SARM gem5 Developers              case 0x1:
105310037SARM gem5 Developers                return new BaseD<int16_t>(machInst, dest, op1);
105410037SARM gem5 Developers              default:
105510037SARM gem5 Developers                return new Unknown(machInst);
105610037SARM gem5 Developers            }
105710037SARM gem5 Developers        }
105810037SARM gem5 Developers    }
10597639Sgblack@eecs.umich.edu}};
10607639Sgblack@eecs.umich.edu
10617639Sgblack@eecs.umich.eduoutput exec {{
10627639Sgblack@eecs.umich.edu    static float
10637639Sgblack@eecs.umich.edu    vcgtFunc(float op1, float op2)
10647639Sgblack@eecs.umich.edu    {
10659517SAli.Saidi@ARM.com        if (std::isnan(op1) || std::isnan(op2))
10667639Sgblack@eecs.umich.edu            return 2.0;
10677639Sgblack@eecs.umich.edu        return (op1 > op2) ? 0.0 : 1.0;
10687639Sgblack@eecs.umich.edu    }
10697639Sgblack@eecs.umich.edu
10707639Sgblack@eecs.umich.edu    static float
10717639Sgblack@eecs.umich.edu    vcgeFunc(float op1, float op2)
10727639Sgblack@eecs.umich.edu    {
10739517SAli.Saidi@ARM.com        if (std::isnan(op1) || std::isnan(op2))
10747639Sgblack@eecs.umich.edu            return 2.0;
10757639Sgblack@eecs.umich.edu        return (op1 >= op2) ? 0.0 : 1.0;
10767639Sgblack@eecs.umich.edu    }
10777639Sgblack@eecs.umich.edu
10787639Sgblack@eecs.umich.edu    static float
10797639Sgblack@eecs.umich.edu    vceqFunc(float op1, float op2)
10807639Sgblack@eecs.umich.edu    {
10817639Sgblack@eecs.umich.edu        if (isSnan(op1) || isSnan(op2))
10827639Sgblack@eecs.umich.edu            return 2.0;
10837639Sgblack@eecs.umich.edu        return (op1 == op2) ? 0.0 : 1.0;
10847639Sgblack@eecs.umich.edu    }
10857639Sgblack@eecs.umich.edu
10867639Sgblack@eecs.umich.edu    static float
10877639Sgblack@eecs.umich.edu    vcleFunc(float op1, float op2)
10887639Sgblack@eecs.umich.edu    {
10899517SAli.Saidi@ARM.com        if (std::isnan(op1) || std::isnan(op2))
10907639Sgblack@eecs.umich.edu            return 2.0;
10917639Sgblack@eecs.umich.edu        return (op1 <= op2) ? 0.0 : 1.0;
10927639Sgblack@eecs.umich.edu    }
10937639Sgblack@eecs.umich.edu
10947639Sgblack@eecs.umich.edu    static float
10957639Sgblack@eecs.umich.edu    vcltFunc(float op1, float op2)
10967639Sgblack@eecs.umich.edu    {
10979517SAli.Saidi@ARM.com        if (std::isnan(op1) || std::isnan(op2))
10987639Sgblack@eecs.umich.edu            return 2.0;
10997639Sgblack@eecs.umich.edu        return (op1 < op2) ? 0.0 : 1.0;
11007639Sgblack@eecs.umich.edu    }
11017639Sgblack@eecs.umich.edu
11027639Sgblack@eecs.umich.edu    static float
11037639Sgblack@eecs.umich.edu    vacgtFunc(float op1, float op2)
11047639Sgblack@eecs.umich.edu    {
11059517SAli.Saidi@ARM.com        if (std::isnan(op1) || std::isnan(op2))
11067639Sgblack@eecs.umich.edu            return 2.0;
11077639Sgblack@eecs.umich.edu        return (fabsf(op1) > fabsf(op2)) ? 0.0 : 1.0;
11087639Sgblack@eecs.umich.edu    }
11097639Sgblack@eecs.umich.edu
11107639Sgblack@eecs.umich.edu    static float
11117639Sgblack@eecs.umich.edu    vacgeFunc(float op1, float op2)
11127639Sgblack@eecs.umich.edu    {
11139517SAli.Saidi@ARM.com        if (std::isnan(op1) || std::isnan(op2))
11147639Sgblack@eecs.umich.edu            return 2.0;
11157639Sgblack@eecs.umich.edu        return (fabsf(op1) >= fabsf(op2)) ? 0.0 : 1.0;
11167639Sgblack@eecs.umich.edu    }
11177639Sgblack@eecs.umich.edu}};
11187639Sgblack@eecs.umich.edu
11197639Sgblack@eecs.umich.edulet {{
11207639Sgblack@eecs.umich.edu
11217639Sgblack@eecs.umich.edu    header_output = ""
11227639Sgblack@eecs.umich.edu    exec_output = ""
11237639Sgblack@eecs.umich.edu
11247639Sgblack@eecs.umich.edu    smallUnsignedTypes = ("uint8_t", "uint16_t", "uint32_t")
11257639Sgblack@eecs.umich.edu    unsignedTypes = smallUnsignedTypes + ("uint64_t",)
11267639Sgblack@eecs.umich.edu    smallSignedTypes = ("int8_t", "int16_t", "int32_t")
11277639Sgblack@eecs.umich.edu    signedTypes = smallSignedTypes + ("int64_t",)
11287639Sgblack@eecs.umich.edu    smallTypes = smallUnsignedTypes + smallSignedTypes
11297639Sgblack@eecs.umich.edu    allTypes = unsignedTypes + signedTypes
11307639Sgblack@eecs.umich.edu
11317760SGiacomo.Gabrielli@arm.com    def threeEqualRegInst(name, Name, opClass, types, rCount, op,
11327639Sgblack@eecs.umich.edu                          readDest=False, pairwise=False):
11337639Sgblack@eecs.umich.edu        global header_output, exec_output
11347640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
11357639Sgblack@eecs.umich.edu        RegVect srcReg1, srcReg2, destReg;
11367639Sgblack@eecs.umich.edu        '''
11377639Sgblack@eecs.umich.edu        for reg in range(rCount):
11387639Sgblack@eecs.umich.edu            eWalkCode += '''
11398588Sgblack@eecs.umich.edu                srcReg1.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);
11408588Sgblack@eecs.umich.edu                srcReg2.regs[%(reg)d] = htog(FpOp2P%(reg)d_uw);
11417639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
11427639Sgblack@eecs.umich.edu            if readDest:
11437639Sgblack@eecs.umich.edu                eWalkCode += '''
11448588Sgblack@eecs.umich.edu                    destReg.regs[%(reg)d] = htog(FpDestP%(reg)d_uw);
11457639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
11467639Sgblack@eecs.umich.edu        readDestCode = ''
11477639Sgblack@eecs.umich.edu        if readDest:
11487639Sgblack@eecs.umich.edu            readDestCode = 'destElem = gtoh(destReg.elements[i]);'
11497639Sgblack@eecs.umich.edu        if pairwise:
11507639Sgblack@eecs.umich.edu            eWalkCode += '''
11517639Sgblack@eecs.umich.edu            for (unsigned i = 0; i < eCount; i++) {
11527639Sgblack@eecs.umich.edu                Element srcElem1 = gtoh(2 * i < eCount ?
11537639Sgblack@eecs.umich.edu                                        srcReg1.elements[2 * i] :
11547639Sgblack@eecs.umich.edu                                        srcReg2.elements[2 * i - eCount]);
11557639Sgblack@eecs.umich.edu                Element srcElem2 = gtoh(2 * i < eCount ?
11567639Sgblack@eecs.umich.edu                                        srcReg1.elements[2 * i + 1] :
11577639Sgblack@eecs.umich.edu                                        srcReg2.elements[2 * i + 1 - eCount]);
11587639Sgblack@eecs.umich.edu                Element destElem;
11597639Sgblack@eecs.umich.edu                %(readDest)s
11607639Sgblack@eecs.umich.edu                %(op)s
11617639Sgblack@eecs.umich.edu                destReg.elements[i] = htog(destElem);
11627639Sgblack@eecs.umich.edu            }
11637639Sgblack@eecs.umich.edu            ''' % { "op" : op, "readDest" : readDestCode }
11647639Sgblack@eecs.umich.edu        else:
11657639Sgblack@eecs.umich.edu            eWalkCode += '''
11667639Sgblack@eecs.umich.edu            for (unsigned i = 0; i < eCount; i++) {
11677639Sgblack@eecs.umich.edu                Element srcElem1 = gtoh(srcReg1.elements[i]);
11687639Sgblack@eecs.umich.edu                Element srcElem2 = gtoh(srcReg2.elements[i]);
11697639Sgblack@eecs.umich.edu                Element destElem;
11707639Sgblack@eecs.umich.edu                %(readDest)s
11717639Sgblack@eecs.umich.edu                %(op)s
11727639Sgblack@eecs.umich.edu                destReg.elements[i] = htog(destElem);
11737639Sgblack@eecs.umich.edu            }
11747639Sgblack@eecs.umich.edu            ''' % { "op" : op, "readDest" : readDestCode }
11757639Sgblack@eecs.umich.edu        for reg in range(rCount):
11767639Sgblack@eecs.umich.edu            eWalkCode += '''
11778588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
11787639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
11797639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
11807639Sgblack@eecs.umich.edu                            "RegRegRegOp",
11817639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
11827639Sgblack@eecs.umich.edu                              "r_count": rCount,
11837760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
11847760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
11857639Sgblack@eecs.umich.edu        header_output += NeonRegRegRegOpDeclare.subst(iop)
11867639Sgblack@eecs.umich.edu        exec_output += NeonEqualRegExecute.subst(iop)
11877639Sgblack@eecs.umich.edu        for type in types:
11887639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
11897639Sgblack@eecs.umich.edu                          "class_name" : Name }
11907639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
11917639Sgblack@eecs.umich.edu
11927760SGiacomo.Gabrielli@arm.com    def threeEqualRegInstFp(name, Name, opClass, types, rCount, op,
11937639Sgblack@eecs.umich.edu                            readDest=False, pairwise=False, toInt=False):
11947639Sgblack@eecs.umich.edu        global header_output, exec_output
11957640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
11967639Sgblack@eecs.umich.edu        typedef FloatReg FloatVect[rCount];
11977639Sgblack@eecs.umich.edu        FloatVect srcRegs1, srcRegs2;
11987639Sgblack@eecs.umich.edu        '''
11997639Sgblack@eecs.umich.edu        if toInt:
12007639Sgblack@eecs.umich.edu            eWalkCode += 'RegVect destRegs;\n'
12017639Sgblack@eecs.umich.edu        else:
12027639Sgblack@eecs.umich.edu            eWalkCode += 'FloatVect destRegs;\n'
12037639Sgblack@eecs.umich.edu        for reg in range(rCount):
12047639Sgblack@eecs.umich.edu            eWalkCode += '''
12057639Sgblack@eecs.umich.edu                srcRegs1[%(reg)d] = FpOp1P%(reg)d;
12067639Sgblack@eecs.umich.edu                srcRegs2[%(reg)d] = FpOp2P%(reg)d;
12077639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
12087639Sgblack@eecs.umich.edu            if readDest:
12097639Sgblack@eecs.umich.edu                if toInt:
12107639Sgblack@eecs.umich.edu                    eWalkCode += '''
12117639Sgblack@eecs.umich.edu                        destRegs.regs[%(reg)d] = FpDestP%(reg)d.bits;
12127639Sgblack@eecs.umich.edu                    ''' % { "reg" : reg }
12137639Sgblack@eecs.umich.edu                else:
12147639Sgblack@eecs.umich.edu                    eWalkCode += '''
12157639Sgblack@eecs.umich.edu                        destRegs[%(reg)d] = FpDestP%(reg)d;
12167639Sgblack@eecs.umich.edu                    ''' % { "reg" : reg }
12177639Sgblack@eecs.umich.edu        readDestCode = ''
12187639Sgblack@eecs.umich.edu        if readDest:
12197639Sgblack@eecs.umich.edu            readDestCode = 'destReg = destRegs[r];'
12207639Sgblack@eecs.umich.edu        destType = 'FloatReg'
12217639Sgblack@eecs.umich.edu        writeDest = 'destRegs[r] = destReg;'
12227639Sgblack@eecs.umich.edu        if toInt:
12237639Sgblack@eecs.umich.edu            destType = 'FloatRegBits'
12247639Sgblack@eecs.umich.edu            writeDest = 'destRegs.regs[r] = destReg;'
12257639Sgblack@eecs.umich.edu        if pairwise:
12267639Sgblack@eecs.umich.edu            eWalkCode += '''
12277639Sgblack@eecs.umich.edu            for (unsigned r = 0; r < rCount; r++) {
12287639Sgblack@eecs.umich.edu                FloatReg srcReg1 = (2 * r < rCount) ?
12297639Sgblack@eecs.umich.edu                    srcRegs1[2 * r] : srcRegs2[2 * r - rCount];
12307639Sgblack@eecs.umich.edu                FloatReg srcReg2 = (2 * r < rCount) ?
12317639Sgblack@eecs.umich.edu                    srcRegs1[2 * r + 1] : srcRegs2[2 * r + 1 - rCount];
12327639Sgblack@eecs.umich.edu                %(destType)s destReg;
12337639Sgblack@eecs.umich.edu                %(readDest)s
12347639Sgblack@eecs.umich.edu                %(op)s
12357639Sgblack@eecs.umich.edu                %(writeDest)s
12367639Sgblack@eecs.umich.edu            }
12377639Sgblack@eecs.umich.edu            ''' % { "op" : op,
12387639Sgblack@eecs.umich.edu                    "readDest" : readDestCode,
12397639Sgblack@eecs.umich.edu                    "destType" : destType,
12407639Sgblack@eecs.umich.edu                    "writeDest" : writeDest }
12417639Sgblack@eecs.umich.edu        else:
12427639Sgblack@eecs.umich.edu            eWalkCode += '''
12437639Sgblack@eecs.umich.edu            for (unsigned r = 0; r < rCount; r++) {
12447639Sgblack@eecs.umich.edu                FloatReg srcReg1 = srcRegs1[r];
12457639Sgblack@eecs.umich.edu                FloatReg srcReg2 = srcRegs2[r];
12467639Sgblack@eecs.umich.edu                %(destType)s destReg;
12477639Sgblack@eecs.umich.edu                %(readDest)s
12487639Sgblack@eecs.umich.edu                %(op)s
12497639Sgblack@eecs.umich.edu                %(writeDest)s
12507639Sgblack@eecs.umich.edu            }
12517639Sgblack@eecs.umich.edu            ''' % { "op" : op,
12527639Sgblack@eecs.umich.edu                    "readDest" : readDestCode,
12537639Sgblack@eecs.umich.edu                    "destType" : destType,
12547639Sgblack@eecs.umich.edu                    "writeDest" : writeDest }
12557639Sgblack@eecs.umich.edu        for reg in range(rCount):
12567639Sgblack@eecs.umich.edu            if toInt:
12577639Sgblack@eecs.umich.edu                eWalkCode += '''
12588588Sgblack@eecs.umich.edu                FpDestP%(reg)d_uw = destRegs.regs[%(reg)d];
12597639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
12607639Sgblack@eecs.umich.edu            else:
12617639Sgblack@eecs.umich.edu                eWalkCode += '''
12627639Sgblack@eecs.umich.edu                FpDestP%(reg)d = destRegs[%(reg)d];
12637639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
12647639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
12657639Sgblack@eecs.umich.edu                            "FpRegRegRegOp",
12667639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
12677639Sgblack@eecs.umich.edu                              "r_count": rCount,
12687760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
12697760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
12707639Sgblack@eecs.umich.edu        header_output += NeonRegRegRegOpDeclare.subst(iop)
12717639Sgblack@eecs.umich.edu        exec_output += NeonEqualRegExecute.subst(iop)
12727639Sgblack@eecs.umich.edu        for type in types:
12737639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
12747639Sgblack@eecs.umich.edu                          "class_name" : Name }
12757639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
12767639Sgblack@eecs.umich.edu
12777760SGiacomo.Gabrielli@arm.com    def threeUnequalRegInst(name, Name, opClass, types, op,
12787639Sgblack@eecs.umich.edu                            bigSrc1, bigSrc2, bigDest, readDest):
12797639Sgblack@eecs.umich.edu        global header_output, exec_output
12807639Sgblack@eecs.umich.edu        src1Cnt = src2Cnt = destCnt = 2
12817639Sgblack@eecs.umich.edu        src1Prefix = src2Prefix = destPrefix = ''
12827639Sgblack@eecs.umich.edu        if bigSrc1:
12837639Sgblack@eecs.umich.edu            src1Cnt = 4
12847639Sgblack@eecs.umich.edu            src1Prefix = 'Big'
12857639Sgblack@eecs.umich.edu        if bigSrc2:
12867639Sgblack@eecs.umich.edu            src2Cnt = 4
12877639Sgblack@eecs.umich.edu            src2Prefix = 'Big'
12887639Sgblack@eecs.umich.edu        if bigDest:
12897639Sgblack@eecs.umich.edu            destCnt = 4
12907639Sgblack@eecs.umich.edu            destPrefix = 'Big'
12917640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
12927639Sgblack@eecs.umich.edu            %sRegVect srcReg1;
12937639Sgblack@eecs.umich.edu            %sRegVect srcReg2;
12947639Sgblack@eecs.umich.edu            %sRegVect destReg;
12957639Sgblack@eecs.umich.edu        ''' % (src1Prefix, src2Prefix, destPrefix)
12967639Sgblack@eecs.umich.edu        for reg in range(src1Cnt):
12977639Sgblack@eecs.umich.edu            eWalkCode += '''
12988588Sgblack@eecs.umich.edu                srcReg1.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);
12997639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
13007639Sgblack@eecs.umich.edu        for reg in range(src2Cnt):
13017639Sgblack@eecs.umich.edu            eWalkCode += '''
13028588Sgblack@eecs.umich.edu                srcReg2.regs[%(reg)d] = htog(FpOp2P%(reg)d_uw);
13037639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
13047639Sgblack@eecs.umich.edu        if readDest:
13057639Sgblack@eecs.umich.edu            for reg in range(destCnt):
13067639Sgblack@eecs.umich.edu                eWalkCode += '''
13078588Sgblack@eecs.umich.edu                    destReg.regs[%(reg)d] = htog(FpDestP%(reg)d_uw);
13087639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
13097639Sgblack@eecs.umich.edu        readDestCode = ''
13107639Sgblack@eecs.umich.edu        if readDest:
13117639Sgblack@eecs.umich.edu            readDestCode = 'destElem = gtoh(destReg.elements[i]);'
13127639Sgblack@eecs.umich.edu        eWalkCode += '''
13137639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount; i++) {
13147639Sgblack@eecs.umich.edu            %(src1Prefix)sElement srcElem1 = gtoh(srcReg1.elements[i]);
13157639Sgblack@eecs.umich.edu            %(src1Prefix)sElement srcElem2 = gtoh(srcReg2.elements[i]);
13167639Sgblack@eecs.umich.edu            %(destPrefix)sElement destElem;
13177639Sgblack@eecs.umich.edu            %(readDest)s
13187639Sgblack@eecs.umich.edu            %(op)s
13197639Sgblack@eecs.umich.edu            destReg.elements[i] = htog(destElem);
13207639Sgblack@eecs.umich.edu        }
13217639Sgblack@eecs.umich.edu        ''' % { "op" : op, "readDest" : readDestCode,
13227639Sgblack@eecs.umich.edu                "src1Prefix" : src1Prefix, "src2Prefix" : src2Prefix,
13237639Sgblack@eecs.umich.edu                "destPrefix" : destPrefix }
13247639Sgblack@eecs.umich.edu        for reg in range(destCnt):
13257639Sgblack@eecs.umich.edu            eWalkCode += '''
13268588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
13277639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
13287639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
13297639Sgblack@eecs.umich.edu                            "RegRegRegOp",
13307639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
13317639Sgblack@eecs.umich.edu                              "r_count": 2,
13327760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
13337760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
13347639Sgblack@eecs.umich.edu        header_output += NeonRegRegRegOpDeclare.subst(iop)
13357639Sgblack@eecs.umich.edu        exec_output += NeonUnequalRegExecute.subst(iop)
13367639Sgblack@eecs.umich.edu        for type in types:
13377639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
13387639Sgblack@eecs.umich.edu                          "class_name" : Name }
13397639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
13407639Sgblack@eecs.umich.edu
13417760SGiacomo.Gabrielli@arm.com    def threeRegNarrowInst(name, Name, opClass, types, op, readDest=False):
13427760SGiacomo.Gabrielli@arm.com        threeUnequalRegInst(name, Name, opClass, types, op,
13437639Sgblack@eecs.umich.edu                            True, True, False, readDest)
13447639Sgblack@eecs.umich.edu
13457760SGiacomo.Gabrielli@arm.com    def threeRegLongInst(name, Name, opClass, types, op, readDest=False):
13467760SGiacomo.Gabrielli@arm.com        threeUnequalRegInst(name, Name, opClass, types, op,
13477639Sgblack@eecs.umich.edu                            False, False, True, readDest)
13487639Sgblack@eecs.umich.edu
13497760SGiacomo.Gabrielli@arm.com    def threeRegWideInst(name, Name, opClass, types, op, readDest=False):
13507760SGiacomo.Gabrielli@arm.com        threeUnequalRegInst(name, Name, opClass, types, op,
13517639Sgblack@eecs.umich.edu                            True, False, True, readDest)
13527639Sgblack@eecs.umich.edu
13537760SGiacomo.Gabrielli@arm.com    def twoEqualRegInst(name, Name, opClass, types, rCount, op, readDest=False):
13547639Sgblack@eecs.umich.edu        global header_output, exec_output
13557640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
13567639Sgblack@eecs.umich.edu        RegVect srcReg1, srcReg2, destReg;
13577639Sgblack@eecs.umich.edu        '''
13587639Sgblack@eecs.umich.edu        for reg in range(rCount):
13597639Sgblack@eecs.umich.edu            eWalkCode += '''
13608588Sgblack@eecs.umich.edu                srcReg1.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);
13618588Sgblack@eecs.umich.edu                srcReg2.regs[%(reg)d] = htog(FpOp2P%(reg)d_uw);
13627639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
13637639Sgblack@eecs.umich.edu            if readDest:
13647639Sgblack@eecs.umich.edu                eWalkCode += '''
13658588Sgblack@eecs.umich.edu                    destReg.regs[%(reg)d] = htog(FpDestP%(reg)d_uw);
13667639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
13677639Sgblack@eecs.umich.edu        readDestCode = ''
13687639Sgblack@eecs.umich.edu        if readDest:
13697639Sgblack@eecs.umich.edu            readDestCode = 'destElem = gtoh(destReg.elements[i]);'
13707639Sgblack@eecs.umich.edu        eWalkCode += '''
13717853SMatt.Horsnell@ARM.com        if (imm < 0 && imm >= eCount) {
137210037SARM gem5 Developers            fault = new UndefinedInstruction(machInst, false, mnemonic);
13737853SMatt.Horsnell@ARM.com        } else {
13747853SMatt.Horsnell@ARM.com            for (unsigned i = 0; i < eCount; i++) {
13757853SMatt.Horsnell@ARM.com                Element srcElem1 = gtoh(srcReg1.elements[i]);
13767853SMatt.Horsnell@ARM.com                Element srcElem2 = gtoh(srcReg2.elements[imm]);
13777853SMatt.Horsnell@ARM.com                Element destElem;
13787853SMatt.Horsnell@ARM.com                %(readDest)s
13797853SMatt.Horsnell@ARM.com                %(op)s
13807853SMatt.Horsnell@ARM.com                destReg.elements[i] = htog(destElem);
13817853SMatt.Horsnell@ARM.com            }
13827639Sgblack@eecs.umich.edu        }
13837639Sgblack@eecs.umich.edu        ''' % { "op" : op, "readDest" : readDestCode }
13847639Sgblack@eecs.umich.edu        for reg in range(rCount):
13857639Sgblack@eecs.umich.edu            eWalkCode += '''
13868588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
13877639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
13887639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
13897639Sgblack@eecs.umich.edu                            "RegRegRegImmOp",
13907639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
13917639Sgblack@eecs.umich.edu                              "r_count": rCount,
13927760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
13937760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
13947639Sgblack@eecs.umich.edu        header_output += NeonRegRegRegImmOpDeclare.subst(iop)
13957639Sgblack@eecs.umich.edu        exec_output += NeonEqualRegExecute.subst(iop)
13967639Sgblack@eecs.umich.edu        for type in types:
13977639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
13987639Sgblack@eecs.umich.edu                          "class_name" : Name }
13997639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
14007639Sgblack@eecs.umich.edu
14017760SGiacomo.Gabrielli@arm.com    def twoRegLongInst(name, Name, opClass, types, op, readDest=False):
14027639Sgblack@eecs.umich.edu        global header_output, exec_output
14037639Sgblack@eecs.umich.edu        rCount = 2
14047640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
14057639Sgblack@eecs.umich.edu        RegVect srcReg1, srcReg2;
14067639Sgblack@eecs.umich.edu        BigRegVect destReg;
14077639Sgblack@eecs.umich.edu        '''
14087639Sgblack@eecs.umich.edu        for reg in range(rCount):
14097639Sgblack@eecs.umich.edu            eWalkCode += '''
14108588Sgblack@eecs.umich.edu                srcReg1.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);
14118588Sgblack@eecs.umich.edu                srcReg2.regs[%(reg)d] = htog(FpOp2P%(reg)d_uw);;
14127639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
14137639Sgblack@eecs.umich.edu        if readDest:
14147639Sgblack@eecs.umich.edu            for reg in range(2 * rCount):
14157639Sgblack@eecs.umich.edu                eWalkCode += '''
14168588Sgblack@eecs.umich.edu                    destReg.regs[%(reg)d] = htog(FpDestP%(reg)d_uw);
14177639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
14187639Sgblack@eecs.umich.edu        readDestCode = ''
14197639Sgblack@eecs.umich.edu        if readDest:
14207639Sgblack@eecs.umich.edu            readDestCode = 'destElem = gtoh(destReg.elements[i]);'
14217639Sgblack@eecs.umich.edu        eWalkCode += '''
14227853SMatt.Horsnell@ARM.com        if (imm < 0 && imm >= eCount) {
142310037SARM gem5 Developers            fault = new UndefinedInstruction(machInst, false, mnemonic);
14247853SMatt.Horsnell@ARM.com        } else {
14257853SMatt.Horsnell@ARM.com            for (unsigned i = 0; i < eCount; i++) {
14267853SMatt.Horsnell@ARM.com                Element srcElem1 = gtoh(srcReg1.elements[i]);
14277853SMatt.Horsnell@ARM.com                Element srcElem2 = gtoh(srcReg2.elements[imm]);
14287853SMatt.Horsnell@ARM.com                BigElement destElem;
14297853SMatt.Horsnell@ARM.com                %(readDest)s
14307853SMatt.Horsnell@ARM.com                %(op)s
14317853SMatt.Horsnell@ARM.com                destReg.elements[i] = htog(destElem);
14327853SMatt.Horsnell@ARM.com            }
14337639Sgblack@eecs.umich.edu        }
14347639Sgblack@eecs.umich.edu        ''' % { "op" : op, "readDest" : readDestCode }
14357639Sgblack@eecs.umich.edu        for reg in range(2 * rCount):
14367639Sgblack@eecs.umich.edu            eWalkCode += '''
14378588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
14387639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
14397639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
14407639Sgblack@eecs.umich.edu                            "RegRegRegImmOp",
14417639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
14427639Sgblack@eecs.umich.edu                              "r_count": rCount,
14437760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
14447760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
14457639Sgblack@eecs.umich.edu        header_output += NeonRegRegRegImmOpDeclare.subst(iop)
14467639Sgblack@eecs.umich.edu        exec_output += NeonUnequalRegExecute.subst(iop)
14477639Sgblack@eecs.umich.edu        for type in types:
14487639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
14497639Sgblack@eecs.umich.edu                          "class_name" : Name }
14507639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
14517639Sgblack@eecs.umich.edu
14527760SGiacomo.Gabrielli@arm.com    def twoEqualRegInstFp(name, Name, opClass, types, rCount, op, readDest=False):
14537639Sgblack@eecs.umich.edu        global header_output, exec_output
14547640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
14557639Sgblack@eecs.umich.edu        typedef FloatReg FloatVect[rCount];
14567639Sgblack@eecs.umich.edu        FloatVect srcRegs1, srcRegs2, destRegs;
14577639Sgblack@eecs.umich.edu        '''
14587639Sgblack@eecs.umich.edu        for reg in range(rCount):
14597639Sgblack@eecs.umich.edu            eWalkCode += '''
14607639Sgblack@eecs.umich.edu                srcRegs1[%(reg)d] = FpOp1P%(reg)d;
14617639Sgblack@eecs.umich.edu                srcRegs2[%(reg)d] = FpOp2P%(reg)d;
14627639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
14637639Sgblack@eecs.umich.edu            if readDest:
14647639Sgblack@eecs.umich.edu                eWalkCode += '''
14657639Sgblack@eecs.umich.edu                    destRegs[%(reg)d] = FpDestP%(reg)d;
14667639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
14677639Sgblack@eecs.umich.edu        readDestCode = ''
14687639Sgblack@eecs.umich.edu        if readDest:
14697639Sgblack@eecs.umich.edu            readDestCode = 'destReg = destRegs[i];'
14707639Sgblack@eecs.umich.edu        eWalkCode += '''
14717853SMatt.Horsnell@ARM.com        if (imm < 0 && imm >= eCount) {
147210037SARM gem5 Developers            fault = new UndefinedInstruction(machInst, false, mnemonic);
14737853SMatt.Horsnell@ARM.com        } else {
14747853SMatt.Horsnell@ARM.com            for (unsigned i = 0; i < rCount; i++) {
14757853SMatt.Horsnell@ARM.com                FloatReg srcReg1 = srcRegs1[i];
14767853SMatt.Horsnell@ARM.com                FloatReg srcReg2 = srcRegs2[imm];
14777853SMatt.Horsnell@ARM.com                FloatReg destReg;
14787853SMatt.Horsnell@ARM.com                %(readDest)s
14797853SMatt.Horsnell@ARM.com                %(op)s
14807853SMatt.Horsnell@ARM.com                destRegs[i] = destReg;
14817853SMatt.Horsnell@ARM.com            }
14827639Sgblack@eecs.umich.edu        }
14837639Sgblack@eecs.umich.edu        ''' % { "op" : op, "readDest" : readDestCode }
14847639Sgblack@eecs.umich.edu        for reg in range(rCount):
14857639Sgblack@eecs.umich.edu            eWalkCode += '''
14867639Sgblack@eecs.umich.edu            FpDestP%(reg)d = destRegs[%(reg)d];
14877639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
14887639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
14897639Sgblack@eecs.umich.edu                            "FpRegRegRegImmOp",
14907639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
14917639Sgblack@eecs.umich.edu                              "r_count": rCount,
14927760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
14937760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
14947639Sgblack@eecs.umich.edu        header_output += NeonRegRegRegImmOpDeclare.subst(iop)
14957639Sgblack@eecs.umich.edu        exec_output += NeonEqualRegExecute.subst(iop)
14967639Sgblack@eecs.umich.edu        for type in types:
14977639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
14987639Sgblack@eecs.umich.edu                          "class_name" : Name }
14997639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
15007639Sgblack@eecs.umich.edu
15017760SGiacomo.Gabrielli@arm.com    def twoRegShiftInst(name, Name, opClass, types, rCount, op,
15027639Sgblack@eecs.umich.edu            readDest=False, toInt=False, fromInt=False):
15037639Sgblack@eecs.umich.edu        global header_output, exec_output
15047640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
15057639Sgblack@eecs.umich.edu        RegVect srcRegs1, destRegs;
15067639Sgblack@eecs.umich.edu        '''
15077639Sgblack@eecs.umich.edu        for reg in range(rCount):
15087639Sgblack@eecs.umich.edu            eWalkCode += '''
15098588Sgblack@eecs.umich.edu                srcRegs1.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);
15107639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
15117639Sgblack@eecs.umich.edu            if readDest:
15127639Sgblack@eecs.umich.edu                eWalkCode += '''
15138588Sgblack@eecs.umich.edu                    destRegs.regs[%(reg)d] = htog(FpDestP%(reg)d_uw);
15147639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
15157639Sgblack@eecs.umich.edu        readDestCode = ''
15167639Sgblack@eecs.umich.edu        if readDest:
15177639Sgblack@eecs.umich.edu            readDestCode = 'destElem = gtoh(destRegs.elements[i]);'
15187639Sgblack@eecs.umich.edu            if toInt:
15197639Sgblack@eecs.umich.edu                readDestCode = 'destReg = gtoh(destRegs.regs[i]);'
15207639Sgblack@eecs.umich.edu        readOpCode = 'Element srcElem1 = gtoh(srcRegs1.elements[i]);'
15217639Sgblack@eecs.umich.edu        if fromInt:
15227639Sgblack@eecs.umich.edu            readOpCode = 'FloatRegBits srcReg1 = gtoh(srcRegs1.regs[i]);'
15237639Sgblack@eecs.umich.edu        declDest = 'Element destElem;'
15247639Sgblack@eecs.umich.edu        writeDestCode = 'destRegs.elements[i] = htog(destElem);'
15257639Sgblack@eecs.umich.edu        if toInt:
15267639Sgblack@eecs.umich.edu            declDest = 'FloatRegBits destReg;'
15277639Sgblack@eecs.umich.edu            writeDestCode = 'destRegs.regs[i] = htog(destReg);'
15287639Sgblack@eecs.umich.edu        eWalkCode += '''
15297639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount; i++) {
15307639Sgblack@eecs.umich.edu            %(readOp)s
15317639Sgblack@eecs.umich.edu            %(declDest)s
15327639Sgblack@eecs.umich.edu            %(readDest)s
15337639Sgblack@eecs.umich.edu            %(op)s
15347639Sgblack@eecs.umich.edu            %(writeDest)s
15357639Sgblack@eecs.umich.edu        }
15367639Sgblack@eecs.umich.edu        ''' % { "readOp" : readOpCode,
15377639Sgblack@eecs.umich.edu                "declDest" : declDest,
15387639Sgblack@eecs.umich.edu                "readDest" : readDestCode,
15397639Sgblack@eecs.umich.edu                "op" : op,
15407639Sgblack@eecs.umich.edu                "writeDest" : writeDestCode }
15417639Sgblack@eecs.umich.edu        for reg in range(rCount):
15427639Sgblack@eecs.umich.edu            eWalkCode += '''
15438588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destRegs.regs[%(reg)d]);
15447639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
15457639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
15467639Sgblack@eecs.umich.edu                            "RegRegImmOp",
15477639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
15487639Sgblack@eecs.umich.edu                              "r_count": rCount,
15497760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
15507760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
15517639Sgblack@eecs.umich.edu        header_output += NeonRegRegImmOpDeclare.subst(iop)
15527639Sgblack@eecs.umich.edu        exec_output += NeonEqualRegExecute.subst(iop)
15537639Sgblack@eecs.umich.edu        for type in types:
15547639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
15557639Sgblack@eecs.umich.edu                          "class_name" : Name }
15567639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
15577639Sgblack@eecs.umich.edu
15587760SGiacomo.Gabrielli@arm.com    def twoRegNarrowShiftInst(name, Name, opClass, types, op, readDest=False):
15597639Sgblack@eecs.umich.edu        global header_output, exec_output
15607640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
15617639Sgblack@eecs.umich.edu        BigRegVect srcReg1;
15627639Sgblack@eecs.umich.edu        RegVect destReg;
15637639Sgblack@eecs.umich.edu        '''
15647639Sgblack@eecs.umich.edu        for reg in range(4):
15657639Sgblack@eecs.umich.edu            eWalkCode += '''
15668588Sgblack@eecs.umich.edu                srcReg1.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);
15677639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
15687639Sgblack@eecs.umich.edu        if readDest:
15697639Sgblack@eecs.umich.edu            for reg in range(2):
15707639Sgblack@eecs.umich.edu                eWalkCode += '''
15718588Sgblack@eecs.umich.edu                    destReg.regs[%(reg)d] = htog(FpDestP%(reg)d_uw);
15727639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
15737639Sgblack@eecs.umich.edu        readDestCode = ''
15747639Sgblack@eecs.umich.edu        if readDest:
15757639Sgblack@eecs.umich.edu            readDestCode = 'destElem = gtoh(destReg.elements[i]);'
15767639Sgblack@eecs.umich.edu        eWalkCode += '''
15777639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount; i++) {
15787639Sgblack@eecs.umich.edu            BigElement srcElem1 = gtoh(srcReg1.elements[i]);
15797639Sgblack@eecs.umich.edu            Element destElem;
15807639Sgblack@eecs.umich.edu            %(readDest)s
15817639Sgblack@eecs.umich.edu            %(op)s
15827639Sgblack@eecs.umich.edu            destReg.elements[i] = htog(destElem);
15837639Sgblack@eecs.umich.edu        }
15847639Sgblack@eecs.umich.edu        ''' % { "op" : op, "readDest" : readDestCode }
15857639Sgblack@eecs.umich.edu        for reg in range(2):
15867639Sgblack@eecs.umich.edu            eWalkCode += '''
15878588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
15887639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
15897639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
15907639Sgblack@eecs.umich.edu                            "RegRegImmOp",
15917639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
15927639Sgblack@eecs.umich.edu                              "r_count": 2,
15937760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
15947760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
15957639Sgblack@eecs.umich.edu        header_output += NeonRegRegImmOpDeclare.subst(iop)
15967639Sgblack@eecs.umich.edu        exec_output += NeonUnequalRegExecute.subst(iop)
15977639Sgblack@eecs.umich.edu        for type in types:
15987639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
15997639Sgblack@eecs.umich.edu                          "class_name" : Name }
16007639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
16017639Sgblack@eecs.umich.edu
16027760SGiacomo.Gabrielli@arm.com    def twoRegLongShiftInst(name, Name, opClass, types, op, readDest=False):
16037639Sgblack@eecs.umich.edu        global header_output, exec_output
16047640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
16057639Sgblack@eecs.umich.edu        RegVect srcReg1;
16067639Sgblack@eecs.umich.edu        BigRegVect destReg;
16077639Sgblack@eecs.umich.edu        '''
16087639Sgblack@eecs.umich.edu        for reg in range(2):
16097639Sgblack@eecs.umich.edu            eWalkCode += '''
16108588Sgblack@eecs.umich.edu                srcReg1.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);
16117639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
16127639Sgblack@eecs.umich.edu        if readDest:
16137639Sgblack@eecs.umich.edu            for reg in range(4):
16147639Sgblack@eecs.umich.edu                eWalkCode += '''
16158588Sgblack@eecs.umich.edu                    destReg.regs[%(reg)d] = htog(FpDestP%(reg)d_uw);
16167639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
16177639Sgblack@eecs.umich.edu        readDestCode = ''
16187639Sgblack@eecs.umich.edu        if readDest:
16197639Sgblack@eecs.umich.edu            readDestCode = 'destReg = gtoh(destReg.elements[i]);'
16207639Sgblack@eecs.umich.edu        eWalkCode += '''
16217639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount; i++) {
16227639Sgblack@eecs.umich.edu            Element srcElem1 = gtoh(srcReg1.elements[i]);
16237639Sgblack@eecs.umich.edu            BigElement destElem;
16247639Sgblack@eecs.umich.edu            %(readDest)s
16257639Sgblack@eecs.umich.edu            %(op)s
16267639Sgblack@eecs.umich.edu            destReg.elements[i] = htog(destElem);
16277639Sgblack@eecs.umich.edu        }
16287639Sgblack@eecs.umich.edu        ''' % { "op" : op, "readDest" : readDestCode }
16297639Sgblack@eecs.umich.edu        for reg in range(4):
16307639Sgblack@eecs.umich.edu            eWalkCode += '''
16318588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
16327639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
16337639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
16347639Sgblack@eecs.umich.edu                            "RegRegImmOp",
16357639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
16367639Sgblack@eecs.umich.edu                              "r_count": 2,
16377760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
16387760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
16397639Sgblack@eecs.umich.edu        header_output += NeonRegRegImmOpDeclare.subst(iop)
16407639Sgblack@eecs.umich.edu        exec_output += NeonUnequalRegExecute.subst(iop)
16417639Sgblack@eecs.umich.edu        for type in types:
16427639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
16437639Sgblack@eecs.umich.edu                          "class_name" : Name }
16447639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
16457639Sgblack@eecs.umich.edu
16467760SGiacomo.Gabrielli@arm.com    def twoRegMiscInst(name, Name, opClass, types, rCount, op, readDest=False):
16477639Sgblack@eecs.umich.edu        global header_output, exec_output
16487640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
16497639Sgblack@eecs.umich.edu        RegVect srcReg1, destReg;
16507639Sgblack@eecs.umich.edu        '''
16517639Sgblack@eecs.umich.edu        for reg in range(rCount):
16527639Sgblack@eecs.umich.edu            eWalkCode += '''
16538588Sgblack@eecs.umich.edu                srcReg1.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);
16547639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
16557639Sgblack@eecs.umich.edu            if readDest:
16567639Sgblack@eecs.umich.edu                eWalkCode += '''
16578588Sgblack@eecs.umich.edu                    destReg.regs[%(reg)d] = htog(FpDestP%(reg)d_uw);
16587639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
16597639Sgblack@eecs.umich.edu        readDestCode = ''
16607639Sgblack@eecs.umich.edu        if readDest:
16617639Sgblack@eecs.umich.edu            readDestCode = 'destElem = gtoh(destReg.elements[i]);'
16627639Sgblack@eecs.umich.edu        eWalkCode += '''
16637639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount; i++) {
16647639Sgblack@eecs.umich.edu            unsigned j = i;
16657639Sgblack@eecs.umich.edu            Element srcElem1 = gtoh(srcReg1.elements[i]);
16667639Sgblack@eecs.umich.edu            Element destElem;
16677639Sgblack@eecs.umich.edu            %(readDest)s
16687639Sgblack@eecs.umich.edu            %(op)s
16697639Sgblack@eecs.umich.edu            destReg.elements[j] = htog(destElem);
16707639Sgblack@eecs.umich.edu        }
16717639Sgblack@eecs.umich.edu        ''' % { "op" : op, "readDest" : readDestCode }
16727639Sgblack@eecs.umich.edu        for reg in range(rCount):
16737639Sgblack@eecs.umich.edu            eWalkCode += '''
16748588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
16757639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
16767639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
16777639Sgblack@eecs.umich.edu                            "RegRegOp",
16787639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
16797639Sgblack@eecs.umich.edu                              "r_count": rCount,
16807760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
16817760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
16827639Sgblack@eecs.umich.edu        header_output += NeonRegRegOpDeclare.subst(iop)
16837639Sgblack@eecs.umich.edu        exec_output += NeonEqualRegExecute.subst(iop)
16847639Sgblack@eecs.umich.edu        for type in types:
16857639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
16867639Sgblack@eecs.umich.edu                          "class_name" : Name }
16877639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
16887639Sgblack@eecs.umich.edu
16897760SGiacomo.Gabrielli@arm.com    def twoRegMiscScInst(name, Name, opClass, types, rCount, op, readDest=False):
16907639Sgblack@eecs.umich.edu        global header_output, exec_output
16917640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
16927639Sgblack@eecs.umich.edu        RegVect srcReg1, destReg;
16937639Sgblack@eecs.umich.edu        '''
16947639Sgblack@eecs.umich.edu        for reg in range(rCount):
16957639Sgblack@eecs.umich.edu            eWalkCode += '''
16968588Sgblack@eecs.umich.edu                srcReg1.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);
16977639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
16987639Sgblack@eecs.umich.edu            if readDest:
16997639Sgblack@eecs.umich.edu                eWalkCode += '''
17008588Sgblack@eecs.umich.edu                    destReg.regs[%(reg)d] = htog(FpDestP%(reg)d_uw);
17017639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
17027639Sgblack@eecs.umich.edu        readDestCode = ''
17037639Sgblack@eecs.umich.edu        if readDest:
17047639Sgblack@eecs.umich.edu            readDestCode = 'destElem = gtoh(destReg.elements[i]);'
17057639Sgblack@eecs.umich.edu        eWalkCode += '''
17067639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount; i++) {
17077639Sgblack@eecs.umich.edu            Element srcElem1 = gtoh(srcReg1.elements[imm]);
17087639Sgblack@eecs.umich.edu            Element destElem;
17097639Sgblack@eecs.umich.edu            %(readDest)s
17107639Sgblack@eecs.umich.edu            %(op)s
17117639Sgblack@eecs.umich.edu            destReg.elements[i] = htog(destElem);
17127639Sgblack@eecs.umich.edu        }
17137639Sgblack@eecs.umich.edu        ''' % { "op" : op, "readDest" : readDestCode }
17147639Sgblack@eecs.umich.edu        for reg in range(rCount):
17157639Sgblack@eecs.umich.edu            eWalkCode += '''
17168588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
17177639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
17187639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
17197639Sgblack@eecs.umich.edu                            "RegRegImmOp",
17207639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
17217639Sgblack@eecs.umich.edu                              "r_count": rCount,
17227760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
17237760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
17247639Sgblack@eecs.umich.edu        header_output += NeonRegRegImmOpDeclare.subst(iop)
17257639Sgblack@eecs.umich.edu        exec_output += NeonEqualRegExecute.subst(iop)
17267639Sgblack@eecs.umich.edu        for type in types:
17277639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
17287639Sgblack@eecs.umich.edu                          "class_name" : Name }
17297639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
17307639Sgblack@eecs.umich.edu
17317760SGiacomo.Gabrielli@arm.com    def twoRegMiscScramble(name, Name, opClass, types, rCount, op, readDest=False):
17327639Sgblack@eecs.umich.edu        global header_output, exec_output
17337640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
17347639Sgblack@eecs.umich.edu        RegVect srcReg1, destReg;
17357639Sgblack@eecs.umich.edu        '''
17367639Sgblack@eecs.umich.edu        for reg in range(rCount):
17377639Sgblack@eecs.umich.edu            eWalkCode += '''
17388588Sgblack@eecs.umich.edu                srcReg1.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);
17398588Sgblack@eecs.umich.edu                destReg.regs[%(reg)d] = htog(FpDestP%(reg)d_uw);
17407639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
17417639Sgblack@eecs.umich.edu            if readDest:
17427639Sgblack@eecs.umich.edu                eWalkCode += '''
17437639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
17447639Sgblack@eecs.umich.edu        readDestCode = ''
17457639Sgblack@eecs.umich.edu        if readDest:
17467639Sgblack@eecs.umich.edu            readDestCode = 'destElem = gtoh(destReg.elements[i]);'
17477639Sgblack@eecs.umich.edu        eWalkCode += op
17487639Sgblack@eecs.umich.edu        for reg in range(rCount):
17497639Sgblack@eecs.umich.edu            eWalkCode += '''
17508588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
17518588Sgblack@eecs.umich.edu            FpOp1P%(reg)d_uw = gtoh(srcReg1.regs[%(reg)d]);
17527639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
17537639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
17547639Sgblack@eecs.umich.edu                            "RegRegOp",
17557639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
17567639Sgblack@eecs.umich.edu                              "r_count": rCount,
17577760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
17587760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
17597639Sgblack@eecs.umich.edu        header_output += NeonRegRegOpDeclare.subst(iop)
17607639Sgblack@eecs.umich.edu        exec_output += NeonEqualRegExecute.subst(iop)
17617639Sgblack@eecs.umich.edu        for type in types:
17627639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
17637639Sgblack@eecs.umich.edu                          "class_name" : Name }
17647639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
17657639Sgblack@eecs.umich.edu
17667760SGiacomo.Gabrielli@arm.com    def twoRegMiscInstFp(name, Name, opClass, types, rCount, op,
17677639Sgblack@eecs.umich.edu            readDest=False, toInt=False):
17687639Sgblack@eecs.umich.edu        global header_output, exec_output
17697640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
17707639Sgblack@eecs.umich.edu        typedef FloatReg FloatVect[rCount];
17717639Sgblack@eecs.umich.edu        FloatVect srcRegs1;
17727639Sgblack@eecs.umich.edu        '''
17737639Sgblack@eecs.umich.edu        if toInt:
17747639Sgblack@eecs.umich.edu            eWalkCode += 'RegVect destRegs;\n'
17757639Sgblack@eecs.umich.edu        else:
17767639Sgblack@eecs.umich.edu            eWalkCode += 'FloatVect destRegs;\n'
17777639Sgblack@eecs.umich.edu        for reg in range(rCount):
17787639Sgblack@eecs.umich.edu            eWalkCode += '''
17797639Sgblack@eecs.umich.edu                srcRegs1[%(reg)d] = FpOp1P%(reg)d;
17807639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
17817639Sgblack@eecs.umich.edu            if readDest:
17827639Sgblack@eecs.umich.edu                if toInt:
17837639Sgblack@eecs.umich.edu                    eWalkCode += '''
17847639Sgblack@eecs.umich.edu                        destRegs.regs[%(reg)d] = FpDestP%(reg)d.bits;
17857639Sgblack@eecs.umich.edu                    ''' % { "reg" : reg }
17867639Sgblack@eecs.umich.edu                else:
17877639Sgblack@eecs.umich.edu                    eWalkCode += '''
17887639Sgblack@eecs.umich.edu                        destRegs[%(reg)d] = FpDestP%(reg)d;
17897639Sgblack@eecs.umich.edu                    ''' % { "reg" : reg }
17907639Sgblack@eecs.umich.edu        readDestCode = ''
17917639Sgblack@eecs.umich.edu        if readDest:
17927639Sgblack@eecs.umich.edu            readDestCode = 'destReg = destRegs[i];'
17937639Sgblack@eecs.umich.edu        destType = 'FloatReg'
17947639Sgblack@eecs.umich.edu        writeDest = 'destRegs[r] = destReg;'
17957639Sgblack@eecs.umich.edu        if toInt:
17967639Sgblack@eecs.umich.edu            destType = 'FloatRegBits'
17977639Sgblack@eecs.umich.edu            writeDest = 'destRegs.regs[r] = destReg;'
17987639Sgblack@eecs.umich.edu        eWalkCode += '''
17997639Sgblack@eecs.umich.edu        for (unsigned r = 0; r < rCount; r++) {
18007639Sgblack@eecs.umich.edu            FloatReg srcReg1 = srcRegs1[r];
18017639Sgblack@eecs.umich.edu            %(destType)s destReg;
18027639Sgblack@eecs.umich.edu            %(readDest)s
18037639Sgblack@eecs.umich.edu            %(op)s
18047639Sgblack@eecs.umich.edu            %(writeDest)s
18057639Sgblack@eecs.umich.edu        }
18067639Sgblack@eecs.umich.edu        ''' % { "op" : op,
18077639Sgblack@eecs.umich.edu                "readDest" : readDestCode,
18087639Sgblack@eecs.umich.edu                "destType" : destType,
18097639Sgblack@eecs.umich.edu                "writeDest" : writeDest }
18107639Sgblack@eecs.umich.edu        for reg in range(rCount):
18117639Sgblack@eecs.umich.edu            if toInt:
18127639Sgblack@eecs.umich.edu                eWalkCode += '''
18138588Sgblack@eecs.umich.edu                FpDestP%(reg)d_uw = destRegs.regs[%(reg)d];
18147639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
18157639Sgblack@eecs.umich.edu            else:
18167639Sgblack@eecs.umich.edu                eWalkCode += '''
18177639Sgblack@eecs.umich.edu                FpDestP%(reg)d = destRegs[%(reg)d];
18187639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
18197639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
18207639Sgblack@eecs.umich.edu                            "FpRegRegOp",
18217639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
18227639Sgblack@eecs.umich.edu                              "r_count": rCount,
18237760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
18247760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
18257639Sgblack@eecs.umich.edu        header_output += NeonRegRegOpDeclare.subst(iop)
18267639Sgblack@eecs.umich.edu        exec_output += NeonEqualRegExecute.subst(iop)
18277639Sgblack@eecs.umich.edu        for type in types:
18287639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
18297639Sgblack@eecs.umich.edu                          "class_name" : Name }
18307639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
18317639Sgblack@eecs.umich.edu
18327760SGiacomo.Gabrielli@arm.com    def twoRegCondenseInst(name, Name, opClass, types, rCount, op, readDest=False):
18337639Sgblack@eecs.umich.edu        global header_output, exec_output
18347640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
18357639Sgblack@eecs.umich.edu        RegVect srcRegs;
18367639Sgblack@eecs.umich.edu        BigRegVect destReg;
18377639Sgblack@eecs.umich.edu        '''
18387639Sgblack@eecs.umich.edu        for reg in range(rCount):
18397639Sgblack@eecs.umich.edu            eWalkCode += '''
18408588Sgblack@eecs.umich.edu                srcRegs.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);
18417639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
18427639Sgblack@eecs.umich.edu            if readDest:
18437639Sgblack@eecs.umich.edu                eWalkCode += '''
18448588Sgblack@eecs.umich.edu                    destReg.regs[%(reg)d] = htog(FpDestP%(reg)d_uw);
18457639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
18467639Sgblack@eecs.umich.edu        readDestCode = ''
18477639Sgblack@eecs.umich.edu        if readDest:
18487639Sgblack@eecs.umich.edu            readDestCode = 'destElem = gtoh(destReg.elements[i]);'
18497639Sgblack@eecs.umich.edu        eWalkCode += '''
18507639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount / 2; i++) {
18517639Sgblack@eecs.umich.edu            Element srcElem1 = gtoh(srcRegs.elements[2 * i]);
18527639Sgblack@eecs.umich.edu            Element srcElem2 = gtoh(srcRegs.elements[2 * i + 1]);
18537639Sgblack@eecs.umich.edu            BigElement destElem;
18547639Sgblack@eecs.umich.edu            %(readDest)s
18557639Sgblack@eecs.umich.edu            %(op)s
18567639Sgblack@eecs.umich.edu            destReg.elements[i] = htog(destElem);
18577639Sgblack@eecs.umich.edu        }
18587639Sgblack@eecs.umich.edu        ''' % { "op" : op, "readDest" : readDestCode }
18597639Sgblack@eecs.umich.edu        for reg in range(rCount):
18607639Sgblack@eecs.umich.edu            eWalkCode += '''
18618588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
18627639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
18637639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
18647639Sgblack@eecs.umich.edu                            "RegRegOp",
18657639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
18667639Sgblack@eecs.umich.edu                              "r_count": rCount,
18677760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
18687760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
18697639Sgblack@eecs.umich.edu        header_output += NeonRegRegOpDeclare.subst(iop)
18707639Sgblack@eecs.umich.edu        exec_output += NeonUnequalRegExecute.subst(iop)
18717639Sgblack@eecs.umich.edu        for type in types:
18727639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
18737639Sgblack@eecs.umich.edu                          "class_name" : Name }
18747639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
18757639Sgblack@eecs.umich.edu
18767760SGiacomo.Gabrielli@arm.com    def twoRegNarrowMiscInst(name, Name, opClass, types, op, readDest=False):
18777639Sgblack@eecs.umich.edu        global header_output, exec_output
18787640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
18797639Sgblack@eecs.umich.edu        BigRegVect srcReg1;
18807639Sgblack@eecs.umich.edu        RegVect destReg;
18817639Sgblack@eecs.umich.edu        '''
18827639Sgblack@eecs.umich.edu        for reg in range(4):
18837639Sgblack@eecs.umich.edu            eWalkCode += '''
18848588Sgblack@eecs.umich.edu                srcReg1.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);
18857639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
18867639Sgblack@eecs.umich.edu        if readDest:
18877639Sgblack@eecs.umich.edu            for reg in range(2):
18887639Sgblack@eecs.umich.edu                eWalkCode += '''
18898588Sgblack@eecs.umich.edu                    destReg.regs[%(reg)d] = htog(FpDestP%(reg)d_uw);
18907639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
18917639Sgblack@eecs.umich.edu        readDestCode = ''
18927639Sgblack@eecs.umich.edu        if readDest:
18937639Sgblack@eecs.umich.edu            readDestCode = 'destElem = gtoh(destReg.elements[i]);'
18947639Sgblack@eecs.umich.edu        eWalkCode += '''
18957639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount; i++) {
18967639Sgblack@eecs.umich.edu            BigElement srcElem1 = gtoh(srcReg1.elements[i]);
18977639Sgblack@eecs.umich.edu            Element destElem;
18987639Sgblack@eecs.umich.edu            %(readDest)s
18997639Sgblack@eecs.umich.edu            %(op)s
19007639Sgblack@eecs.umich.edu            destReg.elements[i] = htog(destElem);
19017639Sgblack@eecs.umich.edu        }
19027639Sgblack@eecs.umich.edu        ''' % { "op" : op, "readDest" : readDestCode }
19037639Sgblack@eecs.umich.edu        for reg in range(2):
19047639Sgblack@eecs.umich.edu            eWalkCode += '''
19058588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
19067639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
19077639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
19087639Sgblack@eecs.umich.edu                            "RegRegOp",
19097639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
19107639Sgblack@eecs.umich.edu                              "r_count": 2,
19117760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
19127760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
19137639Sgblack@eecs.umich.edu        header_output += NeonRegRegOpDeclare.subst(iop)
19147639Sgblack@eecs.umich.edu        exec_output += NeonUnequalRegExecute.subst(iop)
19157639Sgblack@eecs.umich.edu        for type in types:
19167639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
19177639Sgblack@eecs.umich.edu                          "class_name" : Name }
19187639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
19197639Sgblack@eecs.umich.edu
19207760SGiacomo.Gabrielli@arm.com    def oneRegImmInst(name, Name, opClass, types, rCount, op, readDest=False):
19217639Sgblack@eecs.umich.edu        global header_output, exec_output
19227640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
19237639Sgblack@eecs.umich.edu        RegVect destReg;
19247639Sgblack@eecs.umich.edu        '''
19257639Sgblack@eecs.umich.edu        if readDest:
19267639Sgblack@eecs.umich.edu            for reg in range(rCount):
19277639Sgblack@eecs.umich.edu                eWalkCode += '''
19288588Sgblack@eecs.umich.edu                    destReg.regs[%(reg)d] = htog(FpDestP%(reg)d_uw);
19297639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
19307639Sgblack@eecs.umich.edu        readDestCode = ''
19317639Sgblack@eecs.umich.edu        if readDest:
19327639Sgblack@eecs.umich.edu            readDestCode = 'destElem = gtoh(destReg.elements[i]);'
19337639Sgblack@eecs.umich.edu        eWalkCode += '''
19347639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount; i++) {
19357639Sgblack@eecs.umich.edu            Element destElem;
19367639Sgblack@eecs.umich.edu            %(readDest)s
19377639Sgblack@eecs.umich.edu            %(op)s
19387639Sgblack@eecs.umich.edu            destReg.elements[i] = htog(destElem);
19397639Sgblack@eecs.umich.edu        }
19407639Sgblack@eecs.umich.edu        ''' % { "op" : op, "readDest" : readDestCode }
19417639Sgblack@eecs.umich.edu        for reg in range(rCount):
19427639Sgblack@eecs.umich.edu            eWalkCode += '''
19438588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
19447639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
19457639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
19467639Sgblack@eecs.umich.edu                            "RegImmOp",
19477639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
19487639Sgblack@eecs.umich.edu                              "r_count": rCount,
19497760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
19507760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
19517639Sgblack@eecs.umich.edu        header_output += NeonRegImmOpDeclare.subst(iop)
19527639Sgblack@eecs.umich.edu        exec_output += NeonEqualRegExecute.subst(iop)
19537639Sgblack@eecs.umich.edu        for type in types:
19547639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
19557639Sgblack@eecs.umich.edu                          "class_name" : Name }
19567639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
19577639Sgblack@eecs.umich.edu
19587760SGiacomo.Gabrielli@arm.com    def twoRegLongMiscInst(name, Name, opClass, types, op, readDest=False):
19597639Sgblack@eecs.umich.edu        global header_output, exec_output
19607640Sgblack@eecs.umich.edu        eWalkCode = simdEnabledCheckCode + '''
19617639Sgblack@eecs.umich.edu        RegVect srcReg1;
19627639Sgblack@eecs.umich.edu        BigRegVect destReg;
19637639Sgblack@eecs.umich.edu        '''
19647639Sgblack@eecs.umich.edu        for reg in range(2):
19657639Sgblack@eecs.umich.edu            eWalkCode += '''
19668588Sgblack@eecs.umich.edu                srcReg1.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);
19677639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
19687639Sgblack@eecs.umich.edu        if readDest:
19697639Sgblack@eecs.umich.edu            for reg in range(4):
19707639Sgblack@eecs.umich.edu                eWalkCode += '''
19718588Sgblack@eecs.umich.edu                    destReg.regs[%(reg)d] = htog(FpDestP%(reg)d_uw);
19727639Sgblack@eecs.umich.edu                ''' % { "reg" : reg }
19737639Sgblack@eecs.umich.edu        readDestCode = ''
19747639Sgblack@eecs.umich.edu        if readDest:
19757639Sgblack@eecs.umich.edu            readDestCode = 'destReg = gtoh(destReg.elements[i]);'
19767639Sgblack@eecs.umich.edu        eWalkCode += '''
19777639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount; i++) {
19787639Sgblack@eecs.umich.edu            Element srcElem1 = gtoh(srcReg1.elements[i]);
19797639Sgblack@eecs.umich.edu            BigElement destElem;
19807639Sgblack@eecs.umich.edu            %(readDest)s
19817639Sgblack@eecs.umich.edu            %(op)s
19827639Sgblack@eecs.umich.edu            destReg.elements[i] = htog(destElem);
19837639Sgblack@eecs.umich.edu        }
19847639Sgblack@eecs.umich.edu        ''' % { "op" : op, "readDest" : readDestCode }
19857639Sgblack@eecs.umich.edu        for reg in range(4):
19867639Sgblack@eecs.umich.edu            eWalkCode += '''
19878588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
19887639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
19897639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
19907639Sgblack@eecs.umich.edu                            "RegRegOp",
19917639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
19927639Sgblack@eecs.umich.edu                              "r_count": 2,
19937760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
19947760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
19957639Sgblack@eecs.umich.edu        header_output += NeonRegRegOpDeclare.subst(iop)
19967639Sgblack@eecs.umich.edu        exec_output += NeonUnequalRegExecute.subst(iop)
19977639Sgblack@eecs.umich.edu        for type in types:
19987639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
19997639Sgblack@eecs.umich.edu                          "class_name" : Name }
20007639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
20017639Sgblack@eecs.umich.edu
20027639Sgblack@eecs.umich.edu    vhaddCode = '''
20037639Sgblack@eecs.umich.edu        Element carryBit =
20047639Sgblack@eecs.umich.edu            (((unsigned)srcElem1 & 0x1) +
20057639Sgblack@eecs.umich.edu             ((unsigned)srcElem2 & 0x1)) >> 1;
20067639Sgblack@eecs.umich.edu        // Use division instead of a shift to ensure the sign extension works
20077639Sgblack@eecs.umich.edu        // right. The compiler will figure out if it can be a shift. Mask the
20087639Sgblack@eecs.umich.edu        // inputs so they get truncated correctly.
20097639Sgblack@eecs.umich.edu        destElem = (((srcElem1 & ~(Element)1) / 2) +
20107639Sgblack@eecs.umich.edu                    ((srcElem2 & ~(Element)1) / 2)) + carryBit;
20117639Sgblack@eecs.umich.edu    '''
20127760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vhadd", "VhaddD", "SimdAddOp", allTypes, 2, vhaddCode)
20137760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vhadd", "VhaddQ", "SimdAddOp", allTypes, 4, vhaddCode)
20147639Sgblack@eecs.umich.edu
20157639Sgblack@eecs.umich.edu    vrhaddCode = '''
20167639Sgblack@eecs.umich.edu        Element carryBit =
20177639Sgblack@eecs.umich.edu            (((unsigned)srcElem1 & 0x1) +
20187639Sgblack@eecs.umich.edu             ((unsigned)srcElem2 & 0x1) + 1) >> 1;
20197639Sgblack@eecs.umich.edu        // Use division instead of a shift to ensure the sign extension works
20207639Sgblack@eecs.umich.edu        // right. The compiler will figure out if it can be a shift. Mask the
20217639Sgblack@eecs.umich.edu        // inputs so they get truncated correctly.
20227639Sgblack@eecs.umich.edu        destElem = (((srcElem1 & ~(Element)1) / 2) +
20237639Sgblack@eecs.umich.edu                    ((srcElem2 & ~(Element)1) / 2)) + carryBit;
20247639Sgblack@eecs.umich.edu    '''
20257760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vrhadd", "VrhaddD", "SimdAddOp", allTypes, 2, vrhaddCode)
20267760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vrhadd", "VrhaddQ", "SimdAddOp", allTypes, 4, vrhaddCode)
20277639Sgblack@eecs.umich.edu
20287639Sgblack@eecs.umich.edu    vhsubCode = '''
20297639Sgblack@eecs.umich.edu        Element barrowBit =
20307639Sgblack@eecs.umich.edu            (((srcElem1 & 0x1) - (srcElem2 & 0x1)) >> 1) & 0x1;
20317639Sgblack@eecs.umich.edu        // Use division instead of a shift to ensure the sign extension works
20327639Sgblack@eecs.umich.edu        // right. The compiler will figure out if it can be a shift. Mask the
20337639Sgblack@eecs.umich.edu        // inputs so they get truncated correctly.
20347639Sgblack@eecs.umich.edu        destElem = (((srcElem1 & ~(Element)1) / 2) -
20357639Sgblack@eecs.umich.edu                    ((srcElem2 & ~(Element)1) / 2)) - barrowBit;
20367639Sgblack@eecs.umich.edu    '''
20377760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vhsub", "VhsubD", "SimdAddOp", allTypes, 2, vhsubCode)
20387760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vhsub", "VhsubQ", "SimdAddOp", allTypes, 4, vhsubCode)
20397639Sgblack@eecs.umich.edu
20407639Sgblack@eecs.umich.edu    vandCode = '''
20417639Sgblack@eecs.umich.edu        destElem = srcElem1 & srcElem2;
20427639Sgblack@eecs.umich.edu    '''
20437760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vand", "VandD", "SimdAluOp", unsignedTypes, 2, vandCode)
20447760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vand", "VandQ", "SimdAluOp", unsignedTypes, 4, vandCode)
20457639Sgblack@eecs.umich.edu
20467639Sgblack@eecs.umich.edu    vbicCode = '''
20477639Sgblack@eecs.umich.edu        destElem = srcElem1 & ~srcElem2;
20487639Sgblack@eecs.umich.edu    '''
20497760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vbic", "VbicD", "SimdAluOp", unsignedTypes, 2, vbicCode)
20507760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vbic", "VbicQ", "SimdAluOp", unsignedTypes, 4, vbicCode)
20517639Sgblack@eecs.umich.edu
20527639Sgblack@eecs.umich.edu    vorrCode = '''
20537639Sgblack@eecs.umich.edu        destElem = srcElem1 | srcElem2;
20547639Sgblack@eecs.umich.edu    '''
20557760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vorr", "VorrD", "SimdAluOp", unsignedTypes, 2, vorrCode)
20567760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vorr", "VorrQ", "SimdAluOp", unsignedTypes, 4, vorrCode)
20577639Sgblack@eecs.umich.edu
20587760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vmov", "VmovD", "SimdMiscOp", unsignedTypes, 2, vorrCode)
20597760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vmov", "VmovQ", "SimdMiscOp", unsignedTypes, 4, vorrCode)
20607639Sgblack@eecs.umich.edu
20617639Sgblack@eecs.umich.edu    vornCode = '''
20627639Sgblack@eecs.umich.edu        destElem = srcElem1 | ~srcElem2;
20637639Sgblack@eecs.umich.edu    '''
20647760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vorn", "VornD", "SimdAluOp", unsignedTypes, 2, vornCode)
20657760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vorn", "VornQ", "SimdAluOp", unsignedTypes, 4, vornCode)
20667639Sgblack@eecs.umich.edu
20677639Sgblack@eecs.umich.edu    veorCode = '''
20687639Sgblack@eecs.umich.edu        destElem = srcElem1 ^ srcElem2;
20697639Sgblack@eecs.umich.edu    '''
20707760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("veor", "VeorD", "SimdAluOp", unsignedTypes, 2, veorCode)
20717760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("veor", "VeorQ", "SimdAluOp", unsignedTypes, 4, veorCode)
20727639Sgblack@eecs.umich.edu
20737639Sgblack@eecs.umich.edu    vbifCode = '''
20747639Sgblack@eecs.umich.edu        destElem = (destElem & srcElem2) | (srcElem1 & ~srcElem2);
20757639Sgblack@eecs.umich.edu    '''
20767760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vbif", "VbifD", "SimdAluOp", unsignedTypes, 2, vbifCode, True)
20777760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vbif", "VbifQ", "SimdAluOp", unsignedTypes, 4, vbifCode, True)
20787639Sgblack@eecs.umich.edu    vbitCode = '''
20797639Sgblack@eecs.umich.edu        destElem = (srcElem1 & srcElem2) | (destElem & ~srcElem2);
20807639Sgblack@eecs.umich.edu    '''
20817760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vbit", "VbitD", "SimdAluOp", unsignedTypes, 2, vbitCode, True)
20827760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vbit", "VbitQ", "SimdAluOp", unsignedTypes, 4, vbitCode, True)
20837639Sgblack@eecs.umich.edu    vbslCode = '''
20847639Sgblack@eecs.umich.edu        destElem = (srcElem1 & destElem) | (srcElem2 & ~destElem);
20857639Sgblack@eecs.umich.edu    '''
20867760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vbsl", "VbslD", "SimdAluOp", unsignedTypes, 2, vbslCode, True)
20877760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vbsl", "VbslQ", "SimdAluOp", unsignedTypes, 4, vbslCode, True)
20887639Sgblack@eecs.umich.edu
20897639Sgblack@eecs.umich.edu    vmaxCode = '''
20907639Sgblack@eecs.umich.edu        destElem = (srcElem1 > srcElem2) ? srcElem1 : srcElem2;
20917639Sgblack@eecs.umich.edu    '''
20927760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vmax", "VmaxD", "SimdCmpOp", allTypes, 2, vmaxCode)
20937760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vmax", "VmaxQ", "SimdCmpOp", allTypes, 4, vmaxCode)
20947639Sgblack@eecs.umich.edu
20957639Sgblack@eecs.umich.edu    vminCode = '''
20967639Sgblack@eecs.umich.edu        destElem = (srcElem1 < srcElem2) ? srcElem1 : srcElem2;
20977639Sgblack@eecs.umich.edu    '''
20987760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vmin", "VminD", "SimdCmpOp", allTypes, 2, vminCode)
20997760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vmin", "VminQ", "SimdCmpOp", allTypes, 4, vminCode)
21007639Sgblack@eecs.umich.edu
21017639Sgblack@eecs.umich.edu    vaddCode = '''
21027639Sgblack@eecs.umich.edu        destElem = srcElem1 + srcElem2;
21037639Sgblack@eecs.umich.edu    '''
21047760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vadd", "NVaddD", "SimdAddOp", unsignedTypes, 2, vaddCode)
21057760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vadd", "NVaddQ", "SimdAddOp", unsignedTypes, 4, vaddCode)
21067639Sgblack@eecs.umich.edu
21078607Sgblack@eecs.umich.edu    threeEqualRegInst("vpadd", "NVpaddD", "SimdAddOp", smallUnsignedTypes,
21087639Sgblack@eecs.umich.edu                      2, vaddCode, pairwise=True)
21097639Sgblack@eecs.umich.edu    vaddlwCode = '''
21107639Sgblack@eecs.umich.edu        destElem = (BigElement)srcElem1 + (BigElement)srcElem2;
21117639Sgblack@eecs.umich.edu    '''
21127760SGiacomo.Gabrielli@arm.com    threeRegLongInst("vaddl", "Vaddl", "SimdAddOp", smallTypes, vaddlwCode)
21137760SGiacomo.Gabrielli@arm.com    threeRegWideInst("vaddw", "Vaddw", "SimdAddOp", smallTypes, vaddlwCode)
21147639Sgblack@eecs.umich.edu    vaddhnCode = '''
21157639Sgblack@eecs.umich.edu        destElem = ((BigElement)srcElem1 + (BigElement)srcElem2) >>
21167639Sgblack@eecs.umich.edu                   (sizeof(Element) * 8);
21177639Sgblack@eecs.umich.edu    '''
21187760SGiacomo.Gabrielli@arm.com    threeRegNarrowInst("vaddhn", "Vaddhn", "SimdAddOp", smallTypes, vaddhnCode)
21197639Sgblack@eecs.umich.edu    vraddhnCode = '''
21207639Sgblack@eecs.umich.edu        destElem = ((BigElement)srcElem1 + (BigElement)srcElem2 +
21217639Sgblack@eecs.umich.edu                    ((BigElement)1 << (sizeof(Element) * 8 - 1))) >>
21227639Sgblack@eecs.umich.edu                   (sizeof(Element) * 8);
21237639Sgblack@eecs.umich.edu    '''
21247760SGiacomo.Gabrielli@arm.com    threeRegNarrowInst("vraddhn", "Vraddhn", "SimdAddOp", smallTypes, vraddhnCode)
21257639Sgblack@eecs.umich.edu
21267639Sgblack@eecs.umich.edu    vsubCode = '''
21277639Sgblack@eecs.umich.edu        destElem = srcElem1 - srcElem2;
21287639Sgblack@eecs.umich.edu    '''
21297760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vsub", "NVsubD", "SimdAddOp", unsignedTypes, 2, vsubCode)
21307760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vsub", "NVsubQ", "SimdAddOp", unsignedTypes, 4, vsubCode)
21317639Sgblack@eecs.umich.edu    vsublwCode = '''
21327639Sgblack@eecs.umich.edu        destElem = (BigElement)srcElem1 - (BigElement)srcElem2;
21337639Sgblack@eecs.umich.edu    '''
21347760SGiacomo.Gabrielli@arm.com    threeRegLongInst("vsubl", "Vsubl", "SimdAddOp", smallTypes, vsublwCode)
21357760SGiacomo.Gabrielli@arm.com    threeRegWideInst("vsubw", "Vsubw", "SimdAddOp", smallTypes, vsublwCode)
21367639Sgblack@eecs.umich.edu
21377639Sgblack@eecs.umich.edu    vqaddUCode = '''
21387639Sgblack@eecs.umich.edu        destElem = srcElem1 + srcElem2;
21397783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
21407639Sgblack@eecs.umich.edu        if (destElem < srcElem1 || destElem < srcElem2) {
21417639Sgblack@eecs.umich.edu            destElem = (Element)(-1);
21427639Sgblack@eecs.umich.edu            fpscr.qc = 1;
21437639Sgblack@eecs.umich.edu        }
21447783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
21457639Sgblack@eecs.umich.edu    '''
21467760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqadd", "VqaddUD", "SimdAddOp", unsignedTypes, 2, vqaddUCode)
21477760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqadd", "VqaddUQ", "SimdAddOp", unsignedTypes, 4, vqaddUCode)
21487639Sgblack@eecs.umich.edu    vsubhnCode = '''
21497639Sgblack@eecs.umich.edu        destElem = ((BigElement)srcElem1 - (BigElement)srcElem2) >>
21507639Sgblack@eecs.umich.edu                   (sizeof(Element) * 8);
21517639Sgblack@eecs.umich.edu    '''
21527760SGiacomo.Gabrielli@arm.com    threeRegNarrowInst("vsubhn", "Vsubhn", "SimdAddOp", smallTypes, vsubhnCode)
21537639Sgblack@eecs.umich.edu    vrsubhnCode = '''
21547639Sgblack@eecs.umich.edu        destElem = ((BigElement)srcElem1 - (BigElement)srcElem2 +
21557639Sgblack@eecs.umich.edu                    ((BigElement)1 << (sizeof(Element) * 8 - 1))) >>
21567639Sgblack@eecs.umich.edu                   (sizeof(Element) * 8);
21577639Sgblack@eecs.umich.edu    '''
21587760SGiacomo.Gabrielli@arm.com    threeRegNarrowInst("vrsubhn", "Vrsubhn", "SimdAddOp", smallTypes, vrsubhnCode)
21597639Sgblack@eecs.umich.edu
21607639Sgblack@eecs.umich.edu    vqaddSCode = '''
21617639Sgblack@eecs.umich.edu        destElem = srcElem1 + srcElem2;
21627783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
21637639Sgblack@eecs.umich.edu        bool negDest = (destElem < 0);
21647639Sgblack@eecs.umich.edu        bool negSrc1 = (srcElem1 < 0);
21657639Sgblack@eecs.umich.edu        bool negSrc2 = (srcElem2 < 0);
21667639Sgblack@eecs.umich.edu        if ((negDest != negSrc1) && (negSrc1 == negSrc2)) {
21677639Sgblack@eecs.umich.edu            destElem = (Element)1 << (sizeof(Element) * 8 - 1);
21687639Sgblack@eecs.umich.edu            if (negDest)
21697639Sgblack@eecs.umich.edu                destElem -= 1;
21707639Sgblack@eecs.umich.edu            fpscr.qc = 1;
21717639Sgblack@eecs.umich.edu        }
21727783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
21737639Sgblack@eecs.umich.edu    '''
21747760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqadd", "VqaddSD", "SimdAddOp", signedTypes, 2, vqaddSCode)
21757760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqadd", "VqaddSQ", "SimdAddOp", signedTypes, 4, vqaddSCode)
21767639Sgblack@eecs.umich.edu
21777639Sgblack@eecs.umich.edu    vqsubUCode = '''
21787639Sgblack@eecs.umich.edu        destElem = srcElem1 - srcElem2;
21797783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
21807639Sgblack@eecs.umich.edu        if (destElem > srcElem1) {
21817639Sgblack@eecs.umich.edu            destElem = 0;
21827639Sgblack@eecs.umich.edu            fpscr.qc = 1;
21837639Sgblack@eecs.umich.edu        }
21847783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
21857639Sgblack@eecs.umich.edu    '''
21867760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqsub", "VqsubUD", "SimdAddOp", unsignedTypes, 2, vqsubUCode)
21877760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqsub", "VqsubUQ", "SimdAddOp", unsignedTypes, 4, vqsubUCode)
21887639Sgblack@eecs.umich.edu
21897639Sgblack@eecs.umich.edu    vqsubSCode = '''
21907639Sgblack@eecs.umich.edu        destElem = srcElem1 - srcElem2;
21917783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
21927639Sgblack@eecs.umich.edu        bool negDest = (destElem < 0);
21937639Sgblack@eecs.umich.edu        bool negSrc1 = (srcElem1 < 0);
21947639Sgblack@eecs.umich.edu        bool posSrc2 = (srcElem2 >= 0);
21957639Sgblack@eecs.umich.edu        if ((negDest != negSrc1) && (negSrc1 == posSrc2)) {
21967639Sgblack@eecs.umich.edu            destElem = (Element)1 << (sizeof(Element) * 8 - 1);
21977639Sgblack@eecs.umich.edu            if (negDest)
21987639Sgblack@eecs.umich.edu                destElem -= 1;
21997639Sgblack@eecs.umich.edu            fpscr.qc = 1;
22007639Sgblack@eecs.umich.edu        }
22017783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
22027639Sgblack@eecs.umich.edu    '''
22037760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqsub", "VqsubSD", "SimdAddOp", signedTypes, 2, vqsubSCode)
22047760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqsub", "VqsubSQ", "SimdAddOp", signedTypes, 4, vqsubSCode)
22057639Sgblack@eecs.umich.edu
22067639Sgblack@eecs.umich.edu    vcgtCode = '''
22077639Sgblack@eecs.umich.edu        destElem =  (srcElem1 > srcElem2) ? (Element)(-1) : 0;
22087639Sgblack@eecs.umich.edu    '''
22097760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vcgt", "VcgtD", "SimdCmpOp", allTypes, 2, vcgtCode)
22107760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vcgt", "VcgtQ", "SimdCmpOp", allTypes, 4, vcgtCode)
22117639Sgblack@eecs.umich.edu
22127639Sgblack@eecs.umich.edu    vcgeCode = '''
22137639Sgblack@eecs.umich.edu        destElem =  (srcElem1 >= srcElem2) ? (Element)(-1) : 0;
22147639Sgblack@eecs.umich.edu    '''
22157760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vcge", "VcgeD", "SimdCmpOp", allTypes, 2, vcgeCode)
22167760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vcge", "VcgeQ", "SimdCmpOp", allTypes, 4, vcgeCode)
22177639Sgblack@eecs.umich.edu
22187639Sgblack@eecs.umich.edu    vceqCode = '''
22197639Sgblack@eecs.umich.edu        destElem =  (srcElem1 == srcElem2) ? (Element)(-1) : 0;
22207639Sgblack@eecs.umich.edu    '''
22217760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vceq", "VceqD", "SimdCmpOp", unsignedTypes, 2, vceqCode)
22227760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vceq", "VceqQ", "SimdCmpOp", unsignedTypes, 4, vceqCode)
22237639Sgblack@eecs.umich.edu
22247639Sgblack@eecs.umich.edu    vshlCode = '''
22257639Sgblack@eecs.umich.edu        int16_t shiftAmt = (int8_t)srcElem2;
22267639Sgblack@eecs.umich.edu        if (shiftAmt < 0) {
22277639Sgblack@eecs.umich.edu            shiftAmt = -shiftAmt;
22287639Sgblack@eecs.umich.edu            if (shiftAmt >= sizeof(Element) * 8) {
22297639Sgblack@eecs.umich.edu                shiftAmt = sizeof(Element) * 8 - 1;
22307639Sgblack@eecs.umich.edu                destElem = 0;
22317639Sgblack@eecs.umich.edu            } else {
22327639Sgblack@eecs.umich.edu                destElem = (srcElem1 >> shiftAmt);
22337639Sgblack@eecs.umich.edu            }
22347639Sgblack@eecs.umich.edu            // Make sure the right shift sign extended when it should.
22357641Sgblack@eecs.umich.edu            if (ltz(srcElem1) && !ltz(destElem)) {
22367639Sgblack@eecs.umich.edu                destElem |= -((Element)1 << (sizeof(Element) * 8 -
22377639Sgblack@eecs.umich.edu                                             1 - shiftAmt));
22387639Sgblack@eecs.umich.edu            }
22397639Sgblack@eecs.umich.edu        } else {
22407639Sgblack@eecs.umich.edu            if (shiftAmt >= sizeof(Element) * 8) {
22417639Sgblack@eecs.umich.edu                destElem = 0;
22427639Sgblack@eecs.umich.edu            } else {
22437639Sgblack@eecs.umich.edu                destElem = srcElem1 << shiftAmt;
22447639Sgblack@eecs.umich.edu            }
22457639Sgblack@eecs.umich.edu        }
22467639Sgblack@eecs.umich.edu    '''
22478206SWilliam.Wang@arm.com    threeEqualRegInst("vshl", "VshlD", "SimdShiftOp", allTypes, 2, vshlCode)
22488206SWilliam.Wang@arm.com    threeEqualRegInst("vshl", "VshlQ", "SimdShiftOp", allTypes, 4, vshlCode)
22497639Sgblack@eecs.umich.edu
22507639Sgblack@eecs.umich.edu    vrshlCode = '''
22517639Sgblack@eecs.umich.edu        int16_t shiftAmt = (int8_t)srcElem2;
22527639Sgblack@eecs.umich.edu        if (shiftAmt < 0) {
22537639Sgblack@eecs.umich.edu            shiftAmt = -shiftAmt;
22547639Sgblack@eecs.umich.edu            Element rBit = 0;
22557639Sgblack@eecs.umich.edu            if (shiftAmt <= sizeof(Element) * 8)
22567639Sgblack@eecs.umich.edu                rBit = bits(srcElem1, shiftAmt - 1);
22577641Sgblack@eecs.umich.edu            if (shiftAmt > sizeof(Element) * 8 && ltz(srcElem1))
22587639Sgblack@eecs.umich.edu                rBit = 1;
22597639Sgblack@eecs.umich.edu            if (shiftAmt >= sizeof(Element) * 8) {
22607639Sgblack@eecs.umich.edu                shiftAmt = sizeof(Element) * 8 - 1;
22617639Sgblack@eecs.umich.edu                destElem = 0;
22627639Sgblack@eecs.umich.edu            } else {
22637639Sgblack@eecs.umich.edu                destElem = (srcElem1 >> shiftAmt);
22647639Sgblack@eecs.umich.edu            }
22657639Sgblack@eecs.umich.edu            // Make sure the right shift sign extended when it should.
22667641Sgblack@eecs.umich.edu            if (ltz(srcElem1) && !ltz(destElem)) {
22677639Sgblack@eecs.umich.edu                destElem |= -((Element)1 << (sizeof(Element) * 8 -
22687639Sgblack@eecs.umich.edu                                             1 - shiftAmt));
22697639Sgblack@eecs.umich.edu            }
22707639Sgblack@eecs.umich.edu            destElem += rBit;
22717639Sgblack@eecs.umich.edu        } else if (shiftAmt > 0) {
22727639Sgblack@eecs.umich.edu            if (shiftAmt >= sizeof(Element) * 8) {
22737639Sgblack@eecs.umich.edu                destElem = 0;
22747639Sgblack@eecs.umich.edu            } else {
22757639Sgblack@eecs.umich.edu                destElem = srcElem1 << shiftAmt;
22767639Sgblack@eecs.umich.edu            }
22777639Sgblack@eecs.umich.edu        } else {
22787639Sgblack@eecs.umich.edu            destElem = srcElem1;
22797639Sgblack@eecs.umich.edu        }
22807639Sgblack@eecs.umich.edu    '''
22817760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vrshl", "VrshlD", "SimdAluOp", allTypes, 2, vrshlCode)
22827760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vrshl", "VrshlQ", "SimdAluOp", allTypes, 4, vrshlCode)
22837639Sgblack@eecs.umich.edu
22847639Sgblack@eecs.umich.edu    vqshlUCode = '''
22857639Sgblack@eecs.umich.edu        int16_t shiftAmt = (int8_t)srcElem2;
22867783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
22877639Sgblack@eecs.umich.edu        if (shiftAmt < 0) {
22887639Sgblack@eecs.umich.edu            shiftAmt = -shiftAmt;
22897639Sgblack@eecs.umich.edu            if (shiftAmt >= sizeof(Element) * 8) {
22907639Sgblack@eecs.umich.edu                shiftAmt = sizeof(Element) * 8 - 1;
22917639Sgblack@eecs.umich.edu                destElem = 0;
22927639Sgblack@eecs.umich.edu            } else {
22937639Sgblack@eecs.umich.edu                destElem = (srcElem1 >> shiftAmt);
22947639Sgblack@eecs.umich.edu            }
22957639Sgblack@eecs.umich.edu        } else if (shiftAmt > 0) {
22967639Sgblack@eecs.umich.edu            if (shiftAmt >= sizeof(Element) * 8) {
22977639Sgblack@eecs.umich.edu                if (srcElem1 != 0) {
22987639Sgblack@eecs.umich.edu                    destElem = mask(sizeof(Element) * 8);
22997639Sgblack@eecs.umich.edu                    fpscr.qc = 1;
23007639Sgblack@eecs.umich.edu                } else {
23017639Sgblack@eecs.umich.edu                    destElem = 0;
23027639Sgblack@eecs.umich.edu                }
23037639Sgblack@eecs.umich.edu            } else {
23047639Sgblack@eecs.umich.edu                if (bits(srcElem1, sizeof(Element) * 8 - 1,
23057639Sgblack@eecs.umich.edu                            sizeof(Element) * 8 - shiftAmt)) {
23067639Sgblack@eecs.umich.edu                    destElem = mask(sizeof(Element) * 8);
23077639Sgblack@eecs.umich.edu                    fpscr.qc = 1;
23087639Sgblack@eecs.umich.edu                } else {
23097639Sgblack@eecs.umich.edu                    destElem = srcElem1 << shiftAmt;
23107639Sgblack@eecs.umich.edu                }
23117639Sgblack@eecs.umich.edu            }
23127639Sgblack@eecs.umich.edu        } else {
23137639Sgblack@eecs.umich.edu            destElem = srcElem1;
23147639Sgblack@eecs.umich.edu        }
23157783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
23167639Sgblack@eecs.umich.edu    '''
23177760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqshl", "VqshlUD", "SimdAluOp", unsignedTypes, 2, vqshlUCode)
23187760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqshl", "VqshlUQ", "SimdAluOp", unsignedTypes, 4, vqshlUCode)
23197639Sgblack@eecs.umich.edu
23207639Sgblack@eecs.umich.edu    vqshlSCode = '''
23217639Sgblack@eecs.umich.edu        int16_t shiftAmt = (int8_t)srcElem2;
23227783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
23237639Sgblack@eecs.umich.edu        if (shiftAmt < 0) {
23247639Sgblack@eecs.umich.edu            shiftAmt = -shiftAmt;
23257639Sgblack@eecs.umich.edu            if (shiftAmt >= sizeof(Element) * 8) {
23267639Sgblack@eecs.umich.edu                shiftAmt = sizeof(Element) * 8 - 1;
23277639Sgblack@eecs.umich.edu                destElem = 0;
23287639Sgblack@eecs.umich.edu            } else {
23297639Sgblack@eecs.umich.edu                destElem = (srcElem1 >> shiftAmt);
23307639Sgblack@eecs.umich.edu            }
23317639Sgblack@eecs.umich.edu            // Make sure the right shift sign extended when it should.
23327639Sgblack@eecs.umich.edu            if (srcElem1 < 0 && destElem >= 0) {
23337639Sgblack@eecs.umich.edu                destElem |= -((Element)1 << (sizeof(Element) * 8 -
23347639Sgblack@eecs.umich.edu                                             1 - shiftAmt));
23357639Sgblack@eecs.umich.edu            }
23367639Sgblack@eecs.umich.edu        } else if (shiftAmt > 0) {
23377639Sgblack@eecs.umich.edu            bool sat = false;
23387639Sgblack@eecs.umich.edu            if (shiftAmt >= sizeof(Element) * 8) {
23397639Sgblack@eecs.umich.edu                if (srcElem1 != 0)
23407639Sgblack@eecs.umich.edu                    sat = true;
23417639Sgblack@eecs.umich.edu                else
23427639Sgblack@eecs.umich.edu                    destElem = 0;
23437639Sgblack@eecs.umich.edu            } else {
23447639Sgblack@eecs.umich.edu                if (bits(srcElem1, sizeof(Element) * 8 - 1,
23457639Sgblack@eecs.umich.edu                            sizeof(Element) * 8 - 1 - shiftAmt) !=
23467639Sgblack@eecs.umich.edu                        ((srcElem1 < 0) ? mask(shiftAmt + 1) : 0)) {
23477639Sgblack@eecs.umich.edu                    sat = true;
23487639Sgblack@eecs.umich.edu                } else {
23497639Sgblack@eecs.umich.edu                    destElem = srcElem1 << shiftAmt;
23507639Sgblack@eecs.umich.edu                }
23517639Sgblack@eecs.umich.edu            }
23527639Sgblack@eecs.umich.edu            if (sat) {
23537639Sgblack@eecs.umich.edu                fpscr.qc = 1;
23547639Sgblack@eecs.umich.edu                destElem = mask(sizeof(Element) * 8 - 1);
23557639Sgblack@eecs.umich.edu                if (srcElem1 < 0)
23567639Sgblack@eecs.umich.edu                    destElem = ~destElem;
23577639Sgblack@eecs.umich.edu            }
23587639Sgblack@eecs.umich.edu        } else {
23597639Sgblack@eecs.umich.edu            destElem = srcElem1;
23607639Sgblack@eecs.umich.edu        }
23617783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
23627639Sgblack@eecs.umich.edu    '''
23637760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqshl", "VqshlSD", "SimdCmpOp", signedTypes, 2, vqshlSCode)
23647760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqshl", "VqshlSQ", "SimdCmpOp", signedTypes, 4, vqshlSCode)
23657639Sgblack@eecs.umich.edu
23667639Sgblack@eecs.umich.edu    vqrshlUCode = '''
23677639Sgblack@eecs.umich.edu        int16_t shiftAmt = (int8_t)srcElem2;
23687783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
23697639Sgblack@eecs.umich.edu        if (shiftAmt < 0) {
23707639Sgblack@eecs.umich.edu            shiftAmt = -shiftAmt;
23717639Sgblack@eecs.umich.edu            Element rBit = 0;
23727639Sgblack@eecs.umich.edu            if (shiftAmt <= sizeof(Element) * 8)
23737639Sgblack@eecs.umich.edu                rBit = bits(srcElem1, shiftAmt - 1);
23747639Sgblack@eecs.umich.edu            if (shiftAmt >= sizeof(Element) * 8) {
23757639Sgblack@eecs.umich.edu                shiftAmt = sizeof(Element) * 8 - 1;
23767639Sgblack@eecs.umich.edu                destElem = 0;
23777639Sgblack@eecs.umich.edu            } else {
23787639Sgblack@eecs.umich.edu                destElem = (srcElem1 >> shiftAmt);
23797639Sgblack@eecs.umich.edu            }
23807639Sgblack@eecs.umich.edu            destElem += rBit;
23817639Sgblack@eecs.umich.edu        } else {
23827639Sgblack@eecs.umich.edu            if (shiftAmt >= sizeof(Element) * 8) {
23837639Sgblack@eecs.umich.edu                if (srcElem1 != 0) {
23847639Sgblack@eecs.umich.edu                    destElem = mask(sizeof(Element) * 8);
23857639Sgblack@eecs.umich.edu                    fpscr.qc = 1;
23867639Sgblack@eecs.umich.edu                } else {
23877639Sgblack@eecs.umich.edu                    destElem = 0;
23887639Sgblack@eecs.umich.edu                }
23897639Sgblack@eecs.umich.edu            } else {
23907639Sgblack@eecs.umich.edu                if (bits(srcElem1, sizeof(Element) * 8 - 1,
23917639Sgblack@eecs.umich.edu                            sizeof(Element) * 8 - shiftAmt)) {
23927639Sgblack@eecs.umich.edu                    destElem = mask(sizeof(Element) * 8);
23937639Sgblack@eecs.umich.edu                    fpscr.qc = 1;
23947639Sgblack@eecs.umich.edu                } else {
23957639Sgblack@eecs.umich.edu                    destElem = srcElem1 << shiftAmt;
23967639Sgblack@eecs.umich.edu                }
23977639Sgblack@eecs.umich.edu            }
23987639Sgblack@eecs.umich.edu        }
23997783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
24007639Sgblack@eecs.umich.edu    '''
24017760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqrshl", "VqrshlUD", "SimdCmpOp", unsignedTypes, 2, vqrshlUCode)
24027760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqrshl", "VqrshlUQ", "SimdCmpOp", unsignedTypes, 4, vqrshlUCode)
24037639Sgblack@eecs.umich.edu
24047639Sgblack@eecs.umich.edu    vqrshlSCode = '''
24057639Sgblack@eecs.umich.edu        int16_t shiftAmt = (int8_t)srcElem2;
24067783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
24077639Sgblack@eecs.umich.edu        if (shiftAmt < 0) {
24087639Sgblack@eecs.umich.edu            shiftAmt = -shiftAmt;
24097639Sgblack@eecs.umich.edu            Element rBit = 0;
24107639Sgblack@eecs.umich.edu            if (shiftAmt <= sizeof(Element) * 8)
24117639Sgblack@eecs.umich.edu                rBit = bits(srcElem1, shiftAmt - 1);
24127639Sgblack@eecs.umich.edu            if (shiftAmt > sizeof(Element) * 8 && srcElem1 < 0)
24137639Sgblack@eecs.umich.edu                rBit = 1;
24147639Sgblack@eecs.umich.edu            if (shiftAmt >= sizeof(Element) * 8) {
24157639Sgblack@eecs.umich.edu                shiftAmt = sizeof(Element) * 8 - 1;
24167639Sgblack@eecs.umich.edu                destElem = 0;
24177639Sgblack@eecs.umich.edu            } else {
24187639Sgblack@eecs.umich.edu                destElem = (srcElem1 >> shiftAmt);
24197639Sgblack@eecs.umich.edu            }
24207639Sgblack@eecs.umich.edu            // Make sure the right shift sign extended when it should.
24217639Sgblack@eecs.umich.edu            if (srcElem1 < 0 && destElem >= 0) {
24227639Sgblack@eecs.umich.edu                destElem |= -((Element)1 << (sizeof(Element) * 8 -
24237639Sgblack@eecs.umich.edu                                             1 - shiftAmt));
24247639Sgblack@eecs.umich.edu            }
24257639Sgblack@eecs.umich.edu            destElem += rBit;
24267639Sgblack@eecs.umich.edu        } else if (shiftAmt > 0) {
24277639Sgblack@eecs.umich.edu            bool sat = false;
24287639Sgblack@eecs.umich.edu            if (shiftAmt >= sizeof(Element) * 8) {
24297639Sgblack@eecs.umich.edu                if (srcElem1 != 0)
24307639Sgblack@eecs.umich.edu                    sat = true;
24317639Sgblack@eecs.umich.edu                else
24327639Sgblack@eecs.umich.edu                    destElem = 0;
24337639Sgblack@eecs.umich.edu            } else {
24347639Sgblack@eecs.umich.edu                if (bits(srcElem1, sizeof(Element) * 8 - 1,
24357639Sgblack@eecs.umich.edu                            sizeof(Element) * 8 - 1 - shiftAmt) !=
24367639Sgblack@eecs.umich.edu                        ((srcElem1 < 0) ? mask(shiftAmt + 1) : 0)) {
24377639Sgblack@eecs.umich.edu                    sat = true;
24387639Sgblack@eecs.umich.edu                } else {
24397639Sgblack@eecs.umich.edu                    destElem = srcElem1 << shiftAmt;
24407639Sgblack@eecs.umich.edu                }
24417639Sgblack@eecs.umich.edu            }
24427639Sgblack@eecs.umich.edu            if (sat) {
24437639Sgblack@eecs.umich.edu                fpscr.qc = 1;
24447639Sgblack@eecs.umich.edu                destElem = mask(sizeof(Element) * 8 - 1);
24457639Sgblack@eecs.umich.edu                if (srcElem1 < 0)
24467639Sgblack@eecs.umich.edu                    destElem = ~destElem;
24477639Sgblack@eecs.umich.edu            }
24487639Sgblack@eecs.umich.edu        } else {
24497639Sgblack@eecs.umich.edu            destElem = srcElem1;
24507639Sgblack@eecs.umich.edu        }
24517783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
24527639Sgblack@eecs.umich.edu    '''
24537760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqrshl", "VqrshlSD", "SimdCmpOp", signedTypes, 2, vqrshlSCode)
24547760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqrshl", "VqrshlSQ", "SimdCmpOp", signedTypes, 4, vqrshlSCode)
24557639Sgblack@eecs.umich.edu
24567639Sgblack@eecs.umich.edu    vabaCode = '''
24577639Sgblack@eecs.umich.edu        destElem += (srcElem1 > srcElem2) ? (srcElem1 - srcElem2) :
24587639Sgblack@eecs.umich.edu                                            (srcElem2 - srcElem1);
24597639Sgblack@eecs.umich.edu    '''
24607760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vaba", "VabaD", "SimdAddAccOp", allTypes, 2, vabaCode, True)
24617760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vaba", "VabaQ", "SimdAddAccOp", allTypes, 4, vabaCode, True)
24627639Sgblack@eecs.umich.edu    vabalCode = '''
24637639Sgblack@eecs.umich.edu        destElem += (srcElem1 > srcElem2) ?
24647639Sgblack@eecs.umich.edu            ((BigElement)srcElem1 - (BigElement)srcElem2) :
24657639Sgblack@eecs.umich.edu            ((BigElement)srcElem2 - (BigElement)srcElem1);
24667639Sgblack@eecs.umich.edu    '''
24677760SGiacomo.Gabrielli@arm.com    threeRegLongInst("vabal", "Vabal", "SimdAddAccOp", smallTypes, vabalCode, True)
24687639Sgblack@eecs.umich.edu
24697639Sgblack@eecs.umich.edu    vabdCode = '''
24707639Sgblack@eecs.umich.edu        destElem = (srcElem1 > srcElem2) ? (srcElem1 - srcElem2) :
24717639Sgblack@eecs.umich.edu                                           (srcElem2 - srcElem1);
24727639Sgblack@eecs.umich.edu    '''
24737760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vabd", "VabdD", "SimdAddOp", allTypes, 2, vabdCode)
24747760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vabd", "VabdQ", "SimdAddOp", allTypes, 4, vabdCode)
24757639Sgblack@eecs.umich.edu    vabdlCode = '''
24767639Sgblack@eecs.umich.edu        destElem = (srcElem1 > srcElem2) ?
24777639Sgblack@eecs.umich.edu            ((BigElement)srcElem1 - (BigElement)srcElem2) :
24787639Sgblack@eecs.umich.edu            ((BigElement)srcElem2 - (BigElement)srcElem1);
24797639Sgblack@eecs.umich.edu    '''
24807760SGiacomo.Gabrielli@arm.com    threeRegLongInst("vabdl", "Vabdl", "SimdAddOp", smallTypes, vabdlCode)
24817639Sgblack@eecs.umich.edu
24827639Sgblack@eecs.umich.edu    vtstCode = '''
24837639Sgblack@eecs.umich.edu        destElem = (srcElem1 & srcElem2) ? (Element)(-1) : 0;
24847639Sgblack@eecs.umich.edu    '''
24857760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vtst", "VtstD", "SimdAluOp", unsignedTypes, 2, vtstCode)
24867760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vtst", "VtstQ", "SimdAluOp", unsignedTypes, 4, vtstCode)
24877639Sgblack@eecs.umich.edu
24887639Sgblack@eecs.umich.edu    vmulCode = '''
24897639Sgblack@eecs.umich.edu        destElem = srcElem1 * srcElem2;
24907639Sgblack@eecs.umich.edu    '''
24917760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vmul", "NVmulD", "SimdMultOp", allTypes, 2, vmulCode)
24927760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vmul", "NVmulQ", "SimdMultOp", allTypes, 4, vmulCode)
24937639Sgblack@eecs.umich.edu    vmullCode = '''
24947639Sgblack@eecs.umich.edu        destElem = (BigElement)srcElem1 * (BigElement)srcElem2;
24957639Sgblack@eecs.umich.edu    '''
24967760SGiacomo.Gabrielli@arm.com    threeRegLongInst("vmull", "Vmull", "SimdMultOp", smallTypes, vmullCode)
24977639Sgblack@eecs.umich.edu
24987639Sgblack@eecs.umich.edu    vmlaCode = '''
24997639Sgblack@eecs.umich.edu        destElem = destElem + srcElem1 * srcElem2;
25007639Sgblack@eecs.umich.edu    '''
25017760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vmla", "NVmlaD", "SimdMultAccOp", allTypes, 2, vmlaCode, True)
25027760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vmla", "NVmlaQ", "SimdMultAccOp", allTypes, 4, vmlaCode, True)
25037639Sgblack@eecs.umich.edu    vmlalCode = '''
25047639Sgblack@eecs.umich.edu        destElem = destElem + (BigElement)srcElem1 * (BigElement)srcElem2;
25057639Sgblack@eecs.umich.edu    '''
25067760SGiacomo.Gabrielli@arm.com    threeRegLongInst("vmlal", "Vmlal", "SimdMultAccOp", smallTypes, vmlalCode, True)
25077639Sgblack@eecs.umich.edu
25087639Sgblack@eecs.umich.edu    vqdmlalCode = '''
25097783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
25107639Sgblack@eecs.umich.edu        BigElement midElem = (2 * (int64_t)srcElem1 * (int64_t)srcElem2);
25117639Sgblack@eecs.umich.edu        Element maxNeg = (Element)1 << (sizeof(Element) * 8 - 1);
25127639Sgblack@eecs.umich.edu        Element halfNeg = maxNeg / 2;
25137639Sgblack@eecs.umich.edu        if ((srcElem1 == maxNeg && srcElem2 == maxNeg) ||
25147639Sgblack@eecs.umich.edu            (srcElem1 == halfNeg && srcElem2 == maxNeg) ||
25157639Sgblack@eecs.umich.edu            (srcElem1 == maxNeg && srcElem2 == halfNeg)) {
25167639Sgblack@eecs.umich.edu            midElem = ~((BigElement)maxNeg << (sizeof(Element) * 8));
25177639Sgblack@eecs.umich.edu            fpscr.qc = 1;
25187639Sgblack@eecs.umich.edu        }
25197641Sgblack@eecs.umich.edu        bool negPreDest = ltz(destElem);
25207639Sgblack@eecs.umich.edu        destElem += midElem;
25217641Sgblack@eecs.umich.edu        bool negDest = ltz(destElem);
25227641Sgblack@eecs.umich.edu        bool negMid = ltz(midElem);
25237639Sgblack@eecs.umich.edu        if (negPreDest == negMid && negMid != negDest) {
25247639Sgblack@eecs.umich.edu            destElem = mask(sizeof(BigElement) * 8 - 1);
25257639Sgblack@eecs.umich.edu            if (negPreDest)
25267639Sgblack@eecs.umich.edu                destElem = ~destElem;
25277639Sgblack@eecs.umich.edu            fpscr.qc = 1;
25287639Sgblack@eecs.umich.edu        }
25297783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
25307639Sgblack@eecs.umich.edu    '''
25317760SGiacomo.Gabrielli@arm.com    threeRegLongInst("vqdmlal", "Vqdmlal", "SimdMultAccOp", smallTypes, vqdmlalCode, True)
25327639Sgblack@eecs.umich.edu
25337639Sgblack@eecs.umich.edu    vqdmlslCode = '''
25347783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
25357639Sgblack@eecs.umich.edu        BigElement midElem = (2 * (int64_t)srcElem1 * (int64_t)srcElem2);
25367639Sgblack@eecs.umich.edu        Element maxNeg = (Element)1 << (sizeof(Element) * 8 - 1);
25377639Sgblack@eecs.umich.edu        Element halfNeg = maxNeg / 2;
25387639Sgblack@eecs.umich.edu        if ((srcElem1 == maxNeg && srcElem2 == maxNeg) ||
25397639Sgblack@eecs.umich.edu            (srcElem1 == halfNeg && srcElem2 == maxNeg) ||
25407639Sgblack@eecs.umich.edu            (srcElem1 == maxNeg && srcElem2 == halfNeg)) {
25417639Sgblack@eecs.umich.edu            midElem = ~((BigElement)maxNeg << (sizeof(Element) * 8));
25427639Sgblack@eecs.umich.edu            fpscr.qc = 1;
25437639Sgblack@eecs.umich.edu        }
25447641Sgblack@eecs.umich.edu        bool negPreDest = ltz(destElem);
25457639Sgblack@eecs.umich.edu        destElem -= midElem;
25467641Sgblack@eecs.umich.edu        bool negDest = ltz(destElem);
25477641Sgblack@eecs.umich.edu        bool posMid = ltz((BigElement)-midElem);
25487639Sgblack@eecs.umich.edu        if (negPreDest == posMid && posMid != negDest) {
25497639Sgblack@eecs.umich.edu            destElem = mask(sizeof(BigElement) * 8 - 1);
25507639Sgblack@eecs.umich.edu            if (negPreDest)
25517639Sgblack@eecs.umich.edu                destElem = ~destElem;
25527639Sgblack@eecs.umich.edu            fpscr.qc = 1;
25537639Sgblack@eecs.umich.edu        }
25547783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
25557639Sgblack@eecs.umich.edu    '''
25567760SGiacomo.Gabrielli@arm.com    threeRegLongInst("vqdmlsl", "Vqdmlsl", "SimdMultAccOp", smallTypes, vqdmlslCode, True)
25577639Sgblack@eecs.umich.edu
25587639Sgblack@eecs.umich.edu    vqdmullCode = '''
25597783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
25607639Sgblack@eecs.umich.edu        destElem = (2 * (int64_t)srcElem1 * (int64_t)srcElem2);
25617639Sgblack@eecs.umich.edu        if (srcElem1 == srcElem2 &&
25627639Sgblack@eecs.umich.edu                srcElem1 == (Element)((Element)1 <<
25637639Sgblack@eecs.umich.edu                    (Element)(sizeof(Element) * 8 - 1))) {
25647639Sgblack@eecs.umich.edu            destElem = ~((BigElement)srcElem1 << (sizeof(Element) * 8));
25657639Sgblack@eecs.umich.edu            fpscr.qc = 1;
25667639Sgblack@eecs.umich.edu        }
25677783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
25687639Sgblack@eecs.umich.edu    '''
25697760SGiacomo.Gabrielli@arm.com    threeRegLongInst("vqdmull", "Vqdmull", "SimdMultAccOp", smallTypes, vqdmullCode)
25707639Sgblack@eecs.umich.edu
25717639Sgblack@eecs.umich.edu    vmlsCode = '''
25727639Sgblack@eecs.umich.edu        destElem = destElem - srcElem1 * srcElem2;
25737639Sgblack@eecs.umich.edu    '''
25747760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vmls", "NVmlsD", "SimdMultAccOp", allTypes, 2, vmlsCode, True)
25757760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vmls", "NVmlsQ", "SimdMultAccOp", allTypes, 4, vmlsCode, True)
25767639Sgblack@eecs.umich.edu    vmlslCode = '''
25777639Sgblack@eecs.umich.edu        destElem = destElem - (BigElement)srcElem1 * (BigElement)srcElem2;
25787639Sgblack@eecs.umich.edu    '''
25797760SGiacomo.Gabrielli@arm.com    threeRegLongInst("vmlsl", "Vmlsl", "SimdMultAccOp", smallTypes, vmlslCode, True)
25807639Sgblack@eecs.umich.edu
25817639Sgblack@eecs.umich.edu    vmulpCode = '''
25827639Sgblack@eecs.umich.edu        destElem = 0;
25837639Sgblack@eecs.umich.edu        for (unsigned j = 0; j < sizeof(Element) * 8; j++) {
25847639Sgblack@eecs.umich.edu            if (bits(srcElem2, j))
25857639Sgblack@eecs.umich.edu                destElem ^= srcElem1 << j;
25867639Sgblack@eecs.umich.edu        }
25877639Sgblack@eecs.umich.edu    '''
25887760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vmul", "NVmulpD", "SimdMultOp", unsignedTypes, 2, vmulpCode)
25897760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vmul", "NVmulpQ", "SimdMultOp", unsignedTypes, 4, vmulpCode)
25907639Sgblack@eecs.umich.edu    vmullpCode = '''
25917639Sgblack@eecs.umich.edu        destElem = 0;
25927639Sgblack@eecs.umich.edu        for (unsigned j = 0; j < sizeof(Element) * 8; j++) {
25937639Sgblack@eecs.umich.edu            if (bits(srcElem2, j))
25947639Sgblack@eecs.umich.edu                destElem ^= (BigElement)srcElem1 << j;
25957639Sgblack@eecs.umich.edu        }
25967639Sgblack@eecs.umich.edu    '''
25977760SGiacomo.Gabrielli@arm.com    threeRegLongInst("vmull", "Vmullp", "SimdMultOp", smallUnsignedTypes, vmullpCode)
25987639Sgblack@eecs.umich.edu
25998607Sgblack@eecs.umich.edu    threeEqualRegInst("vpmax", "VpmaxD", "SimdCmpOp", smallTypes, 2, vmaxCode, pairwise=True)
26007639Sgblack@eecs.umich.edu
26018607Sgblack@eecs.umich.edu    threeEqualRegInst("vpmin", "VpminD", "SimdCmpOp", smallTypes, 2, vminCode, pairwise=True)
26027639Sgblack@eecs.umich.edu
26037639Sgblack@eecs.umich.edu    vqdmulhCode = '''
26047783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
26057639Sgblack@eecs.umich.edu        destElem = (2 * (int64_t)srcElem1 * (int64_t)srcElem2) >>
26067639Sgblack@eecs.umich.edu                   (sizeof(Element) * 8);
26077639Sgblack@eecs.umich.edu        if (srcElem1 == srcElem2 &&
26087639Sgblack@eecs.umich.edu                srcElem1 == (Element)((Element)1 <<
26097639Sgblack@eecs.umich.edu                    (sizeof(Element) * 8 - 1))) {
26107639Sgblack@eecs.umich.edu            destElem = ~srcElem1;
26117639Sgblack@eecs.umich.edu            fpscr.qc = 1;
26127639Sgblack@eecs.umich.edu        }
26137783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
26147639Sgblack@eecs.umich.edu    '''
26157760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqdmulh", "VqdmulhD", "SimdMultOp", smallSignedTypes, 2, vqdmulhCode)
26167760SGiacomo.Gabrielli@arm.com    threeEqualRegInst("vqdmulh", "VqdmulhQ", "SimdMultOp", smallSignedTypes, 4, vqdmulhCode)
26177639Sgblack@eecs.umich.edu
26187639Sgblack@eecs.umich.edu    vqrdmulhCode = '''
26197783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
26207639Sgblack@eecs.umich.edu        destElem = (2 * (int64_t)srcElem1 * (int64_t)srcElem2 +
26217639Sgblack@eecs.umich.edu                    ((int64_t)1 << (sizeof(Element) * 8 - 1))) >>
26227639Sgblack@eecs.umich.edu                   (sizeof(Element) * 8);
26237639Sgblack@eecs.umich.edu        Element maxNeg = (Element)1 << (sizeof(Element) * 8 - 1);
26247639Sgblack@eecs.umich.edu        Element halfNeg = maxNeg / 2;
26257639Sgblack@eecs.umich.edu        if ((srcElem1 == maxNeg && srcElem2 == maxNeg) ||
26267639Sgblack@eecs.umich.edu            (srcElem1 == halfNeg && srcElem2 == maxNeg) ||
26277639Sgblack@eecs.umich.edu            (srcElem1 == maxNeg && srcElem2 == halfNeg)) {
26287639Sgblack@eecs.umich.edu            if (destElem < 0) {
26297639Sgblack@eecs.umich.edu                destElem = mask(sizeof(Element) * 8 - 1);
26307639Sgblack@eecs.umich.edu            } else {
26317639Sgblack@eecs.umich.edu                destElem = (Element)1 << (sizeof(Element) * 8 - 1);
26327639Sgblack@eecs.umich.edu            }
26337639Sgblack@eecs.umich.edu            fpscr.qc = 1;
26347639Sgblack@eecs.umich.edu        }
26357783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
26367639Sgblack@eecs.umich.edu    '''
26377639Sgblack@eecs.umich.edu    threeEqualRegInst("vqrdmulh", "VqrdmulhD",
26387760SGiacomo.Gabrielli@arm.com            "SimdMultOp", smallSignedTypes, 2, vqrdmulhCode)
26397639Sgblack@eecs.umich.edu    threeEqualRegInst("vqrdmulh", "VqrdmulhQ",
26407760SGiacomo.Gabrielli@arm.com            "SimdMultOp", smallSignedTypes, 4, vqrdmulhCode)
26417639Sgblack@eecs.umich.edu
26427639Sgblack@eecs.umich.edu    vmaxfpCode = '''
26437783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
26447639Sgblack@eecs.umich.edu        bool done;
26457639Sgblack@eecs.umich.edu        destReg = processNans(fpscr, done, true, srcReg1, srcReg2);
26467639Sgblack@eecs.umich.edu        if (!done) {
264710037SARM gem5 Developers            destReg = binaryOp(fpscr, srcReg1, srcReg2, fpMax<float>,
26487639Sgblack@eecs.umich.edu                               true, true, VfpRoundNearest);
26497639Sgblack@eecs.umich.edu        } else if (flushToZero(srcReg1, srcReg2)) {
26507639Sgblack@eecs.umich.edu            fpscr.idc = 1;
26517639Sgblack@eecs.umich.edu        }
26527783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
26537639Sgblack@eecs.umich.edu    '''
26547760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vmax", "VmaxDFp", "SimdFloatCmpOp", ("float",), 2, vmaxfpCode)
26557760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vmax", "VmaxQFp", "SimdFloatCmpOp", ("float",), 4, vmaxfpCode)
26567639Sgblack@eecs.umich.edu
26577639Sgblack@eecs.umich.edu    vminfpCode = '''
26587783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
26597639Sgblack@eecs.umich.edu        bool done;
26607639Sgblack@eecs.umich.edu        destReg = processNans(fpscr, done, true, srcReg1, srcReg2);
26617639Sgblack@eecs.umich.edu        if (!done) {
266210037SARM gem5 Developers            destReg = binaryOp(fpscr, srcReg1, srcReg2, fpMin<float>,
26637639Sgblack@eecs.umich.edu                               true, true, VfpRoundNearest);
26647639Sgblack@eecs.umich.edu        } else if (flushToZero(srcReg1, srcReg2)) {
26657639Sgblack@eecs.umich.edu            fpscr.idc = 1;
26667639Sgblack@eecs.umich.edu        }
26677783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
26687639Sgblack@eecs.umich.edu    '''
26697760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vmin", "VminDFp", "SimdFloatCmpOp", ("float",), 2, vminfpCode)
26707760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vmin", "VminQFp", "SimdFloatCmpOp", ("float",), 4, vminfpCode)
26717639Sgblack@eecs.umich.edu
26727760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vpmax", "VpmaxDFp", "SimdFloatCmpOp", ("float",),
26737639Sgblack@eecs.umich.edu                        2, vmaxfpCode, pairwise=True)
26747760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vpmax", "VpmaxQFp", "SimdFloatCmpOp", ("float",),
26757639Sgblack@eecs.umich.edu                        4, vmaxfpCode, pairwise=True)
26767639Sgblack@eecs.umich.edu
26777760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vpmin", "VpminDFp", "SimdFloatCmpOp", ("float",),
26787639Sgblack@eecs.umich.edu                        2, vminfpCode, pairwise=True)
26797760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vpmin", "VpminQFp", "SimdFloatCmpOp", ("float",),
26807639Sgblack@eecs.umich.edu                        4, vminfpCode, pairwise=True)
26817639Sgblack@eecs.umich.edu
26827639Sgblack@eecs.umich.edu    vaddfpCode = '''
26837783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
26847639Sgblack@eecs.umich.edu        destReg = binaryOp(fpscr, srcReg1, srcReg2, fpAddS,
26857639Sgblack@eecs.umich.edu                           true, true, VfpRoundNearest);
26867783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
26877639Sgblack@eecs.umich.edu    '''
26887760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vadd", "VaddDFp", "SimdFloatAddOp", ("float",), 2, vaddfpCode)
26897760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vadd", "VaddQFp", "SimdFloatAddOp", ("float",), 4, vaddfpCode)
26907639Sgblack@eecs.umich.edu
26917760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vpadd", "VpaddDFp", "SimdFloatAddOp", ("float",),
26927639Sgblack@eecs.umich.edu                        2, vaddfpCode, pairwise=True)
26937760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vpadd", "VpaddQFp", "SimdFloatAddOp", ("float",),
26947639Sgblack@eecs.umich.edu                        4, vaddfpCode, pairwise=True)
26957639Sgblack@eecs.umich.edu
26967639Sgblack@eecs.umich.edu    vsubfpCode = '''
26977783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
26987639Sgblack@eecs.umich.edu        destReg = binaryOp(fpscr, srcReg1, srcReg2, fpSubS,
26997639Sgblack@eecs.umich.edu                           true, true, VfpRoundNearest);
27007783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
27017639Sgblack@eecs.umich.edu    '''
27027760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vsub", "VsubDFp", "SimdFloatAddOp", ("float",), 2, vsubfpCode)
27037760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vsub", "VsubQFp", "SimdFloatAddOp", ("float",), 4, vsubfpCode)
27047639Sgblack@eecs.umich.edu
27057639Sgblack@eecs.umich.edu    vmulfpCode = '''
27067783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
27077639Sgblack@eecs.umich.edu        destReg = binaryOp(fpscr, srcReg1, srcReg2, fpMulS,
27087639Sgblack@eecs.umich.edu                           true, true, VfpRoundNearest);
27097783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
27107639Sgblack@eecs.umich.edu    '''
27117760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vmul", "NVmulDFp", "SimdFloatMultOp", ("float",), 2, vmulfpCode)
27127760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vmul", "NVmulQFp", "SimdFloatMultOp", ("float",), 4, vmulfpCode)
27137639Sgblack@eecs.umich.edu
27147639Sgblack@eecs.umich.edu    vmlafpCode = '''
27157783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
27167639Sgblack@eecs.umich.edu        float mid = binaryOp(fpscr, srcReg1, srcReg2, fpMulS,
27177639Sgblack@eecs.umich.edu                             true, true, VfpRoundNearest);
27187639Sgblack@eecs.umich.edu        destReg = binaryOp(fpscr, mid, destReg, fpAddS,
27197639Sgblack@eecs.umich.edu                           true, true, VfpRoundNearest);
27207783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
27217639Sgblack@eecs.umich.edu    '''
27227760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vmla", "NVmlaDFp", "SimdFloatMultAccOp", ("float",), 2, vmlafpCode, True)
27237760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vmla", "NVmlaQFp", "SimdFloatMultAccOp", ("float",), 4, vmlafpCode, True)
27247639Sgblack@eecs.umich.edu
272510037SARM gem5 Developers    vfmafpCode = '''
272610037SARM gem5 Developers        FPSCR fpscr = (FPSCR) FpscrExc;
272710037SARM gem5 Developers        destReg = ternaryOp(fpscr, srcReg1, srcReg2, destReg, fpMulAdd<float>,
272810037SARM gem5 Developers                            true, true, VfpRoundNearest);
272910037SARM gem5 Developers        FpscrExc = fpscr;
273010037SARM gem5 Developers    '''
273110037SARM gem5 Developers    threeEqualRegInstFp("vfma", "NVfmaDFp", "SimdFloatMultAccOp", ("float",), 2, vfmafpCode, True)
273210037SARM gem5 Developers    threeEqualRegInstFp("vfma", "NVfmaQFp", "SimdFloatMultAccOp", ("float",), 4, vfmafpCode, True)
273310037SARM gem5 Developers
273410037SARM gem5 Developers    vfmsfpCode = '''
273510037SARM gem5 Developers        FPSCR fpscr = (FPSCR) FpscrExc;
273610037SARM gem5 Developers        destReg = ternaryOp(fpscr, -srcReg1, srcReg2, destReg, fpMulAdd<float>,
273710037SARM gem5 Developers                            true, true, VfpRoundNearest);
273810037SARM gem5 Developers        FpscrExc = fpscr;
273910037SARM gem5 Developers    '''
274010037SARM gem5 Developers    threeEqualRegInstFp("vfms", "NVfmsDFp", "SimdFloatMultAccOp", ("float",), 2, vfmsfpCode, True)
274110037SARM gem5 Developers    threeEqualRegInstFp("vfms", "NVfmsQFp", "SimdFloatMultAccOp", ("float",), 4, vfmsfpCode, True)
274210037SARM gem5 Developers
27437639Sgblack@eecs.umich.edu    vmlsfpCode = '''
27447783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
27457639Sgblack@eecs.umich.edu        float mid = binaryOp(fpscr, srcReg1, srcReg2, fpMulS,
27467639Sgblack@eecs.umich.edu                             true, true, VfpRoundNearest);
27477639Sgblack@eecs.umich.edu        destReg = binaryOp(fpscr, destReg, mid, fpSubS,
27487639Sgblack@eecs.umich.edu                           true, true, VfpRoundNearest);
27497783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
27507639Sgblack@eecs.umich.edu    '''
27517760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vmls", "NVmlsDFp", "SimdFloatMultAccOp", ("float",), 2, vmlsfpCode, True)
27527760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vmls", "NVmlsQFp", "SimdFloatMultAccOp", ("float",), 4, vmlsfpCode, True)
27537639Sgblack@eecs.umich.edu
27547639Sgblack@eecs.umich.edu    vcgtfpCode = '''
27557783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
27567639Sgblack@eecs.umich.edu        float res = binaryOp(fpscr, srcReg1, srcReg2, vcgtFunc,
27577639Sgblack@eecs.umich.edu                             true, true, VfpRoundNearest);
27587639Sgblack@eecs.umich.edu        destReg = (res == 0) ? -1 : 0;
27597639Sgblack@eecs.umich.edu        if (res == 2.0)
27607639Sgblack@eecs.umich.edu            fpscr.ioc = 1;
27617783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
27627639Sgblack@eecs.umich.edu    '''
27637760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vcgt", "VcgtDFp", "SimdFloatCmpOp", ("float",),
27647639Sgblack@eecs.umich.edu            2, vcgtfpCode, toInt = True)
27657760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vcgt", "VcgtQFp", "SimdFloatCmpOp", ("float",),
27667639Sgblack@eecs.umich.edu            4, vcgtfpCode, toInt = True)
27677639Sgblack@eecs.umich.edu
27687639Sgblack@eecs.umich.edu    vcgefpCode = '''
27697783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
27707639Sgblack@eecs.umich.edu        float res = binaryOp(fpscr, srcReg1, srcReg2, vcgeFunc,
27717639Sgblack@eecs.umich.edu                             true, true, VfpRoundNearest);
27727639Sgblack@eecs.umich.edu        destReg = (res == 0) ? -1 : 0;
27737639Sgblack@eecs.umich.edu        if (res == 2.0)
27747639Sgblack@eecs.umich.edu            fpscr.ioc = 1;
27757783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
27767639Sgblack@eecs.umich.edu    '''
27777760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vcge", "VcgeDFp", "SimdFloatCmpOp", ("float",),
27787639Sgblack@eecs.umich.edu            2, vcgefpCode, toInt = True)
27797760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vcge", "VcgeQFp", "SimdFloatCmpOp", ("float",),
27807639Sgblack@eecs.umich.edu            4, vcgefpCode, toInt = True)
27817639Sgblack@eecs.umich.edu
27827639Sgblack@eecs.umich.edu    vacgtfpCode = '''
27837783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
27847639Sgblack@eecs.umich.edu        float res = binaryOp(fpscr, srcReg1, srcReg2, vacgtFunc,
27857639Sgblack@eecs.umich.edu                             true, true, VfpRoundNearest);
27867639Sgblack@eecs.umich.edu        destReg = (res == 0) ? -1 : 0;
27877639Sgblack@eecs.umich.edu        if (res == 2.0)
27887639Sgblack@eecs.umich.edu            fpscr.ioc = 1;
27897783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
27907639Sgblack@eecs.umich.edu    '''
27917760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vacgt", "VacgtDFp", "SimdFloatCmpOp", ("float",),
27927639Sgblack@eecs.umich.edu            2, vacgtfpCode, toInt = True)
27937760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vacgt", "VacgtQFp", "SimdFloatCmpOp", ("float",),
27947639Sgblack@eecs.umich.edu            4, vacgtfpCode, toInt = True)
27957639Sgblack@eecs.umich.edu
27967639Sgblack@eecs.umich.edu    vacgefpCode = '''
27977783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
27987639Sgblack@eecs.umich.edu        float res = binaryOp(fpscr, srcReg1, srcReg2, vacgeFunc,
27997639Sgblack@eecs.umich.edu                             true, true, VfpRoundNearest);
28007639Sgblack@eecs.umich.edu        destReg = (res == 0) ? -1 : 0;
28017639Sgblack@eecs.umich.edu        if (res == 2.0)
28027639Sgblack@eecs.umich.edu            fpscr.ioc = 1;
28037783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
28047639Sgblack@eecs.umich.edu    '''
28057760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vacge", "VacgeDFp", "SimdFloatCmpOp", ("float",),
28067639Sgblack@eecs.umich.edu            2, vacgefpCode, toInt = True)
28077760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vacge", "VacgeQFp", "SimdFloatCmpOp", ("float",),
28087639Sgblack@eecs.umich.edu            4, vacgefpCode, toInt = True)
28097639Sgblack@eecs.umich.edu
28107639Sgblack@eecs.umich.edu    vceqfpCode = '''
28117783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
28127639Sgblack@eecs.umich.edu        float res = binaryOp(fpscr, srcReg1, srcReg2, vceqFunc,
28137639Sgblack@eecs.umich.edu                             true, true, VfpRoundNearest);
28147639Sgblack@eecs.umich.edu        destReg = (res == 0) ? -1 : 0;
28157639Sgblack@eecs.umich.edu        if (res == 2.0)
28167639Sgblack@eecs.umich.edu            fpscr.ioc = 1;
28177783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
28187639Sgblack@eecs.umich.edu    '''
28197760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vceq", "VceqDFp", "SimdFloatCmpOp", ("float",),
28207639Sgblack@eecs.umich.edu            2, vceqfpCode, toInt = True)
28217760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vceq", "VceqQFp", "SimdFloatCmpOp", ("float",),
28227639Sgblack@eecs.umich.edu            4, vceqfpCode, toInt = True)
28237639Sgblack@eecs.umich.edu
28247639Sgblack@eecs.umich.edu    vrecpsCode = '''
28257783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
28267639Sgblack@eecs.umich.edu        destReg = binaryOp(fpscr, srcReg1, srcReg2, fpRecpsS,
28277639Sgblack@eecs.umich.edu                           true, true, VfpRoundNearest);
28287783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
28297639Sgblack@eecs.umich.edu    '''
28307760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vrecps", "VrecpsDFp", "SimdFloatMultAccOp", ("float",), 2, vrecpsCode)
28317760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vrecps", "VrecpsQFp", "SimdFloatMultAccOp", ("float",), 4, vrecpsCode)
28327639Sgblack@eecs.umich.edu
28337639Sgblack@eecs.umich.edu    vrsqrtsCode = '''
28347783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
28357639Sgblack@eecs.umich.edu        destReg = binaryOp(fpscr, srcReg1, srcReg2, fpRSqrtsS,
28367639Sgblack@eecs.umich.edu                           true, true, VfpRoundNearest);
28377783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
28387639Sgblack@eecs.umich.edu    '''
28397760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vrsqrts", "VrsqrtsDFp", "SimdFloatMiscOp", ("float",), 2, vrsqrtsCode)
28407760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vrsqrts", "VrsqrtsQFp", "SimdFloatMiscOp", ("float",), 4, vrsqrtsCode)
28417639Sgblack@eecs.umich.edu
28427639Sgblack@eecs.umich.edu    vabdfpCode = '''
28437783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
28447639Sgblack@eecs.umich.edu        float mid = binaryOp(fpscr, srcReg1, srcReg2, fpSubS,
28457639Sgblack@eecs.umich.edu                             true, true, VfpRoundNearest);
28467639Sgblack@eecs.umich.edu        destReg = fabs(mid);
28477783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
28487639Sgblack@eecs.umich.edu    '''
28497760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vabd", "VabdDFp", "SimdFloatAddOp", ("float",), 2, vabdfpCode)
28507760SGiacomo.Gabrielli@arm.com    threeEqualRegInstFp("vabd", "VabdQFp", "SimdFloatAddOp", ("float",), 4, vabdfpCode)
28517639Sgblack@eecs.umich.edu
28527760SGiacomo.Gabrielli@arm.com    twoEqualRegInst("vmla", "VmlasD", "SimdMultAccOp", unsignedTypes, 2, vmlaCode, True)
28537760SGiacomo.Gabrielli@arm.com    twoEqualRegInst("vmla", "VmlasQ", "SimdMultAccOp", unsignedTypes, 4, vmlaCode, True)
28547760SGiacomo.Gabrielli@arm.com    twoEqualRegInstFp("vmla", "VmlasDFp", "SimdFloatMultAccOp", ("float",), 2, vmlafpCode, True)
28557760SGiacomo.Gabrielli@arm.com    twoEqualRegInstFp("vmla", "VmlasQFp", "SimdFloatMultAccOp", ("float",), 4, vmlafpCode, True)
28567760SGiacomo.Gabrielli@arm.com    twoRegLongInst("vmlal", "Vmlals", "SimdMultAccOp", smallTypes, vmlalCode, True)
28577639Sgblack@eecs.umich.edu
28587760SGiacomo.Gabrielli@arm.com    twoEqualRegInst("vmls", "VmlssD", "SimdMultAccOp", allTypes, 2, vmlsCode, True)
28597760SGiacomo.Gabrielli@arm.com    twoEqualRegInst("vmls", "VmlssQ", "SimdMultAccOp", allTypes, 4, vmlsCode, True)
28607760SGiacomo.Gabrielli@arm.com    twoEqualRegInstFp("vmls", "VmlssDFp", "SimdFloatMultAccOp", ("float",), 2, vmlsfpCode, True)
28617760SGiacomo.Gabrielli@arm.com    twoEqualRegInstFp("vmls", "VmlssQFp", "SimdFloatMultAccOp", ("float",), 4, vmlsfpCode, True)
28627760SGiacomo.Gabrielli@arm.com    twoRegLongInst("vmlsl", "Vmlsls", "SimdMultAccOp", smallTypes, vmlslCode, True)
28637639Sgblack@eecs.umich.edu
28647760SGiacomo.Gabrielli@arm.com    twoEqualRegInst("vmul", "VmulsD", "SimdMultOp", allTypes, 2, vmulCode)
28657760SGiacomo.Gabrielli@arm.com    twoEqualRegInst("vmul", "VmulsQ", "SimdMultOp", allTypes, 4, vmulCode)
28667760SGiacomo.Gabrielli@arm.com    twoEqualRegInstFp("vmul", "VmulsDFp", "SimdFloatMultOp", ("float",), 2, vmulfpCode)
28677760SGiacomo.Gabrielli@arm.com    twoEqualRegInstFp("vmul", "VmulsQFp", "SimdFloatMultOp", ("float",), 4, vmulfpCode)
28687760SGiacomo.Gabrielli@arm.com    twoRegLongInst("vmull", "Vmulls", "SimdMultOp", smallTypes, vmullCode)
28697639Sgblack@eecs.umich.edu
28707760SGiacomo.Gabrielli@arm.com    twoRegLongInst("vqdmull", "Vqdmulls", "SimdMultOp", smallTypes, vqdmullCode)
28717760SGiacomo.Gabrielli@arm.com    twoRegLongInst("vqdmlal", "Vqdmlals", "SimdMultAccOp", smallTypes, vqdmlalCode, True)
28727760SGiacomo.Gabrielli@arm.com    twoRegLongInst("vqdmlsl", "Vqdmlsls", "SimdMultAccOp", smallTypes, vqdmlslCode, True)
28737760SGiacomo.Gabrielli@arm.com    twoEqualRegInst("vqdmulh", "VqdmulhsD", "SimdMultOp", smallSignedTypes, 2, vqdmulhCode)
28747760SGiacomo.Gabrielli@arm.com    twoEqualRegInst("vqdmulh", "VqdmulhsQ", "SimdMultOp", smallSignedTypes, 4, vqdmulhCode)
28757639Sgblack@eecs.umich.edu    twoEqualRegInst("vqrdmulh", "VqrdmulhsD",
28767760SGiacomo.Gabrielli@arm.com            "SimdMultOp", smallSignedTypes, 2, vqrdmulhCode)
28777639Sgblack@eecs.umich.edu    twoEqualRegInst("vqrdmulh", "VqrdmulhsQ",
28787760SGiacomo.Gabrielli@arm.com            "SimdMultOp", smallSignedTypes, 4, vqrdmulhCode)
28797639Sgblack@eecs.umich.edu
28807639Sgblack@eecs.umich.edu    vshrCode = '''
28817639Sgblack@eecs.umich.edu        if (imm >= sizeof(srcElem1) * 8) {
28827641Sgblack@eecs.umich.edu            if (ltz(srcElem1))
28837639Sgblack@eecs.umich.edu                destElem = -1;
28847639Sgblack@eecs.umich.edu            else
28857639Sgblack@eecs.umich.edu                destElem = 0;
28867639Sgblack@eecs.umich.edu        } else {
28877639Sgblack@eecs.umich.edu            destElem = srcElem1 >> imm;
28887639Sgblack@eecs.umich.edu        }
28897639Sgblack@eecs.umich.edu    '''
28907760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vshr", "NVshrD", "SimdShiftOp", allTypes, 2, vshrCode)
28917760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vshr", "NVshrQ", "SimdShiftOp", allTypes, 4, vshrCode)
28927639Sgblack@eecs.umich.edu
28937639Sgblack@eecs.umich.edu    vsraCode = '''
28947639Sgblack@eecs.umich.edu        Element mid;;
28957639Sgblack@eecs.umich.edu        if (imm >= sizeof(srcElem1) * 8) {
28967641Sgblack@eecs.umich.edu            mid = ltz(srcElem1) ? -1 : 0;
28977639Sgblack@eecs.umich.edu        } else {
28987639Sgblack@eecs.umich.edu            mid = srcElem1 >> imm;
28997641Sgblack@eecs.umich.edu            if (ltz(srcElem1) && !ltz(mid)) {
29007639Sgblack@eecs.umich.edu                mid |= -(mid & ((Element)1 <<
29017639Sgblack@eecs.umich.edu                            (sizeof(Element) * 8 - 1 - imm)));
29027639Sgblack@eecs.umich.edu            }
29037639Sgblack@eecs.umich.edu        }
29047639Sgblack@eecs.umich.edu        destElem += mid;
29057639Sgblack@eecs.umich.edu    '''
29067760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vsra", "NVsraD", "SimdShiftAccOp", allTypes, 2, vsraCode, True)
29077760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vsra", "NVsraQ", "SimdShiftAccOp", allTypes, 4, vsraCode, True)
29087639Sgblack@eecs.umich.edu
29097639Sgblack@eecs.umich.edu    vrshrCode = '''
29107639Sgblack@eecs.umich.edu        if (imm > sizeof(srcElem1) * 8) {
29117639Sgblack@eecs.umich.edu            destElem = 0;
29127639Sgblack@eecs.umich.edu        } else if (imm) {
29137639Sgblack@eecs.umich.edu            Element rBit = bits(srcElem1, imm - 1);
29147639Sgblack@eecs.umich.edu            destElem = ((srcElem1 >> (imm - 1)) >> 1) + rBit;
29157639Sgblack@eecs.umich.edu        } else {
29167639Sgblack@eecs.umich.edu            destElem = srcElem1;
29177639Sgblack@eecs.umich.edu        }
29187639Sgblack@eecs.umich.edu    '''
29197760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vrshr", "NVrshrD", "SimdShiftOp", allTypes, 2, vrshrCode)
29207760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vrshr", "NVrshrQ", "SimdShiftOp", allTypes, 4, vrshrCode)
29217639Sgblack@eecs.umich.edu
29227639Sgblack@eecs.umich.edu    vrsraCode = '''
29237639Sgblack@eecs.umich.edu        if (imm > sizeof(srcElem1) * 8) {
29247639Sgblack@eecs.umich.edu            destElem += 0;
29257639Sgblack@eecs.umich.edu        } else if (imm) {
29267639Sgblack@eecs.umich.edu            Element rBit = bits(srcElem1, imm - 1);
29277639Sgblack@eecs.umich.edu            destElem += ((srcElem1 >> (imm - 1)) >> 1) + rBit;
29287639Sgblack@eecs.umich.edu        } else {
29297639Sgblack@eecs.umich.edu            destElem += srcElem1;
29307639Sgblack@eecs.umich.edu        }
29317639Sgblack@eecs.umich.edu    '''
29327760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vrsra", "NVrsraD", "SimdShiftAccOp", allTypes, 2, vrsraCode, True)
29337760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vrsra", "NVrsraQ", "SimdShiftAccOp", allTypes, 4, vrsraCode, True)
29347639Sgblack@eecs.umich.edu
29357639Sgblack@eecs.umich.edu    vsriCode = '''
29367639Sgblack@eecs.umich.edu        if (imm >= sizeof(Element) * 8)
29377639Sgblack@eecs.umich.edu            destElem = destElem;
29387639Sgblack@eecs.umich.edu        else
29397639Sgblack@eecs.umich.edu            destElem = (srcElem1 >> imm) |
29407639Sgblack@eecs.umich.edu                (destElem & ~mask(sizeof(Element) * 8 - imm));
29417639Sgblack@eecs.umich.edu    '''
29427760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vsri", "NVsriD", "SimdShiftOp", unsignedTypes, 2, vsriCode, True)
29437760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vsri", "NVsriQ", "SimdShiftOp", unsignedTypes, 4, vsriCode, True)
29447639Sgblack@eecs.umich.edu
29457639Sgblack@eecs.umich.edu    vshlCode = '''
29467639Sgblack@eecs.umich.edu        if (imm >= sizeof(Element) * 8)
29477639Sgblack@eecs.umich.edu            destElem = (srcElem1 << (sizeof(Element) * 8 - 1)) << 1;
29487639Sgblack@eecs.umich.edu        else
29497639Sgblack@eecs.umich.edu            destElem = srcElem1 << imm;
29507639Sgblack@eecs.umich.edu    '''
29517760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vshl", "NVshlD", "SimdShiftOp", unsignedTypes, 2, vshlCode)
29527760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vshl", "NVshlQ", "SimdShiftOp", unsignedTypes, 4, vshlCode)
29537639Sgblack@eecs.umich.edu
29547639Sgblack@eecs.umich.edu    vsliCode = '''
29557639Sgblack@eecs.umich.edu        if (imm >= sizeof(Element) * 8)
29567639Sgblack@eecs.umich.edu            destElem = destElem;
29577639Sgblack@eecs.umich.edu        else
29587639Sgblack@eecs.umich.edu            destElem = (srcElem1 << imm) | (destElem & mask(imm));
29597639Sgblack@eecs.umich.edu    '''
29607760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vsli", "NVsliD", "SimdShiftOp", unsignedTypes, 2, vsliCode, True)
29617760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vsli", "NVsliQ", "SimdShiftOp", unsignedTypes, 4, vsliCode, True)
29627639Sgblack@eecs.umich.edu
29637639Sgblack@eecs.umich.edu    vqshlCode = '''
29647783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
29657639Sgblack@eecs.umich.edu        if (imm >= sizeof(Element) * 8) {
29667639Sgblack@eecs.umich.edu            if (srcElem1 != 0) {
29677639Sgblack@eecs.umich.edu                destElem = (Element)1 << (sizeof(Element) * 8 - 1);
29687639Sgblack@eecs.umich.edu                if (srcElem1 > 0)
29697639Sgblack@eecs.umich.edu                    destElem = ~destElem;
29707639Sgblack@eecs.umich.edu                fpscr.qc = 1;
29717639Sgblack@eecs.umich.edu            } else {
29727639Sgblack@eecs.umich.edu                destElem = 0;
29737639Sgblack@eecs.umich.edu            }
29747639Sgblack@eecs.umich.edu        } else if (imm) {
29757639Sgblack@eecs.umich.edu            destElem = (srcElem1 << imm);
29767639Sgblack@eecs.umich.edu            uint64_t topBits = bits((uint64_t)srcElem1,
29777639Sgblack@eecs.umich.edu                                    sizeof(Element) * 8 - 1,
29787639Sgblack@eecs.umich.edu                                    sizeof(Element) * 8 - 1 - imm);
29797639Sgblack@eecs.umich.edu            if (topBits != 0 && topBits != mask(imm + 1)) {
29807639Sgblack@eecs.umich.edu                destElem = (Element)1 << (sizeof(Element) * 8 - 1);
29817639Sgblack@eecs.umich.edu                if (srcElem1 > 0)
29827639Sgblack@eecs.umich.edu                    destElem = ~destElem;
29837639Sgblack@eecs.umich.edu                fpscr.qc = 1;
29847639Sgblack@eecs.umich.edu            }
29857639Sgblack@eecs.umich.edu        } else {
29867639Sgblack@eecs.umich.edu            destElem = srcElem1;
29877639Sgblack@eecs.umich.edu        }
29887783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
29897639Sgblack@eecs.umich.edu    '''
29907760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vqshl", "NVqshlD", "SimdShiftOp", signedTypes, 2, vqshlCode)
29917760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vqshl", "NVqshlQ", "SimdShiftOp", signedTypes, 4, vqshlCode)
29927639Sgblack@eecs.umich.edu
29937639Sgblack@eecs.umich.edu    vqshluCode = '''
29947783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
29957639Sgblack@eecs.umich.edu        if (imm >= sizeof(Element) * 8) {
29967639Sgblack@eecs.umich.edu            if (srcElem1 != 0) {
29977639Sgblack@eecs.umich.edu                destElem = mask(sizeof(Element) * 8);
29987639Sgblack@eecs.umich.edu                fpscr.qc = 1;
29997639Sgblack@eecs.umich.edu            } else {
30007639Sgblack@eecs.umich.edu                destElem = 0;
30017639Sgblack@eecs.umich.edu            }
30027639Sgblack@eecs.umich.edu        } else if (imm) {
30037639Sgblack@eecs.umich.edu            destElem = (srcElem1 << imm);
30047639Sgblack@eecs.umich.edu            uint64_t topBits = bits((uint64_t)srcElem1,
30057639Sgblack@eecs.umich.edu                                    sizeof(Element) * 8 - 1,
30067639Sgblack@eecs.umich.edu                                    sizeof(Element) * 8 - imm);
30077639Sgblack@eecs.umich.edu            if (topBits != 0) {
30087639Sgblack@eecs.umich.edu                destElem = mask(sizeof(Element) * 8);
30097639Sgblack@eecs.umich.edu                fpscr.qc = 1;
30107639Sgblack@eecs.umich.edu            }
30117639Sgblack@eecs.umich.edu        } else {
30127639Sgblack@eecs.umich.edu            destElem = srcElem1;
30137639Sgblack@eecs.umich.edu        }
30147783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
30157639Sgblack@eecs.umich.edu    '''
30167760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vqshlu", "NVqshluD", "SimdShiftOp", unsignedTypes, 2, vqshluCode)
30177760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vqshlu", "NVqshluQ", "SimdShiftOp", unsignedTypes, 4, vqshluCode)
30187639Sgblack@eecs.umich.edu
30197639Sgblack@eecs.umich.edu    vqshlusCode = '''
30207783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
30217639Sgblack@eecs.umich.edu        if (imm >= sizeof(Element) * 8) {
30227639Sgblack@eecs.umich.edu            if (srcElem1 < 0) {
30237639Sgblack@eecs.umich.edu                destElem = 0;
30247639Sgblack@eecs.umich.edu                fpscr.qc = 1;
30257639Sgblack@eecs.umich.edu            } else if (srcElem1 > 0) {
30267639Sgblack@eecs.umich.edu                destElem = mask(sizeof(Element) * 8);
30277639Sgblack@eecs.umich.edu                fpscr.qc = 1;
30287639Sgblack@eecs.umich.edu            } else {
30297639Sgblack@eecs.umich.edu                destElem = 0;
30307639Sgblack@eecs.umich.edu            }
30317639Sgblack@eecs.umich.edu        } else if (imm) {
30327639Sgblack@eecs.umich.edu            destElem = (srcElem1 << imm);
30337639Sgblack@eecs.umich.edu            uint64_t topBits = bits((uint64_t)srcElem1,
30347639Sgblack@eecs.umich.edu                                    sizeof(Element) * 8 - 1,
30357639Sgblack@eecs.umich.edu                                    sizeof(Element) * 8 - imm);
30367639Sgblack@eecs.umich.edu            if (srcElem1 < 0) {
30377639Sgblack@eecs.umich.edu                destElem = 0;
30387639Sgblack@eecs.umich.edu                fpscr.qc = 1;
30397639Sgblack@eecs.umich.edu            } else if (topBits != 0) {
30407639Sgblack@eecs.umich.edu                destElem = mask(sizeof(Element) * 8);
30417639Sgblack@eecs.umich.edu                fpscr.qc = 1;
30427639Sgblack@eecs.umich.edu            }
30437639Sgblack@eecs.umich.edu        } else {
30447639Sgblack@eecs.umich.edu            if (srcElem1 < 0) {
30457639Sgblack@eecs.umich.edu                fpscr.qc = 1;
30467639Sgblack@eecs.umich.edu                destElem = 0;
30477639Sgblack@eecs.umich.edu            } else {
30487639Sgblack@eecs.umich.edu                destElem = srcElem1;
30497639Sgblack@eecs.umich.edu            }
30507639Sgblack@eecs.umich.edu        }
30517783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
30527639Sgblack@eecs.umich.edu    '''
30537760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vqshlus", "NVqshlusD", "SimdShiftOp", signedTypes, 2, vqshlusCode)
30547760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vqshlus", "NVqshlusQ", "SimdShiftOp", signedTypes, 4, vqshlusCode)
30557639Sgblack@eecs.umich.edu
30567639Sgblack@eecs.umich.edu    vshrnCode = '''
30577639Sgblack@eecs.umich.edu        if (imm >= sizeof(srcElem1) * 8) {
30587639Sgblack@eecs.umich.edu            destElem = 0;
30597639Sgblack@eecs.umich.edu        } else {
30607639Sgblack@eecs.umich.edu            destElem = srcElem1 >> imm;
30617639Sgblack@eecs.umich.edu        }
30627639Sgblack@eecs.umich.edu    '''
30637760SGiacomo.Gabrielli@arm.com    twoRegNarrowShiftInst("vshrn", "NVshrn", "SimdShiftOp", smallUnsignedTypes, vshrnCode)
30647639Sgblack@eecs.umich.edu
30657639Sgblack@eecs.umich.edu    vrshrnCode = '''
30667639Sgblack@eecs.umich.edu        if (imm > sizeof(srcElem1) * 8) {
30677639Sgblack@eecs.umich.edu            destElem = 0;
30687639Sgblack@eecs.umich.edu        } else if (imm) {
30697639Sgblack@eecs.umich.edu            Element rBit = bits(srcElem1, imm - 1);
30707639Sgblack@eecs.umich.edu            destElem = ((srcElem1 >> (imm - 1)) >> 1) + rBit;
30717639Sgblack@eecs.umich.edu        } else {
30727639Sgblack@eecs.umich.edu            destElem = srcElem1;
30737639Sgblack@eecs.umich.edu        }
30747639Sgblack@eecs.umich.edu    '''
30757760SGiacomo.Gabrielli@arm.com    twoRegNarrowShiftInst("vrshrn", "NVrshrn", "SimdShiftOp", smallUnsignedTypes, vrshrnCode)
30767639Sgblack@eecs.umich.edu
30777639Sgblack@eecs.umich.edu    vqshrnCode = '''
30787783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
30797639Sgblack@eecs.umich.edu        if (imm > sizeof(srcElem1) * 8) {
30807639Sgblack@eecs.umich.edu            if (srcElem1 != 0 && srcElem1 != -1)
30817639Sgblack@eecs.umich.edu                fpscr.qc = 1;
30827639Sgblack@eecs.umich.edu            destElem = 0;
30837639Sgblack@eecs.umich.edu        } else if (imm) {
30847639Sgblack@eecs.umich.edu            BigElement mid = ((srcElem1 >> (imm - 1)) >> 1);
30857639Sgblack@eecs.umich.edu            mid |= -(mid & ((BigElement)1 <<
30867639Sgblack@eecs.umich.edu                        (sizeof(BigElement) * 8 - 1 - imm)));
30877639Sgblack@eecs.umich.edu            if (mid != (Element)mid) {
30887639Sgblack@eecs.umich.edu                destElem = mask(sizeof(Element) * 8 - 1);
30897639Sgblack@eecs.umich.edu                if (srcElem1 < 0)
30907639Sgblack@eecs.umich.edu                    destElem = ~destElem;
30917639Sgblack@eecs.umich.edu                fpscr.qc = 1;
30927639Sgblack@eecs.umich.edu            } else {
30937639Sgblack@eecs.umich.edu                destElem = mid;
30947639Sgblack@eecs.umich.edu            }
30957639Sgblack@eecs.umich.edu        } else {
30967639Sgblack@eecs.umich.edu            destElem = srcElem1;
30977639Sgblack@eecs.umich.edu        }
30987783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
30997639Sgblack@eecs.umich.edu    '''
31007760SGiacomo.Gabrielli@arm.com    twoRegNarrowShiftInst("vqshrn", "NVqshrn", "SimdShiftOp", smallSignedTypes, vqshrnCode)
31017639Sgblack@eecs.umich.edu
31027639Sgblack@eecs.umich.edu    vqshrunCode = '''
31037783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
31047639Sgblack@eecs.umich.edu        if (imm > sizeof(srcElem1) * 8) {
31057639Sgblack@eecs.umich.edu            if (srcElem1 != 0)
31067639Sgblack@eecs.umich.edu                fpscr.qc = 1;
31077639Sgblack@eecs.umich.edu            destElem = 0;
31087639Sgblack@eecs.umich.edu        } else if (imm) {
31097639Sgblack@eecs.umich.edu            BigElement mid = ((srcElem1 >> (imm - 1)) >> 1);
31107639Sgblack@eecs.umich.edu            if (mid != (Element)mid) {
31117639Sgblack@eecs.umich.edu                destElem = mask(sizeof(Element) * 8);
31127639Sgblack@eecs.umich.edu                fpscr.qc = 1;
31137639Sgblack@eecs.umich.edu            } else {
31147639Sgblack@eecs.umich.edu                destElem = mid;
31157639Sgblack@eecs.umich.edu            }
31167639Sgblack@eecs.umich.edu        } else {
31177639Sgblack@eecs.umich.edu            destElem = srcElem1;
31187639Sgblack@eecs.umich.edu        }
31197783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
31207639Sgblack@eecs.umich.edu    '''
31217639Sgblack@eecs.umich.edu    twoRegNarrowShiftInst("vqshrun", "NVqshrun",
31227760SGiacomo.Gabrielli@arm.com                          "SimdShiftOp", smallUnsignedTypes, vqshrunCode)
31237639Sgblack@eecs.umich.edu
31247639Sgblack@eecs.umich.edu    vqshrunsCode = '''
31257783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
31267639Sgblack@eecs.umich.edu        if (imm > sizeof(srcElem1) * 8) {
31277639Sgblack@eecs.umich.edu            if (srcElem1 != 0)
31287639Sgblack@eecs.umich.edu                fpscr.qc = 1;
31297639Sgblack@eecs.umich.edu            destElem = 0;
31307639Sgblack@eecs.umich.edu        } else if (imm) {
31317639Sgblack@eecs.umich.edu            BigElement mid = ((srcElem1 >> (imm - 1)) >> 1);
31327639Sgblack@eecs.umich.edu            if (bits(mid, sizeof(BigElement) * 8 - 1,
31337639Sgblack@eecs.umich.edu                          sizeof(Element) * 8) != 0) {
31347639Sgblack@eecs.umich.edu                if (srcElem1 < 0) {
31357639Sgblack@eecs.umich.edu                    destElem = 0;
31367639Sgblack@eecs.umich.edu                } else {
31377639Sgblack@eecs.umich.edu                    destElem = mask(sizeof(Element) * 8);
31387639Sgblack@eecs.umich.edu                }
31397639Sgblack@eecs.umich.edu                fpscr.qc = 1;
31407639Sgblack@eecs.umich.edu            } else {
31417639Sgblack@eecs.umich.edu                destElem = mid;
31427639Sgblack@eecs.umich.edu            }
31437639Sgblack@eecs.umich.edu        } else {
31447639Sgblack@eecs.umich.edu            destElem = srcElem1;
31457639Sgblack@eecs.umich.edu        }
31467783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
31477639Sgblack@eecs.umich.edu    '''
31487639Sgblack@eecs.umich.edu    twoRegNarrowShiftInst("vqshrun", "NVqshruns",
31497760SGiacomo.Gabrielli@arm.com                          "SimdShiftOp", smallSignedTypes, vqshrunsCode)
31507639Sgblack@eecs.umich.edu
31517639Sgblack@eecs.umich.edu    vqrshrnCode = '''
31527783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
31537639Sgblack@eecs.umich.edu        if (imm > sizeof(srcElem1) * 8) {
31547639Sgblack@eecs.umich.edu            if (srcElem1 != 0 && srcElem1 != -1)
31557639Sgblack@eecs.umich.edu                fpscr.qc = 1;
31567639Sgblack@eecs.umich.edu            destElem = 0;
31577639Sgblack@eecs.umich.edu        } else if (imm) {
31587639Sgblack@eecs.umich.edu            BigElement mid = (srcElem1 >> (imm - 1));
31597639Sgblack@eecs.umich.edu            uint64_t rBit = mid & 0x1;
31607639Sgblack@eecs.umich.edu            mid >>= 1;
31617639Sgblack@eecs.umich.edu            mid |= -(mid & ((BigElement)1 <<
31627639Sgblack@eecs.umich.edu                        (sizeof(BigElement) * 8 - 1 - imm)));
31637639Sgblack@eecs.umich.edu            mid += rBit;
31647639Sgblack@eecs.umich.edu            if (mid != (Element)mid) {
31657639Sgblack@eecs.umich.edu                destElem = mask(sizeof(Element) * 8 - 1);
31667639Sgblack@eecs.umich.edu                if (srcElem1 < 0)
31677639Sgblack@eecs.umich.edu                    destElem = ~destElem;
31687639Sgblack@eecs.umich.edu                fpscr.qc = 1;
31697639Sgblack@eecs.umich.edu            } else {
31707639Sgblack@eecs.umich.edu                destElem = mid;
31717639Sgblack@eecs.umich.edu            }
31727639Sgblack@eecs.umich.edu        } else {
31737639Sgblack@eecs.umich.edu            if (srcElem1 != (Element)srcElem1) {
31747639Sgblack@eecs.umich.edu                destElem = mask(sizeof(Element) * 8 - 1);
31757639Sgblack@eecs.umich.edu                if (srcElem1 < 0)
31767639Sgblack@eecs.umich.edu                    destElem = ~destElem;
31777639Sgblack@eecs.umich.edu                fpscr.qc = 1;
31787639Sgblack@eecs.umich.edu            } else {
31797639Sgblack@eecs.umich.edu                destElem = srcElem1;
31807639Sgblack@eecs.umich.edu            }
31817639Sgblack@eecs.umich.edu        }
31827783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
31837639Sgblack@eecs.umich.edu    '''
31847639Sgblack@eecs.umich.edu    twoRegNarrowShiftInst("vqrshrn", "NVqrshrn",
31857760SGiacomo.Gabrielli@arm.com                          "SimdShiftOp", smallSignedTypes, vqrshrnCode)
31867639Sgblack@eecs.umich.edu
31877639Sgblack@eecs.umich.edu    vqrshrunCode = '''
31887783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
31897639Sgblack@eecs.umich.edu        if (imm > sizeof(srcElem1) * 8) {
31907639Sgblack@eecs.umich.edu            if (srcElem1 != 0)
31917639Sgblack@eecs.umich.edu                fpscr.qc = 1;
31927639Sgblack@eecs.umich.edu            destElem = 0;
31937639Sgblack@eecs.umich.edu        } else if (imm) {
31947639Sgblack@eecs.umich.edu            BigElement mid = (srcElem1 >> (imm - 1));
31957639Sgblack@eecs.umich.edu            uint64_t rBit = mid & 0x1;
31967639Sgblack@eecs.umich.edu            mid >>= 1;
31977639Sgblack@eecs.umich.edu            mid += rBit;
31987639Sgblack@eecs.umich.edu            if (mid != (Element)mid) {
31997639Sgblack@eecs.umich.edu                destElem = mask(sizeof(Element) * 8);
32007639Sgblack@eecs.umich.edu                fpscr.qc = 1;
32017639Sgblack@eecs.umich.edu            } else {
32027639Sgblack@eecs.umich.edu                destElem = mid;
32037639Sgblack@eecs.umich.edu            }
32047639Sgblack@eecs.umich.edu        } else {
32057639Sgblack@eecs.umich.edu            if (srcElem1 != (Element)srcElem1) {
32067639Sgblack@eecs.umich.edu                destElem = mask(sizeof(Element) * 8 - 1);
32077639Sgblack@eecs.umich.edu                fpscr.qc = 1;
32087639Sgblack@eecs.umich.edu            } else {
32097639Sgblack@eecs.umich.edu                destElem = srcElem1;
32107639Sgblack@eecs.umich.edu            }
32117639Sgblack@eecs.umich.edu        }
32127783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
32137639Sgblack@eecs.umich.edu    '''
32147639Sgblack@eecs.umich.edu    twoRegNarrowShiftInst("vqrshrun", "NVqrshrun",
32157760SGiacomo.Gabrielli@arm.com                          "SimdShiftOp", smallUnsignedTypes, vqrshrunCode)
32167639Sgblack@eecs.umich.edu
32177639Sgblack@eecs.umich.edu    vqrshrunsCode = '''
32187783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
32197639Sgblack@eecs.umich.edu        if (imm > sizeof(srcElem1) * 8) {
32207639Sgblack@eecs.umich.edu            if (srcElem1 != 0)
32217639Sgblack@eecs.umich.edu                fpscr.qc = 1;
32227639Sgblack@eecs.umich.edu            destElem = 0;
32237639Sgblack@eecs.umich.edu        } else if (imm) {
32247639Sgblack@eecs.umich.edu            BigElement mid = (srcElem1 >> (imm - 1));
32257639Sgblack@eecs.umich.edu            uint64_t rBit = mid & 0x1;
32267639Sgblack@eecs.umich.edu            mid >>= 1;
32277639Sgblack@eecs.umich.edu            mid |= -(mid & ((BigElement)1 <<
32287639Sgblack@eecs.umich.edu                            (sizeof(BigElement) * 8 - 1 - imm)));
32297639Sgblack@eecs.umich.edu            mid += rBit;
32307639Sgblack@eecs.umich.edu            if (bits(mid, sizeof(BigElement) * 8 - 1,
32317639Sgblack@eecs.umich.edu                          sizeof(Element) * 8) != 0) {
32327639Sgblack@eecs.umich.edu                if (srcElem1 < 0) {
32337639Sgblack@eecs.umich.edu                    destElem = 0;
32347639Sgblack@eecs.umich.edu                } else {
32357639Sgblack@eecs.umich.edu                    destElem = mask(sizeof(Element) * 8);
32367639Sgblack@eecs.umich.edu                }
32377639Sgblack@eecs.umich.edu                fpscr.qc = 1;
32387639Sgblack@eecs.umich.edu            } else {
32397639Sgblack@eecs.umich.edu                destElem = mid;
32407639Sgblack@eecs.umich.edu            }
32417639Sgblack@eecs.umich.edu        } else {
32427639Sgblack@eecs.umich.edu            if (srcElem1 < 0) {
32437639Sgblack@eecs.umich.edu                fpscr.qc = 1;
32447639Sgblack@eecs.umich.edu                destElem = 0;
32457639Sgblack@eecs.umich.edu            } else {
32467639Sgblack@eecs.umich.edu                destElem = srcElem1;
32477639Sgblack@eecs.umich.edu            }
32487639Sgblack@eecs.umich.edu        }
32497783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
32507639Sgblack@eecs.umich.edu    '''
32517639Sgblack@eecs.umich.edu    twoRegNarrowShiftInst("vqrshrun", "NVqrshruns",
32527760SGiacomo.Gabrielli@arm.com                          "SimdShiftOp", smallSignedTypes, vqrshrunsCode)
32537639Sgblack@eecs.umich.edu
32547639Sgblack@eecs.umich.edu    vshllCode = '''
32557639Sgblack@eecs.umich.edu        if (imm >= sizeof(destElem) * 8) {
32567639Sgblack@eecs.umich.edu            destElem = 0;
32577639Sgblack@eecs.umich.edu        } else {
32587639Sgblack@eecs.umich.edu            destElem = (BigElement)srcElem1 << imm;
32597639Sgblack@eecs.umich.edu        }
32607639Sgblack@eecs.umich.edu    '''
32617760SGiacomo.Gabrielli@arm.com    twoRegLongShiftInst("vshll", "NVshll", "SimdShiftOp", smallTypes, vshllCode)
32627639Sgblack@eecs.umich.edu
32637639Sgblack@eecs.umich.edu    vmovlCode = '''
32647639Sgblack@eecs.umich.edu        destElem = srcElem1;
32657639Sgblack@eecs.umich.edu    '''
32667760SGiacomo.Gabrielli@arm.com    twoRegLongShiftInst("vmovl", "NVmovl", "SimdMiscOp", smallTypes, vmovlCode)
32677639Sgblack@eecs.umich.edu
32687639Sgblack@eecs.umich.edu    vcvt2ufxCode = '''
32697783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
32707639Sgblack@eecs.umich.edu        if (flushToZero(srcElem1))
32717639Sgblack@eecs.umich.edu            fpscr.idc = 1;
32727639Sgblack@eecs.umich.edu        VfpSavedState state = prepFpState(VfpRoundNearest);
32737639Sgblack@eecs.umich.edu        __asm__ __volatile__("" : "=m" (srcElem1) : "m" (srcElem1));
327410037SARM gem5 Developers        destReg = vfpFpToFixed<float>(srcElem1, false, 32, imm);
32757639Sgblack@eecs.umich.edu        __asm__ __volatile__("" :: "m" (destReg));
32767639Sgblack@eecs.umich.edu        finishVfp(fpscr, state, true);
32777783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
32787639Sgblack@eecs.umich.edu    '''
32797760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vcvt", "NVcvt2ufxD", "SimdCvtOp", ("float",),
32807639Sgblack@eecs.umich.edu            2, vcvt2ufxCode, toInt = True)
32817760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vcvt", "NVcvt2ufxQ", "SimdCvtOp", ("float",),
32827639Sgblack@eecs.umich.edu            4, vcvt2ufxCode, toInt = True)
32837639Sgblack@eecs.umich.edu
32847639Sgblack@eecs.umich.edu    vcvt2sfxCode = '''
32857783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
32867639Sgblack@eecs.umich.edu        if (flushToZero(srcElem1))
32877639Sgblack@eecs.umich.edu            fpscr.idc = 1;
32887639Sgblack@eecs.umich.edu        VfpSavedState state = prepFpState(VfpRoundNearest);
32897639Sgblack@eecs.umich.edu        __asm__ __volatile__("" : "=m" (srcElem1) : "m" (srcElem1));
329010037SARM gem5 Developers        destReg = vfpFpToFixed<float>(srcElem1, true, 32, imm);
32917639Sgblack@eecs.umich.edu        __asm__ __volatile__("" :: "m" (destReg));
32927639Sgblack@eecs.umich.edu        finishVfp(fpscr, state, true);
32937783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
32947639Sgblack@eecs.umich.edu    '''
32957760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vcvt", "NVcvt2sfxD", "SimdCvtOp", ("float",),
32967639Sgblack@eecs.umich.edu            2, vcvt2sfxCode, toInt = True)
32977760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vcvt", "NVcvt2sfxQ", "SimdCvtOp", ("float",),
32987639Sgblack@eecs.umich.edu            4, vcvt2sfxCode, toInt = True)
32997639Sgblack@eecs.umich.edu
33007639Sgblack@eecs.umich.edu    vcvtu2fpCode = '''
33017783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
33027639Sgblack@eecs.umich.edu        VfpSavedState state = prepFpState(VfpRoundNearest);
33037639Sgblack@eecs.umich.edu        __asm__ __volatile__("" : "=m" (srcReg1) : "m" (srcReg1));
330410037SARM gem5 Developers        destElem = vfpUFixedToFpS(true, true, srcReg1, 32, imm);
33057639Sgblack@eecs.umich.edu        __asm__ __volatile__("" :: "m" (destElem));
33067639Sgblack@eecs.umich.edu        finishVfp(fpscr, state, true);
33077783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
33087639Sgblack@eecs.umich.edu    '''
33097760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vcvt", "NVcvtu2fpD", "SimdCvtOp", ("float",),
33107639Sgblack@eecs.umich.edu            2, vcvtu2fpCode, fromInt = True)
33117760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vcvt", "NVcvtu2fpQ", "SimdCvtOp", ("float",),
33127639Sgblack@eecs.umich.edu            4, vcvtu2fpCode, fromInt = True)
33137639Sgblack@eecs.umich.edu
33147639Sgblack@eecs.umich.edu    vcvts2fpCode = '''
33157783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
33167639Sgblack@eecs.umich.edu        VfpSavedState state = prepFpState(VfpRoundNearest);
33177639Sgblack@eecs.umich.edu        __asm__ __volatile__("" : "=m" (srcReg1) : "m" (srcReg1));
331810037SARM gem5 Developers        destElem = vfpSFixedToFpS(true, true, srcReg1, 32, imm);
33197639Sgblack@eecs.umich.edu        __asm__ __volatile__("" :: "m" (destElem));
33207639Sgblack@eecs.umich.edu        finishVfp(fpscr, state, true);
33217783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
33227639Sgblack@eecs.umich.edu    '''
33237760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vcvt", "NVcvts2fpD", "SimdCvtOp", ("float",),
33247639Sgblack@eecs.umich.edu            2, vcvts2fpCode, fromInt = True)
33257760SGiacomo.Gabrielli@arm.com    twoRegShiftInst("vcvt", "NVcvts2fpQ", "SimdCvtOp", ("float",),
33267639Sgblack@eecs.umich.edu            4, vcvts2fpCode, fromInt = True)
33277639Sgblack@eecs.umich.edu
33287639Sgblack@eecs.umich.edu    vcvts2hCode = '''
33299557Sandreas.hansson@arm.com        destElem = 0;
33307783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
33317639Sgblack@eecs.umich.edu        float srcFp1 = bitsToFp(srcElem1, (float)0.0);
33327639Sgblack@eecs.umich.edu        if (flushToZero(srcFp1))
33337639Sgblack@eecs.umich.edu            fpscr.idc = 1;
33347639Sgblack@eecs.umich.edu        VfpSavedState state = prepFpState(VfpRoundNearest);
33357639Sgblack@eecs.umich.edu        __asm__ __volatile__("" : "=m" (srcFp1), "=m" (destElem)
33367639Sgblack@eecs.umich.edu                                : "m" (srcFp1), "m" (destElem));
33377639Sgblack@eecs.umich.edu        destElem = vcvtFpSFpH(fpscr, true, true, VfpRoundNearest,
33387639Sgblack@eecs.umich.edu                              fpscr.ahp, srcFp1);
33397639Sgblack@eecs.umich.edu        __asm__ __volatile__("" :: "m" (destElem));
33407639Sgblack@eecs.umich.edu        finishVfp(fpscr, state, true);
33417783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
33427639Sgblack@eecs.umich.edu    '''
33437760SGiacomo.Gabrielli@arm.com    twoRegNarrowMiscInst("vcvt", "NVcvts2h", "SimdCvtOp", ("uint16_t",), vcvts2hCode)
33447639Sgblack@eecs.umich.edu
33457639Sgblack@eecs.umich.edu    vcvth2sCode = '''
33469557Sandreas.hansson@arm.com        destElem = 0;
33477783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
33487639Sgblack@eecs.umich.edu        VfpSavedState state = prepFpState(VfpRoundNearest);
33497639Sgblack@eecs.umich.edu        __asm__ __volatile__("" : "=m" (srcElem1), "=m" (destElem)
33507639Sgblack@eecs.umich.edu                                : "m" (srcElem1), "m" (destElem));
33517639Sgblack@eecs.umich.edu        destElem = fpToBits(vcvtFpHFpS(fpscr, true, fpscr.ahp, srcElem1));
33527639Sgblack@eecs.umich.edu        __asm__ __volatile__("" :: "m" (destElem));
33537639Sgblack@eecs.umich.edu        finishVfp(fpscr, state, true);
33547783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
33557639Sgblack@eecs.umich.edu    '''
33567760SGiacomo.Gabrielli@arm.com    twoRegLongMiscInst("vcvt", "NVcvth2s", "SimdCvtOp", ("uint16_t",), vcvth2sCode)
33577639Sgblack@eecs.umich.edu
33587639Sgblack@eecs.umich.edu    vrsqrteCode = '''
33597639Sgblack@eecs.umich.edu        destElem = unsignedRSqrtEstimate(srcElem1);
33607639Sgblack@eecs.umich.edu    '''
33617760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vrsqrte", "NVrsqrteD", "SimdSqrtOp", ("uint32_t",), 2, vrsqrteCode)
33627760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vrsqrte", "NVrsqrteQ", "SimdSqrtOp", ("uint32_t",), 4, vrsqrteCode)
33637639Sgblack@eecs.umich.edu
33647639Sgblack@eecs.umich.edu    vrsqrtefpCode = '''
33657783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
33667639Sgblack@eecs.umich.edu        if (flushToZero(srcReg1))
33677639Sgblack@eecs.umich.edu            fpscr.idc = 1;
33687639Sgblack@eecs.umich.edu        destReg = fprSqrtEstimate(fpscr, srcReg1);
33697783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
33707639Sgblack@eecs.umich.edu    '''
33717760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vrsqrte", "NVrsqrteDFp", "SimdFloatSqrtOp", ("float",), 2, vrsqrtefpCode)
33727760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vrsqrte", "NVrsqrteQFp", "SimdFloatSqrtOp", ("float",), 4, vrsqrtefpCode)
33737639Sgblack@eecs.umich.edu
33747639Sgblack@eecs.umich.edu    vrecpeCode = '''
33757639Sgblack@eecs.umich.edu        destElem = unsignedRecipEstimate(srcElem1);
33767639Sgblack@eecs.umich.edu    '''
33777760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vrecpe", "NVrecpeD", "SimdMultAccOp", ("uint32_t",), 2, vrecpeCode)
33787760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vrecpe", "NVrecpeQ", "SimdMultAccOp", ("uint32_t",), 4, vrecpeCode)
33797639Sgblack@eecs.umich.edu
33807639Sgblack@eecs.umich.edu    vrecpefpCode = '''
33817783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
33827639Sgblack@eecs.umich.edu        if (flushToZero(srcReg1))
33837639Sgblack@eecs.umich.edu            fpscr.idc = 1;
33847639Sgblack@eecs.umich.edu        destReg = fpRecipEstimate(fpscr, srcReg1);
33857783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
33867639Sgblack@eecs.umich.edu    '''
33877760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vrecpe", "NVrecpeDFp", "SimdFloatMultAccOp", ("float",), 2, vrecpefpCode)
33887760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vrecpe", "NVrecpeQFp", "SimdFloatMultAccOp", ("float",), 4, vrecpefpCode)
33897639Sgblack@eecs.umich.edu
33907639Sgblack@eecs.umich.edu    vrev16Code = '''
33917639Sgblack@eecs.umich.edu        destElem = srcElem1;
33927639Sgblack@eecs.umich.edu        unsigned groupSize = ((1 << 1) / sizeof(Element));
33937639Sgblack@eecs.umich.edu        unsigned reverseMask = (groupSize - 1);
33947639Sgblack@eecs.umich.edu        j = i ^ reverseMask;
33957639Sgblack@eecs.umich.edu    '''
33967760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vrev16", "NVrev16D", "SimdAluOp", ("uint8_t",), 2, vrev16Code)
33977760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vrev16", "NVrev16Q", "SimdAluOp", ("uint8_t",), 4, vrev16Code)
33987639Sgblack@eecs.umich.edu    vrev32Code = '''
33997639Sgblack@eecs.umich.edu        destElem = srcElem1;
34007639Sgblack@eecs.umich.edu        unsigned groupSize = ((1 << 2) / sizeof(Element));
34017639Sgblack@eecs.umich.edu        unsigned reverseMask = (groupSize - 1);
34027639Sgblack@eecs.umich.edu        j = i ^ reverseMask;
34037639Sgblack@eecs.umich.edu    '''
34047639Sgblack@eecs.umich.edu    twoRegMiscInst("vrev32", "NVrev32D",
34057760SGiacomo.Gabrielli@arm.com            "SimdAluOp", ("uint8_t", "uint16_t"), 2, vrev32Code)
34067639Sgblack@eecs.umich.edu    twoRegMiscInst("vrev32", "NVrev32Q",
34077760SGiacomo.Gabrielli@arm.com            "SimdAluOp", ("uint8_t", "uint16_t"), 4, vrev32Code)
34087639Sgblack@eecs.umich.edu    vrev64Code = '''
34097639Sgblack@eecs.umich.edu        destElem = srcElem1;
34107639Sgblack@eecs.umich.edu        unsigned groupSize = ((1 << 3) / sizeof(Element));
34117639Sgblack@eecs.umich.edu        unsigned reverseMask = (groupSize - 1);
34127639Sgblack@eecs.umich.edu        j = i ^ reverseMask;
34137639Sgblack@eecs.umich.edu    '''
34147760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vrev64", "NVrev64D", "SimdAluOp", smallUnsignedTypes, 2, vrev64Code)
34157760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vrev64", "NVrev64Q", "SimdAluOp", smallUnsignedTypes, 4, vrev64Code)
34167639Sgblack@eecs.umich.edu
34177639Sgblack@eecs.umich.edu    vpaddlCode = '''
34187639Sgblack@eecs.umich.edu        destElem = (BigElement)srcElem1 + (BigElement)srcElem2;
34197639Sgblack@eecs.umich.edu    '''
34207760SGiacomo.Gabrielli@arm.com    twoRegCondenseInst("vpaddl", "NVpaddlD", "SimdAddOp", smallTypes, 2, vpaddlCode)
34217760SGiacomo.Gabrielli@arm.com    twoRegCondenseInst("vpaddl", "NVpaddlQ", "SimdAddOp", smallTypes, 4, vpaddlCode)
34227639Sgblack@eecs.umich.edu
34237639Sgblack@eecs.umich.edu    vpadalCode = '''
34247639Sgblack@eecs.umich.edu        destElem += (BigElement)srcElem1 + (BigElement)srcElem2;
34257639Sgblack@eecs.umich.edu    '''
34267760SGiacomo.Gabrielli@arm.com    twoRegCondenseInst("vpadal", "NVpadalD", "SimdAddAccOp", smallTypes, 2, vpadalCode, True)
34277760SGiacomo.Gabrielli@arm.com    twoRegCondenseInst("vpadal", "NVpadalQ", "SimdAddAccOp", smallTypes, 4, vpadalCode, True)
34287639Sgblack@eecs.umich.edu
34297639Sgblack@eecs.umich.edu    vclsCode = '''
34307639Sgblack@eecs.umich.edu        unsigned count = 0;
34317639Sgblack@eecs.umich.edu        if (srcElem1 < 0) {
34327639Sgblack@eecs.umich.edu            srcElem1 <<= 1;
34337639Sgblack@eecs.umich.edu            while (srcElem1 < 0 && count < sizeof(Element) * 8 - 1) {
34347639Sgblack@eecs.umich.edu                count++;
34357639Sgblack@eecs.umich.edu                srcElem1 <<= 1;
34367639Sgblack@eecs.umich.edu            }
34377639Sgblack@eecs.umich.edu        } else {
34387639Sgblack@eecs.umich.edu            srcElem1 <<= 1;
34397639Sgblack@eecs.umich.edu            while (srcElem1 >= 0 && count < sizeof(Element) * 8 - 1) {
34407639Sgblack@eecs.umich.edu                count++;
34417639Sgblack@eecs.umich.edu                srcElem1 <<= 1;
34427639Sgblack@eecs.umich.edu            }
34437639Sgblack@eecs.umich.edu        }
34447639Sgblack@eecs.umich.edu        destElem = count;
34457639Sgblack@eecs.umich.edu    '''
34467760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vcls", "NVclsD", "SimdAluOp", signedTypes, 2, vclsCode)
34477760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vcls", "NVclsQ", "SimdAluOp", signedTypes, 4, vclsCode)
34487639Sgblack@eecs.umich.edu
34497639Sgblack@eecs.umich.edu    vclzCode = '''
34507639Sgblack@eecs.umich.edu        unsigned count = 0;
34517639Sgblack@eecs.umich.edu        while (srcElem1 >= 0 && count < sizeof(Element) * 8) {
34527639Sgblack@eecs.umich.edu            count++;
34537639Sgblack@eecs.umich.edu            srcElem1 <<= 1;
34547639Sgblack@eecs.umich.edu        }
34557639Sgblack@eecs.umich.edu        destElem = count;
34567639Sgblack@eecs.umich.edu    '''
34577760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vclz", "NVclzD", "SimdAluOp", signedTypes, 2, vclzCode)
34587760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vclz", "NVclzQ", "SimdAluOp", signedTypes, 4, vclzCode)
34597639Sgblack@eecs.umich.edu
34607639Sgblack@eecs.umich.edu    vcntCode = '''
34617639Sgblack@eecs.umich.edu        unsigned count = 0;
34627639Sgblack@eecs.umich.edu        while (srcElem1 && count < sizeof(Element) * 8) {
34637639Sgblack@eecs.umich.edu            count += srcElem1 & 0x1;
34647639Sgblack@eecs.umich.edu            srcElem1 >>= 1;
34657639Sgblack@eecs.umich.edu        }
34667639Sgblack@eecs.umich.edu        destElem = count;
34677639Sgblack@eecs.umich.edu    '''
34687760SGiacomo.Gabrielli@arm.com
34697760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vcnt", "NVcntD", "SimdAluOp", unsignedTypes, 2, vcntCode)
34707760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vcnt", "NVcntQ", "SimdAluOp", unsignedTypes, 4, vcntCode)
34717639Sgblack@eecs.umich.edu
34727639Sgblack@eecs.umich.edu    vmvnCode = '''
34737639Sgblack@eecs.umich.edu        destElem = ~srcElem1;
34747639Sgblack@eecs.umich.edu    '''
34757760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vmvn", "NVmvnD", "SimdAluOp", ("uint64_t",), 2, vmvnCode)
34767760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vmvn", "NVmvnQ", "SimdAluOp", ("uint64_t",), 4, vmvnCode)
34777639Sgblack@eecs.umich.edu
34787639Sgblack@eecs.umich.edu    vqabsCode = '''
34797783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
34807639Sgblack@eecs.umich.edu        if (srcElem1 == (Element)((Element)1 << (sizeof(Element) * 8 - 1))) {
34817639Sgblack@eecs.umich.edu            fpscr.qc = 1;
34827639Sgblack@eecs.umich.edu            destElem = ~srcElem1;
34837639Sgblack@eecs.umich.edu        } else if (srcElem1 < 0) {
34847639Sgblack@eecs.umich.edu            destElem = -srcElem1;
34857639Sgblack@eecs.umich.edu        } else {
34867639Sgblack@eecs.umich.edu            destElem = srcElem1;
34877639Sgblack@eecs.umich.edu        }
34887783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
34897639Sgblack@eecs.umich.edu    '''
34907760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vqabs", "NVqabsD", "SimdAluOp", signedTypes, 2, vqabsCode)
34917760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vqabs", "NVqabsQ", "SimdAluOp", signedTypes, 4, vqabsCode)
34927639Sgblack@eecs.umich.edu
34937639Sgblack@eecs.umich.edu    vqnegCode = '''
34947783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrQc;
34957639Sgblack@eecs.umich.edu        if (srcElem1 == (Element)((Element)1 << (sizeof(Element) * 8 - 1))) {
34967639Sgblack@eecs.umich.edu            fpscr.qc = 1;
34977639Sgblack@eecs.umich.edu            destElem = ~srcElem1;
34987639Sgblack@eecs.umich.edu        } else {
34997639Sgblack@eecs.umich.edu            destElem = -srcElem1;
35007639Sgblack@eecs.umich.edu        }
35017783SGiacomo.Gabrielli@arm.com        FpscrQc = fpscr;
35027639Sgblack@eecs.umich.edu    '''
35037760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vqneg", "NVqnegD", "SimdAluOp", signedTypes, 2, vqnegCode)
35047760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vqneg", "NVqnegQ", "SimdAluOp", signedTypes, 4, vqnegCode)
35057639Sgblack@eecs.umich.edu
35067639Sgblack@eecs.umich.edu    vabsCode = '''
35077639Sgblack@eecs.umich.edu        if (srcElem1 < 0) {
35087639Sgblack@eecs.umich.edu            destElem = -srcElem1;
35097639Sgblack@eecs.umich.edu        } else {
35107639Sgblack@eecs.umich.edu            destElem = srcElem1;
35117639Sgblack@eecs.umich.edu        }
35127639Sgblack@eecs.umich.edu    '''
35137760SGiacomo.Gabrielli@arm.com
35147760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vabs", "NVabsD", "SimdAluOp", signedTypes, 2, vabsCode)
35157760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vabs", "NVabsQ", "SimdAluOp", signedTypes, 4, vabsCode)
35167639Sgblack@eecs.umich.edu    vabsfpCode = '''
35177639Sgblack@eecs.umich.edu        union
35187639Sgblack@eecs.umich.edu        {
35197639Sgblack@eecs.umich.edu            uint32_t i;
35207639Sgblack@eecs.umich.edu            float f;
35217639Sgblack@eecs.umich.edu        } cStruct;
35227639Sgblack@eecs.umich.edu        cStruct.f = srcReg1;
35237639Sgblack@eecs.umich.edu        cStruct.i &= mask(sizeof(Element) * 8 - 1);
35247639Sgblack@eecs.umich.edu        destReg = cStruct.f;
35257639Sgblack@eecs.umich.edu    '''
35267760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vabs", "NVabsDFp", "SimdFloatAluOp", ("float",), 2, vabsfpCode)
35277760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vabs", "NVabsQFp", "SimdFloatAluOp", ("float",), 4, vabsfpCode)
35287639Sgblack@eecs.umich.edu
35297639Sgblack@eecs.umich.edu    vnegCode = '''
35307639Sgblack@eecs.umich.edu        destElem = -srcElem1;
35317639Sgblack@eecs.umich.edu    '''
35327760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vneg", "NVnegD", "SimdAluOp", signedTypes, 2, vnegCode)
35337760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vneg", "NVnegQ", "SimdAluOp", signedTypes, 4, vnegCode)
35347639Sgblack@eecs.umich.edu    vnegfpCode = '''
35357639Sgblack@eecs.umich.edu        destReg = -srcReg1;
35367639Sgblack@eecs.umich.edu    '''
35377760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vneg", "NVnegDFp", "SimdFloatAluOp", ("float",), 2, vnegfpCode)
35387760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vneg", "NVnegQFp", "SimdFloatAluOp", ("float",), 4, vnegfpCode)
35397639Sgblack@eecs.umich.edu
35407639Sgblack@eecs.umich.edu    vcgtCode = 'destElem = (srcElem1 > 0) ? mask(sizeof(Element) * 8) : 0;'
35417760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vcgt", "NVcgtD", "SimdCmpOp", signedTypes, 2, vcgtCode)
35427760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vcgt", "NVcgtQ", "SimdCmpOp", signedTypes, 4, vcgtCode)
35437639Sgblack@eecs.umich.edu    vcgtfpCode = '''
35447783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
35457639Sgblack@eecs.umich.edu        float res = binaryOp(fpscr, srcReg1, (FloatReg)0.0, vcgtFunc,
35467639Sgblack@eecs.umich.edu                             true, true, VfpRoundNearest);
35477639Sgblack@eecs.umich.edu        destReg = (res == 0) ? -1 : 0;
35487639Sgblack@eecs.umich.edu        if (res == 2.0)
35497639Sgblack@eecs.umich.edu            fpscr.ioc = 1;
35507783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
35517639Sgblack@eecs.umich.edu    '''
35527760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vcgt", "NVcgtDFp", "SimdFloatCmpOp", ("float",),
35537639Sgblack@eecs.umich.edu            2, vcgtfpCode, toInt = True)
35547760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vcgt", "NVcgtQFp", "SimdFloatCmpOp", ("float",),
35557639Sgblack@eecs.umich.edu            4, vcgtfpCode, toInt = True)
35567639Sgblack@eecs.umich.edu
35577639Sgblack@eecs.umich.edu    vcgeCode = 'destElem = (srcElem1 >= 0) ? mask(sizeof(Element) * 8) : 0;'
35587760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vcge", "NVcgeD", "SimdCmpOp", signedTypes, 2, vcgeCode)
35597760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vcge", "NVcgeQ", "SimdCmpOp", signedTypes, 4, vcgeCode)
35607639Sgblack@eecs.umich.edu    vcgefpCode = '''
35617783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
35627639Sgblack@eecs.umich.edu        float res = binaryOp(fpscr, srcReg1, (FloatReg)0.0, vcgeFunc,
35637639Sgblack@eecs.umich.edu                             true, true, VfpRoundNearest);
35647639Sgblack@eecs.umich.edu        destReg = (res == 0) ? -1 : 0;
35657639Sgblack@eecs.umich.edu        if (res == 2.0)
35667639Sgblack@eecs.umich.edu            fpscr.ioc = 1;
35677783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
35687639Sgblack@eecs.umich.edu    '''
35697760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vcge", "NVcgeDFp", "SimdFloatCmpOp", ("float",),
35707639Sgblack@eecs.umich.edu            2, vcgefpCode, toInt = True)
35717760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vcge", "NVcgeQFp", "SimdFloatCmpOp", ("float",),
35727639Sgblack@eecs.umich.edu            4, vcgefpCode, toInt = True)
35737639Sgblack@eecs.umich.edu
35747639Sgblack@eecs.umich.edu    vceqCode = 'destElem = (srcElem1 == 0) ? mask(sizeof(Element) * 8) : 0;'
35757760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vceq", "NVceqD", "SimdCmpOp", signedTypes, 2, vceqCode)
35767760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vceq", "NVceqQ", "SimdCmpOp", signedTypes, 4, vceqCode)
35777639Sgblack@eecs.umich.edu    vceqfpCode = '''
35787783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
35797639Sgblack@eecs.umich.edu        float res = binaryOp(fpscr, srcReg1, (FloatReg)0.0, vceqFunc,
35807639Sgblack@eecs.umich.edu                             true, true, VfpRoundNearest);
35817639Sgblack@eecs.umich.edu        destReg = (res == 0) ? -1 : 0;
35827639Sgblack@eecs.umich.edu        if (res == 2.0)
35837639Sgblack@eecs.umich.edu            fpscr.ioc = 1;
35847783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
35857639Sgblack@eecs.umich.edu    '''
35867760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vceq", "NVceqDFp", "SimdFloatCmpOp", ("float",),
35877639Sgblack@eecs.umich.edu            2, vceqfpCode, toInt = True)
35887760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vceq", "NVceqQFp", "SimdFloatCmpOp", ("float",),
35897639Sgblack@eecs.umich.edu            4, vceqfpCode, toInt = True)
35907639Sgblack@eecs.umich.edu
35917639Sgblack@eecs.umich.edu    vcleCode = 'destElem = (srcElem1 <= 0) ? mask(sizeof(Element) * 8) : 0;'
35927760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vcle", "NVcleD", "SimdCmpOp", signedTypes, 2, vcleCode)
35937760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vcle", "NVcleQ", "SimdCmpOp", signedTypes, 4, vcleCode)
35947639Sgblack@eecs.umich.edu    vclefpCode = '''
35957783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
35967639Sgblack@eecs.umich.edu        float res = binaryOp(fpscr, srcReg1, (FloatReg)0.0, vcleFunc,
35977639Sgblack@eecs.umich.edu                             true, true, VfpRoundNearest);
35987639Sgblack@eecs.umich.edu        destReg = (res == 0) ? -1 : 0;
35997639Sgblack@eecs.umich.edu        if (res == 2.0)
36007639Sgblack@eecs.umich.edu            fpscr.ioc = 1;
36017783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
36027639Sgblack@eecs.umich.edu    '''
36037760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vcle", "NVcleDFp", "SimdFloatCmpOp", ("float",),
36047639Sgblack@eecs.umich.edu            2, vclefpCode, toInt = True)
36057760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vcle", "NVcleQFp", "SimdFloatCmpOp", ("float",),
36067639Sgblack@eecs.umich.edu            4, vclefpCode, toInt = True)
36077639Sgblack@eecs.umich.edu
36087639Sgblack@eecs.umich.edu    vcltCode = 'destElem = (srcElem1 < 0) ? mask(sizeof(Element) * 8) : 0;'
36097760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vclt", "NVcltD", "SimdCmpOp", signedTypes, 2, vcltCode)
36107760SGiacomo.Gabrielli@arm.com    twoRegMiscInst("vclt", "NVcltQ", "SimdCmpOp", signedTypes, 4, vcltCode)
36117639Sgblack@eecs.umich.edu    vcltfpCode = '''
36127783SGiacomo.Gabrielli@arm.com        FPSCR fpscr = (FPSCR) FpscrExc;
36137639Sgblack@eecs.umich.edu        float res = binaryOp(fpscr, srcReg1, (FloatReg)0.0, vcltFunc,
36147639Sgblack@eecs.umich.edu                             true, true, VfpRoundNearest);
36157639Sgblack@eecs.umich.edu        destReg = (res == 0) ? -1 : 0;
36167639Sgblack@eecs.umich.edu        if (res == 2.0)
36177639Sgblack@eecs.umich.edu            fpscr.ioc = 1;
36187783SGiacomo.Gabrielli@arm.com        FpscrExc = fpscr;
36197639Sgblack@eecs.umich.edu    '''
36207760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vclt", "NVcltDFp", "SimdFloatCmpOp", ("float",),
36217639Sgblack@eecs.umich.edu            2, vcltfpCode, toInt = True)
36227760SGiacomo.Gabrielli@arm.com    twoRegMiscInstFp("vclt", "NVcltQFp", "SimdFloatCmpOp", ("float",),
36237639Sgblack@eecs.umich.edu            4, vcltfpCode, toInt = True)
36247639Sgblack@eecs.umich.edu
36257639Sgblack@eecs.umich.edu    vswpCode = '''
36267639Sgblack@eecs.umich.edu        FloatRegBits mid;
36277639Sgblack@eecs.umich.edu        for (unsigned r = 0; r < rCount; r++) {
36287639Sgblack@eecs.umich.edu            mid = srcReg1.regs[r];
36297639Sgblack@eecs.umich.edu            srcReg1.regs[r] = destReg.regs[r];
36307639Sgblack@eecs.umich.edu            destReg.regs[r] = mid;
36317639Sgblack@eecs.umich.edu        }
36327639Sgblack@eecs.umich.edu    '''
36337760SGiacomo.Gabrielli@arm.com    twoRegMiscScramble("vswp", "NVswpD", "SimdAluOp", ("uint64_t",), 2, vswpCode)
36347760SGiacomo.Gabrielli@arm.com    twoRegMiscScramble("vswp", "NVswpQ", "SimdAluOp", ("uint64_t",), 4, vswpCode)
36357639Sgblack@eecs.umich.edu
36367639Sgblack@eecs.umich.edu    vtrnCode = '''
36377639Sgblack@eecs.umich.edu        Element mid;
36387639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount; i += 2) {
36397639Sgblack@eecs.umich.edu            mid = srcReg1.elements[i];
36407639Sgblack@eecs.umich.edu            srcReg1.elements[i] = destReg.elements[i + 1];
36417639Sgblack@eecs.umich.edu            destReg.elements[i + 1] = mid;
36427639Sgblack@eecs.umich.edu        }
36437639Sgblack@eecs.umich.edu    '''
36448607Sgblack@eecs.umich.edu    twoRegMiscScramble("vtrn", "NVtrnD", "SimdAluOp",
36458607Sgblack@eecs.umich.edu            smallUnsignedTypes, 2, vtrnCode)
36468607Sgblack@eecs.umich.edu    twoRegMiscScramble("vtrn", "NVtrnQ", "SimdAluOp",
36478607Sgblack@eecs.umich.edu            smallUnsignedTypes, 4, vtrnCode)
36487639Sgblack@eecs.umich.edu
36497639Sgblack@eecs.umich.edu    vuzpCode = '''
36507639Sgblack@eecs.umich.edu        Element mid[eCount];
36517639Sgblack@eecs.umich.edu        memcpy(&mid, &srcReg1, sizeof(srcReg1));
36527639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount / 2; i++) {
36537639Sgblack@eecs.umich.edu            srcReg1.elements[i] = destReg.elements[2 * i + 1];
36547639Sgblack@eecs.umich.edu            srcReg1.elements[eCount / 2 + i] = mid[2 * i + 1];
36557639Sgblack@eecs.umich.edu            destReg.elements[i] = destReg.elements[2 * i];
36567639Sgblack@eecs.umich.edu        }
36577639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount / 2; i++) {
36587639Sgblack@eecs.umich.edu            destReg.elements[eCount / 2 + i] = mid[2 * i];
36597639Sgblack@eecs.umich.edu        }
36607639Sgblack@eecs.umich.edu    '''
36617760SGiacomo.Gabrielli@arm.com    twoRegMiscScramble("vuzp", "NVuzpD", "SimdAluOp", unsignedTypes, 2, vuzpCode)
36627760SGiacomo.Gabrielli@arm.com    twoRegMiscScramble("vuzp", "NVuzpQ", "SimdAluOp", unsignedTypes, 4, vuzpCode)
36637639Sgblack@eecs.umich.edu
36647639Sgblack@eecs.umich.edu    vzipCode = '''
36657639Sgblack@eecs.umich.edu        Element mid[eCount];
36667639Sgblack@eecs.umich.edu        memcpy(&mid, &destReg, sizeof(destReg));
36677639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount / 2; i++) {
36687639Sgblack@eecs.umich.edu            destReg.elements[2 * i] = mid[i];
36697639Sgblack@eecs.umich.edu            destReg.elements[2 * i + 1] = srcReg1.elements[i];
36707639Sgblack@eecs.umich.edu        }
36717639Sgblack@eecs.umich.edu        for (int i = 0; i < eCount / 2; i++) {
36727639Sgblack@eecs.umich.edu            srcReg1.elements[2 * i] = mid[eCount / 2 + i];
36737639Sgblack@eecs.umich.edu            srcReg1.elements[2 * i + 1] = srcReg1.elements[eCount / 2 + i];
36747639Sgblack@eecs.umich.edu        }
36757639Sgblack@eecs.umich.edu    '''
36767760SGiacomo.Gabrielli@arm.com    twoRegMiscScramble("vzip", "NVzipD", "SimdAluOp", unsignedTypes, 2, vzipCode)
36777760SGiacomo.Gabrielli@arm.com    twoRegMiscScramble("vzip", "NVzipQ", "SimdAluOp", unsignedTypes, 4, vzipCode)
36787639Sgblack@eecs.umich.edu
36797639Sgblack@eecs.umich.edu    vmovnCode = 'destElem = srcElem1;'
36807760SGiacomo.Gabrielli@arm.com    twoRegNarrowMiscInst("vmovn", "NVmovn", "SimdMiscOp", smallUnsignedTypes, vmovnCode)
36817639Sgblack@eecs.umich.edu
36827639Sgblack@eecs.umich.edu    vdupCode = 'destElem = srcElem1;'
36837760SGiacomo.Gabrielli@arm.com    twoRegMiscScInst("vdup", "NVdupD", "SimdAluOp", smallUnsignedTypes, 2, vdupCode)
36847760SGiacomo.Gabrielli@arm.com    twoRegMiscScInst("vdup", "NVdupQ", "SimdAluOp", smallUnsignedTypes, 4, vdupCode)
36857639Sgblack@eecs.umich.edu
36867760SGiacomo.Gabrielli@arm.com    def vdupGprInst(name, Name, opClass, types, rCount):
36877639Sgblack@eecs.umich.edu        global header_output, exec_output
36887639Sgblack@eecs.umich.edu        eWalkCode = '''
36897639Sgblack@eecs.umich.edu        RegVect destReg;
36907639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount; i++) {
36917639Sgblack@eecs.umich.edu            destReg.elements[i] = htog((Element)Op1);
36927639Sgblack@eecs.umich.edu        }
36937639Sgblack@eecs.umich.edu        '''
36947639Sgblack@eecs.umich.edu        for reg in range(rCount):
36957639Sgblack@eecs.umich.edu            eWalkCode += '''
36968588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
36977639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
36987639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
36997639Sgblack@eecs.umich.edu                            "RegRegOp",
37007639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
37017639Sgblack@eecs.umich.edu                              "r_count": rCount,
37027760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
37037760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
37047639Sgblack@eecs.umich.edu        header_output += NeonRegRegOpDeclare.subst(iop)
37057639Sgblack@eecs.umich.edu        exec_output += NeonEqualRegExecute.subst(iop)
37067639Sgblack@eecs.umich.edu        for type in types:
37077639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
37087639Sgblack@eecs.umich.edu                          "class_name" : Name }
37097639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
37108206SWilliam.Wang@arm.com    vdupGprInst("vdup", "NVdupDGpr", "SimdMiscOp", smallUnsignedTypes, 2)
37118206SWilliam.Wang@arm.com    vdupGprInst("vdup", "NVdupQGpr", "SimdMiscOp", smallUnsignedTypes, 4)
37127639Sgblack@eecs.umich.edu
37137639Sgblack@eecs.umich.edu    vmovCode = 'destElem = imm;'
37147760SGiacomo.Gabrielli@arm.com    oneRegImmInst("vmov", "NVmoviD", "SimdMiscOp", ("uint64_t",), 2, vmovCode)
37157760SGiacomo.Gabrielli@arm.com    oneRegImmInst("vmov", "NVmoviQ", "SimdMiscOp", ("uint64_t",), 4, vmovCode)
37167639Sgblack@eecs.umich.edu
37177639Sgblack@eecs.umich.edu    vorrCode = 'destElem |= imm;'
37187760SGiacomo.Gabrielli@arm.com    oneRegImmInst("vorr", "NVorriD", "SimdAluOp", ("uint64_t",), 2, vorrCode, True)
37197760SGiacomo.Gabrielli@arm.com    oneRegImmInst("vorr", "NVorriQ", "SimdAluOp", ("uint64_t",), 4, vorrCode, True)
37207639Sgblack@eecs.umich.edu
37217639Sgblack@eecs.umich.edu    vmvnCode = 'destElem = ~imm;'
37227760SGiacomo.Gabrielli@arm.com    oneRegImmInst("vmvn", "NVmvniD", "SimdAluOp", ("uint64_t",), 2, vmvnCode)
37237760SGiacomo.Gabrielli@arm.com    oneRegImmInst("vmvn", "NVmvniQ", "SimdAluOp", ("uint64_t",), 4, vmvnCode)
37247639Sgblack@eecs.umich.edu
37257639Sgblack@eecs.umich.edu    vbicCode = 'destElem &= ~imm;'
37267760SGiacomo.Gabrielli@arm.com    oneRegImmInst("vbic", "NVbiciD", "SimdAluOp", ("uint64_t",), 2, vbicCode, True)
37277760SGiacomo.Gabrielli@arm.com    oneRegImmInst("vbic", "NVbiciQ", "SimdAluOp", ("uint64_t",), 4, vbicCode, True)
37287639Sgblack@eecs.umich.edu
37297639Sgblack@eecs.umich.edu    vqmovnCode = '''
37307783SGiacomo.Gabrielli@arm.com    FPSCR fpscr = (FPSCR) FpscrQc;
37317639Sgblack@eecs.umich.edu    destElem = srcElem1;
37327639Sgblack@eecs.umich.edu    if ((BigElement)destElem != srcElem1) {
37337639Sgblack@eecs.umich.edu        fpscr.qc = 1;
37347639Sgblack@eecs.umich.edu        destElem = mask(sizeof(Element) * 8 - 1);
37357639Sgblack@eecs.umich.edu        if (srcElem1 < 0)
37367639Sgblack@eecs.umich.edu            destElem = ~destElem;
37377639Sgblack@eecs.umich.edu    }
37387783SGiacomo.Gabrielli@arm.com    FpscrQc = fpscr;
37397639Sgblack@eecs.umich.edu    '''
37407760SGiacomo.Gabrielli@arm.com    twoRegNarrowMiscInst("vqmovn", "NVqmovn", "SimdMiscOp", smallSignedTypes, vqmovnCode)
37417639Sgblack@eecs.umich.edu
37427639Sgblack@eecs.umich.edu    vqmovunCode = '''
37437783SGiacomo.Gabrielli@arm.com    FPSCR fpscr = (FPSCR) FpscrQc;
37447639Sgblack@eecs.umich.edu    destElem = srcElem1;
37457639Sgblack@eecs.umich.edu    if ((BigElement)destElem != srcElem1) {
37467639Sgblack@eecs.umich.edu        fpscr.qc = 1;
37477639Sgblack@eecs.umich.edu        destElem = mask(sizeof(Element) * 8);
37487639Sgblack@eecs.umich.edu    }
37497783SGiacomo.Gabrielli@arm.com    FpscrQc = fpscr;
37507639Sgblack@eecs.umich.edu    '''
37517639Sgblack@eecs.umich.edu    twoRegNarrowMiscInst("vqmovun", "NVqmovun",
37527760SGiacomo.Gabrielli@arm.com            "SimdMiscOp", smallUnsignedTypes, vqmovunCode)
37537639Sgblack@eecs.umich.edu
37547639Sgblack@eecs.umich.edu    vqmovunsCode = '''
37557783SGiacomo.Gabrielli@arm.com    FPSCR fpscr = (FPSCR) FpscrQc;
37567639Sgblack@eecs.umich.edu    destElem = srcElem1;
37577639Sgblack@eecs.umich.edu    if (srcElem1 < 0 ||
37587639Sgblack@eecs.umich.edu            ((BigElement)destElem & mask(sizeof(Element) * 8)) != srcElem1) {
37597639Sgblack@eecs.umich.edu        fpscr.qc = 1;
37607639Sgblack@eecs.umich.edu        destElem = mask(sizeof(Element) * 8);
37617639Sgblack@eecs.umich.edu        if (srcElem1 < 0)
37627639Sgblack@eecs.umich.edu            destElem = ~destElem;
37637639Sgblack@eecs.umich.edu    }
37647783SGiacomo.Gabrielli@arm.com    FpscrQc = fpscr;
37657639Sgblack@eecs.umich.edu    '''
37667639Sgblack@eecs.umich.edu    twoRegNarrowMiscInst("vqmovun", "NVqmovuns",
37677760SGiacomo.Gabrielli@arm.com            "SimdMiscOp", smallSignedTypes, vqmovunsCode)
37687639Sgblack@eecs.umich.edu
37697760SGiacomo.Gabrielli@arm.com    def buildVext(name, Name, opClass, types, rCount, op):
37707639Sgblack@eecs.umich.edu        global header_output, exec_output
37717639Sgblack@eecs.umich.edu        eWalkCode = '''
37727639Sgblack@eecs.umich.edu        RegVect srcReg1, srcReg2, destReg;
37737639Sgblack@eecs.umich.edu        '''
37747639Sgblack@eecs.umich.edu        for reg in range(rCount):
37757644Sali.saidi@arm.com            eWalkCode += simdEnabledCheckCode + '''
37768588Sgblack@eecs.umich.edu                srcReg1.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);
37778588Sgblack@eecs.umich.edu                srcReg2.regs[%(reg)d] = htog(FpOp2P%(reg)d_uw);
37787639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
37797639Sgblack@eecs.umich.edu        eWalkCode += op
37807639Sgblack@eecs.umich.edu        for reg in range(rCount):
37817639Sgblack@eecs.umich.edu            eWalkCode += '''
37828588Sgblack@eecs.umich.edu            FpDestP%(reg)d_uw = gtoh(destReg.regs[%(reg)d]);
37837639Sgblack@eecs.umich.edu            ''' % { "reg" : reg }
37847639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
37857639Sgblack@eecs.umich.edu                            "RegRegRegImmOp",
37867639Sgblack@eecs.umich.edu                            { "code": eWalkCode,
37877639Sgblack@eecs.umich.edu                              "r_count": rCount,
37887760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
37897760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
37907639Sgblack@eecs.umich.edu        header_output += NeonRegRegRegImmOpDeclare.subst(iop)
37917639Sgblack@eecs.umich.edu        exec_output += NeonEqualRegExecute.subst(iop)
37927639Sgblack@eecs.umich.edu        for type in types:
37937639Sgblack@eecs.umich.edu            substDict = { "targs" : type,
37947639Sgblack@eecs.umich.edu                          "class_name" : Name }
37957639Sgblack@eecs.umich.edu            exec_output += NeonExecDeclare.subst(substDict)
37967639Sgblack@eecs.umich.edu
37977639Sgblack@eecs.umich.edu    vextCode = '''
37987639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < eCount; i++) {
37997639Sgblack@eecs.umich.edu            unsigned index = i + imm;
38007639Sgblack@eecs.umich.edu            if (index < eCount) {
38017639Sgblack@eecs.umich.edu                destReg.elements[i] = srcReg1.elements[index];
38027639Sgblack@eecs.umich.edu            } else {
38037639Sgblack@eecs.umich.edu                index -= eCount;
38048782Sgblack@eecs.umich.edu                if (index >= eCount) {
380510037SARM gem5 Developers                    fault = new UndefinedInstruction(machInst, false, mnemonic);
38068782Sgblack@eecs.umich.edu                } else {
38077853SMatt.Horsnell@ARM.com                    destReg.elements[i] = srcReg2.elements[index];
38088782Sgblack@eecs.umich.edu                }
38097639Sgblack@eecs.umich.edu            }
38107639Sgblack@eecs.umich.edu        }
38117639Sgblack@eecs.umich.edu    '''
38128206SWilliam.Wang@arm.com    buildVext("vext", "NVextD", "SimdMiscOp", ("uint8_t",), 2, vextCode)
38138206SWilliam.Wang@arm.com    buildVext("vext", "NVextQ", "SimdMiscOp", ("uint8_t",), 4, vextCode)
38147639Sgblack@eecs.umich.edu
38157760SGiacomo.Gabrielli@arm.com    def buildVtbxl(name, Name, opClass, length, isVtbl):
38167639Sgblack@eecs.umich.edu        global header_output, decoder_output, exec_output
38177639Sgblack@eecs.umich.edu        code = '''
38187639Sgblack@eecs.umich.edu            union
38197639Sgblack@eecs.umich.edu            {
38207639Sgblack@eecs.umich.edu                uint8_t bytes[32];
38217639Sgblack@eecs.umich.edu                FloatRegBits regs[8];
38227639Sgblack@eecs.umich.edu            } table;
38237639Sgblack@eecs.umich.edu
38247639Sgblack@eecs.umich.edu            union
38257639Sgblack@eecs.umich.edu            {
38267639Sgblack@eecs.umich.edu                uint8_t bytes[8];
38277639Sgblack@eecs.umich.edu                FloatRegBits regs[2];
38287639Sgblack@eecs.umich.edu            } destReg, srcReg2;
38297639Sgblack@eecs.umich.edu
38307639Sgblack@eecs.umich.edu            const unsigned length = %(length)d;
38317639Sgblack@eecs.umich.edu            const bool isVtbl = %(isVtbl)s;
38327639Sgblack@eecs.umich.edu
38338588Sgblack@eecs.umich.edu            srcReg2.regs[0] = htog(FpOp2P0_uw);
38348588Sgblack@eecs.umich.edu            srcReg2.regs[1] = htog(FpOp2P1_uw);
38357639Sgblack@eecs.umich.edu
38368588Sgblack@eecs.umich.edu            destReg.regs[0] = htog(FpDestP0_uw);
38378588Sgblack@eecs.umich.edu            destReg.regs[1] = htog(FpDestP1_uw);
38387639Sgblack@eecs.umich.edu        ''' % { "length" : length, "isVtbl" : isVtbl }
38397639Sgblack@eecs.umich.edu        for reg in range(8):
38407639Sgblack@eecs.umich.edu            if reg < length * 2:
38418588Sgblack@eecs.umich.edu                code += 'table.regs[%(reg)d] = htog(FpOp1P%(reg)d_uw);\n' % \
38427639Sgblack@eecs.umich.edu                        { "reg" : reg }
38437639Sgblack@eecs.umich.edu            else:
38447639Sgblack@eecs.umich.edu                code += 'table.regs[%(reg)d] = 0;\n' % { "reg" : reg }
38457639Sgblack@eecs.umich.edu        code += '''
38467639Sgblack@eecs.umich.edu        for (unsigned i = 0; i < sizeof(destReg); i++) {
38477639Sgblack@eecs.umich.edu            uint8_t index = srcReg2.bytes[i];
38487639Sgblack@eecs.umich.edu            if (index < 8 * length) {
38497639Sgblack@eecs.umich.edu                destReg.bytes[i] = table.bytes[index];
38507639Sgblack@eecs.umich.edu            } else {
38517639Sgblack@eecs.umich.edu                if (isVtbl)
38527639Sgblack@eecs.umich.edu                    destReg.bytes[i] = 0;
38537639Sgblack@eecs.umich.edu                // else destReg.bytes[i] unchanged
38547639Sgblack@eecs.umich.edu            }
38557639Sgblack@eecs.umich.edu        }
38567639Sgblack@eecs.umich.edu
38578588Sgblack@eecs.umich.edu        FpDestP0_uw = gtoh(destReg.regs[0]);
38588588Sgblack@eecs.umich.edu        FpDestP1_uw = gtoh(destReg.regs[1]);
38597639Sgblack@eecs.umich.edu        '''
38607639Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name,
38617639Sgblack@eecs.umich.edu                            "RegRegRegOp",
38627639Sgblack@eecs.umich.edu                            { "code": code,
38637760SGiacomo.Gabrielli@arm.com                              "predicate_test": predicateTest,
38647760SGiacomo.Gabrielli@arm.com                              "op_class": opClass }, [])
38657639Sgblack@eecs.umich.edu        header_output += RegRegRegOpDeclare.subst(iop)
38667639Sgblack@eecs.umich.edu        decoder_output += RegRegRegOpConstructor.subst(iop)
38677639Sgblack@eecs.umich.edu        exec_output += PredOpExecute.subst(iop)
38687639Sgblack@eecs.umich.edu
38698206SWilliam.Wang@arm.com    buildVtbxl("vtbl", "NVtbl1", "SimdMiscOp", 1, "true")
38708206SWilliam.Wang@arm.com    buildVtbxl("vtbl", "NVtbl2", "SimdMiscOp", 2, "true")
38718206SWilliam.Wang@arm.com    buildVtbxl("vtbl", "NVtbl3", "SimdMiscOp", 3, "true")
38728206SWilliam.Wang@arm.com    buildVtbxl("vtbl", "NVtbl4", "SimdMiscOp", 4, "true")
38737639Sgblack@eecs.umich.edu
38748206SWilliam.Wang@arm.com    buildVtbxl("vtbx", "NVtbx1", "SimdMiscOp", 1, "false")
38758206SWilliam.Wang@arm.com    buildVtbxl("vtbx", "NVtbx2", "SimdMiscOp", 2, "false")
38768206SWilliam.Wang@arm.com    buildVtbxl("vtbx", "NVtbx3", "SimdMiscOp", 3, "false")
38778206SWilliam.Wang@arm.com    buildVtbxl("vtbx", "NVtbx4", "SimdMiscOp", 4, "false")
38787639Sgblack@eecs.umich.edu}};
3879