isa.hh revision 6735
16313Sgblack@eecs.umich.edu/*
26313Sgblack@eecs.umich.edu * Copyright (c) 2009 The Regents of The University of Michigan
36313Sgblack@eecs.umich.edu * All rights reserved.
46313Sgblack@eecs.umich.edu *
56313Sgblack@eecs.umich.edu * Redistribution and use in source and binary forms, with or without
66313Sgblack@eecs.umich.edu * modification, are permitted provided that the following conditions are
76313Sgblack@eecs.umich.edu * met: redistributions of source code must retain the above copyright
86313Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer;
96313Sgblack@eecs.umich.edu * redistributions in binary form must reproduce the above copyright
106313Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the
116313Sgblack@eecs.umich.edu * documentation and/or other materials provided with the distribution;
126313Sgblack@eecs.umich.edu * neither the name of the copyright holders nor the names of its
136313Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from
146313Sgblack@eecs.umich.edu * this software without specific prior written permission.
156313Sgblack@eecs.umich.edu *
166313Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
176313Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
186313Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
196313Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
206313Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
216313Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
226313Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
236313Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
246313Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
256313Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
266313Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
276313Sgblack@eecs.umich.edu *
286313Sgblack@eecs.umich.edu * Authors: Gabe Black
296313Sgblack@eecs.umich.edu */
306313Sgblack@eecs.umich.edu
316313Sgblack@eecs.umich.edu#ifndef __ARCH_ARM_ISA_HH__
326313Sgblack@eecs.umich.edu#define __ARCH_MRM_ISA_HH__
336313Sgblack@eecs.umich.edu
346333Sgblack@eecs.umich.edu#include "arch/arm/registers.hh"
356313Sgblack@eecs.umich.edu#include "arch/arm/types.hh"
366313Sgblack@eecs.umich.edu
376333Sgblack@eecs.umich.educlass ThreadContext;
386313Sgblack@eecs.umich.educlass Checkpoint;
396313Sgblack@eecs.umich.educlass EventManager;
406313Sgblack@eecs.umich.edu
416313Sgblack@eecs.umich.edunamespace ArmISA
426313Sgblack@eecs.umich.edu{
436313Sgblack@eecs.umich.edu    class ISA
446313Sgblack@eecs.umich.edu    {
456313Sgblack@eecs.umich.edu      protected:
466333Sgblack@eecs.umich.edu        MiscReg miscRegs[NumMiscRegs];
476718Sgblack@eecs.umich.edu        const IntRegIndex *intRegMap;
486718Sgblack@eecs.umich.edu
496718Sgblack@eecs.umich.edu        void
506718Sgblack@eecs.umich.edu        updateRegMap(CPSR cpsr)
516718Sgblack@eecs.umich.edu        {
526718Sgblack@eecs.umich.edu            switch (cpsr.mode) {
536718Sgblack@eecs.umich.edu              case MODE_USER:
546718Sgblack@eecs.umich.edu              case MODE_SYSTEM:
556718Sgblack@eecs.umich.edu                intRegMap = IntRegUsrMap;
566718Sgblack@eecs.umich.edu                break;
576718Sgblack@eecs.umich.edu              case MODE_FIQ:
586718Sgblack@eecs.umich.edu                intRegMap = IntRegFiqMap;
596718Sgblack@eecs.umich.edu                break;
606718Sgblack@eecs.umich.edu              case MODE_IRQ:
616718Sgblack@eecs.umich.edu                intRegMap = IntRegIrqMap;
626718Sgblack@eecs.umich.edu                break;
636718Sgblack@eecs.umich.edu              case MODE_SVC:
646718Sgblack@eecs.umich.edu                intRegMap = IntRegSvcMap;
656718Sgblack@eecs.umich.edu                break;
666723Sgblack@eecs.umich.edu              case MODE_MON:
676723Sgblack@eecs.umich.edu                intRegMap = IntRegMonMap;
686723Sgblack@eecs.umich.edu                break;
696718Sgblack@eecs.umich.edu              case MODE_ABORT:
706718Sgblack@eecs.umich.edu                intRegMap = IntRegAbtMap;
716718Sgblack@eecs.umich.edu                break;
726718Sgblack@eecs.umich.edu              case MODE_UNDEFINED:
736718Sgblack@eecs.umich.edu                intRegMap = IntRegUndMap;
746718Sgblack@eecs.umich.edu                break;
756718Sgblack@eecs.umich.edu              default:
766718Sgblack@eecs.umich.edu                panic("Unrecognized mode setting in CPSR.\n");
776718Sgblack@eecs.umich.edu            }
786718Sgblack@eecs.umich.edu        }
796313Sgblack@eecs.umich.edu
806313Sgblack@eecs.umich.edu      public:
816333Sgblack@eecs.umich.edu        void clear()
826333Sgblack@eecs.umich.edu        {
836401Sgblack@eecs.umich.edu            memset(miscRegs, 0, sizeof(miscRegs));
846401Sgblack@eecs.umich.edu            CPSR cpsr = 0;
856719Sgblack@eecs.umich.edu            cpsr.mode = MODE_USER;
866401Sgblack@eecs.umich.edu            miscRegs[MISCREG_CPSR] = cpsr;
876718Sgblack@eecs.umich.edu            updateRegMap(cpsr);
886735Sgblack@eecs.umich.edu
896735Sgblack@eecs.umich.edu            SCTLR sctlr = 0;
906735Sgblack@eecs.umich.edu            sctlr.nmfi = 1;
916735Sgblack@eecs.umich.edu            sctlr.rao1 = 1;
926735Sgblack@eecs.umich.edu            sctlr.rao2 = 1;
936735Sgblack@eecs.umich.edu            sctlr.rao3 = 1;
946735Sgblack@eecs.umich.edu            sctlr.rao4 = 1;
956735Sgblack@eecs.umich.edu
966401Sgblack@eecs.umich.edu            //XXX We need to initialize the rest of the state.
976333Sgblack@eecs.umich.edu        }
986313Sgblack@eecs.umich.edu
996333Sgblack@eecs.umich.edu        MiscReg
1006333Sgblack@eecs.umich.edu        readMiscRegNoEffect(int misc_reg)
1016333Sgblack@eecs.umich.edu        {
1026333Sgblack@eecs.umich.edu            assert(misc_reg < NumMiscRegs);
1036333Sgblack@eecs.umich.edu            return miscRegs[misc_reg];
1046333Sgblack@eecs.umich.edu        }
1056313Sgblack@eecs.umich.edu
1066333Sgblack@eecs.umich.edu        MiscReg
1076333Sgblack@eecs.umich.edu        readMiscReg(int misc_reg, ThreadContext *tc)
1086333Sgblack@eecs.umich.edu        {
1096333Sgblack@eecs.umich.edu            assert(misc_reg < NumMiscRegs);
1106333Sgblack@eecs.umich.edu            return miscRegs[misc_reg];
1116333Sgblack@eecs.umich.edu        }
1126333Sgblack@eecs.umich.edu
1136333Sgblack@eecs.umich.edu        void
1146333Sgblack@eecs.umich.edu        setMiscRegNoEffect(int misc_reg, const MiscReg &val)
1156333Sgblack@eecs.umich.edu        {
1166333Sgblack@eecs.umich.edu            assert(misc_reg < NumMiscRegs);
1176333Sgblack@eecs.umich.edu            miscRegs[misc_reg] = val;
1186333Sgblack@eecs.umich.edu        }
1196333Sgblack@eecs.umich.edu
1206333Sgblack@eecs.umich.edu        void
1216333Sgblack@eecs.umich.edu        setMiscReg(int misc_reg, const MiscReg &val, ThreadContext *tc)
1226333Sgblack@eecs.umich.edu        {
1236718Sgblack@eecs.umich.edu            if (misc_reg == MISCREG_CPSR) {
1246718Sgblack@eecs.umich.edu                updateRegMap(val);
1256718Sgblack@eecs.umich.edu            }
1266333Sgblack@eecs.umich.edu            assert(misc_reg < NumMiscRegs);
1276333Sgblack@eecs.umich.edu            miscRegs[misc_reg] = val;
1286333Sgblack@eecs.umich.edu        }
1296313Sgblack@eecs.umich.edu
1306313Sgblack@eecs.umich.edu        int
1316313Sgblack@eecs.umich.edu        flattenIntIndex(int reg)
1326313Sgblack@eecs.umich.edu        {
1336718Sgblack@eecs.umich.edu            assert(reg >= 0);
1346718Sgblack@eecs.umich.edu            if (reg < NUM_ARCH_INTREGS) {
1356718Sgblack@eecs.umich.edu                return intRegMap[reg];
1366726Sgblack@eecs.umich.edu            } else if (reg < NUM_INTREGS) {
1376726Sgblack@eecs.umich.edu                return reg;
1386718Sgblack@eecs.umich.edu            } else {
1396726Sgblack@eecs.umich.edu                reg -= NUM_INTREGS;
1406726Sgblack@eecs.umich.edu                assert(reg < NUM_ARCH_INTREGS);
1416718Sgblack@eecs.umich.edu                return reg;
1426718Sgblack@eecs.umich.edu            }
1436313Sgblack@eecs.umich.edu        }
1446313Sgblack@eecs.umich.edu
1456313Sgblack@eecs.umich.edu        int
1466313Sgblack@eecs.umich.edu        flattenFloatIndex(int reg)
1476313Sgblack@eecs.umich.edu        {
1486313Sgblack@eecs.umich.edu            return reg;
1496313Sgblack@eecs.umich.edu        }
1506313Sgblack@eecs.umich.edu
1516678Sgblack@eecs.umich.edu        void serialize(EventManager *em, std::ostream &os)
1526333Sgblack@eecs.umich.edu        {}
1536678Sgblack@eecs.umich.edu        void unserialize(EventManager *em, Checkpoint *cp,
1546678Sgblack@eecs.umich.edu                const std::string &section)
1556333Sgblack@eecs.umich.edu        {}
1566313Sgblack@eecs.umich.edu
1576313Sgblack@eecs.umich.edu        ISA()
1586313Sgblack@eecs.umich.edu        {
1596313Sgblack@eecs.umich.edu            clear();
1606313Sgblack@eecs.umich.edu        }
1616313Sgblack@eecs.umich.edu    };
1626313Sgblack@eecs.umich.edu}
1636313Sgblack@eecs.umich.edu
1646313Sgblack@eecs.umich.edu#endif
165