isa.cc revision 7427
17405SAli.Saidi@ARM.com/*
27405SAli.Saidi@ARM.com * Copyright (c) 2010 ARM Limited
37405SAli.Saidi@ARM.com * All rights reserved
47405SAli.Saidi@ARM.com *
57405SAli.Saidi@ARM.com * The license below extends only to copyright in the software and shall
67405SAli.Saidi@ARM.com * not be construed as granting a license to any other intellectual
77405SAli.Saidi@ARM.com * property including but not limited to intellectual property relating
87405SAli.Saidi@ARM.com * to a hardware implementation of the functionality of the software
97405SAli.Saidi@ARM.com * licensed hereunder.  You may use the software subject to the license
107405SAli.Saidi@ARM.com * terms below provided that you ensure that this notice is replicated
117405SAli.Saidi@ARM.com * unmodified and in its entirety in all distributions of the software,
127405SAli.Saidi@ARM.com * modified or unmodified, in source code or in binary form.
137405SAli.Saidi@ARM.com *
147405SAli.Saidi@ARM.com * Redistribution and use in source and binary forms, with or without
157405SAli.Saidi@ARM.com * modification, are permitted provided that the following conditions are
167405SAli.Saidi@ARM.com * met: redistributions of source code must retain the above copyright
177405SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer;
187405SAli.Saidi@ARM.com * redistributions in binary form must reproduce the above copyright
197405SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer in the
207405SAli.Saidi@ARM.com * documentation and/or other materials provided with the distribution;
217405SAli.Saidi@ARM.com * neither the name of the copyright holders nor the names of its
227405SAli.Saidi@ARM.com * contributors may be used to endorse or promote products derived from
237405SAli.Saidi@ARM.com * this software without specific prior written permission.
247405SAli.Saidi@ARM.com *
257405SAli.Saidi@ARM.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
267405SAli.Saidi@ARM.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
277405SAli.Saidi@ARM.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
287405SAli.Saidi@ARM.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
297405SAli.Saidi@ARM.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
307405SAli.Saidi@ARM.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
317405SAli.Saidi@ARM.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
327405SAli.Saidi@ARM.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
337405SAli.Saidi@ARM.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
347405SAli.Saidi@ARM.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
357405SAli.Saidi@ARM.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
367405SAli.Saidi@ARM.com *
377405SAli.Saidi@ARM.com * Authors: Gabe Black
387405SAli.Saidi@ARM.com *          Ali Saidi
397405SAli.Saidi@ARM.com */
407405SAli.Saidi@ARM.com
417405SAli.Saidi@ARM.com#include "arch/arm/isa.hh"
427405SAli.Saidi@ARM.com
437405SAli.Saidi@ARM.comnamespace ArmISA
447405SAli.Saidi@ARM.com{
457405SAli.Saidi@ARM.com
467427Sgblack@eecs.umich.eduvoid
477427Sgblack@eecs.umich.eduISA::clear()
487427Sgblack@eecs.umich.edu{
497427Sgblack@eecs.umich.edu    SCTLR sctlr_rst = miscRegs[MISCREG_SCTLR_RST];
507427Sgblack@eecs.umich.edu
517427Sgblack@eecs.umich.edu    memset(miscRegs, 0, sizeof(miscRegs));
527427Sgblack@eecs.umich.edu    CPSR cpsr = 0;
537427Sgblack@eecs.umich.edu    cpsr.mode = MODE_USER;
547427Sgblack@eecs.umich.edu    miscRegs[MISCREG_CPSR] = cpsr;
557427Sgblack@eecs.umich.edu    updateRegMap(cpsr);
567427Sgblack@eecs.umich.edu
577427Sgblack@eecs.umich.edu    SCTLR sctlr = 0;
587427Sgblack@eecs.umich.edu    sctlr.nmfi = (bool)sctlr_rst.nmfi;
597427Sgblack@eecs.umich.edu    sctlr.v = (bool)sctlr_rst.v;
607427Sgblack@eecs.umich.edu    sctlr.u    = 1;
617427Sgblack@eecs.umich.edu    sctlr.xp = 1;
627427Sgblack@eecs.umich.edu    sctlr.rao2 = 1;
637427Sgblack@eecs.umich.edu    sctlr.rao3 = 1;
647427Sgblack@eecs.umich.edu    sctlr.rao4 = 1;
657427Sgblack@eecs.umich.edu    miscRegs[MISCREG_SCTLR] = sctlr;
667427Sgblack@eecs.umich.edu    miscRegs[MISCREG_SCTLR_RST] = sctlr_rst;
677427Sgblack@eecs.umich.edu
687427Sgblack@eecs.umich.edu
697427Sgblack@eecs.umich.edu    /*
707427Sgblack@eecs.umich.edu     * Technically this should be 0, but we don't support those
717427Sgblack@eecs.umich.edu     * settings.
727427Sgblack@eecs.umich.edu     */
737427Sgblack@eecs.umich.edu    CPACR cpacr = 0;
747427Sgblack@eecs.umich.edu    // Enable CP 10, 11
757427Sgblack@eecs.umich.edu    cpacr.cp10 = 0x3;
767427Sgblack@eecs.umich.edu    cpacr.cp11 = 0x3;
777427Sgblack@eecs.umich.edu    miscRegs[MISCREG_CPACR] = cpacr;
787427Sgblack@eecs.umich.edu
797427Sgblack@eecs.umich.edu    /* Start with an event in the mailbox */
807427Sgblack@eecs.umich.edu    miscRegs[MISCREG_SEV_MAILBOX] = 1;
817427Sgblack@eecs.umich.edu
827427Sgblack@eecs.umich.edu    /*
837427Sgblack@eecs.umich.edu     * Implemented = '5' from "M5",
847427Sgblack@eecs.umich.edu     * Variant = 0,
857427Sgblack@eecs.umich.edu     */
867427Sgblack@eecs.umich.edu    miscRegs[MISCREG_MIDR] =
877427Sgblack@eecs.umich.edu        (0x35 << 24) | //Implementor is '5' from "M5"
887427Sgblack@eecs.umich.edu        (0 << 20)    | //Variant
897427Sgblack@eecs.umich.edu        (0xf << 16)  | //Architecture from CPUID scheme
907427Sgblack@eecs.umich.edu        (0 << 4)     | //Primary part number
917427Sgblack@eecs.umich.edu        (0 << 0)     | //Revision
927427Sgblack@eecs.umich.edu        0;
937427Sgblack@eecs.umich.edu
947427Sgblack@eecs.umich.edu    // Separate Instruction and Data TLBs.
957427Sgblack@eecs.umich.edu    miscRegs[MISCREG_TLBTR] = 1;
967427Sgblack@eecs.umich.edu
977427Sgblack@eecs.umich.edu    MVFR0 mvfr0 = 0;
987427Sgblack@eecs.umich.edu    mvfr0.advSimdRegisters = 2;
997427Sgblack@eecs.umich.edu    mvfr0.singlePrecision = 2;
1007427Sgblack@eecs.umich.edu    mvfr0.doublePrecision = 2;
1017427Sgblack@eecs.umich.edu    mvfr0.vfpExceptionTrapping = 0;
1027427Sgblack@eecs.umich.edu    mvfr0.divide = 1;
1037427Sgblack@eecs.umich.edu    mvfr0.squareRoot = 1;
1047427Sgblack@eecs.umich.edu    mvfr0.shortVectors = 1;
1057427Sgblack@eecs.umich.edu    mvfr0.roundingModes = 1;
1067427Sgblack@eecs.umich.edu    miscRegs[MISCREG_MVFR0] = mvfr0;
1077427Sgblack@eecs.umich.edu
1087427Sgblack@eecs.umich.edu    MVFR1 mvfr1 = 0;
1097427Sgblack@eecs.umich.edu    mvfr1.flushToZero = 1;
1107427Sgblack@eecs.umich.edu    mvfr1.defaultNaN = 1;
1117427Sgblack@eecs.umich.edu    mvfr1.advSimdLoadStore = 1;
1127427Sgblack@eecs.umich.edu    mvfr1.advSimdInteger = 1;
1137427Sgblack@eecs.umich.edu    mvfr1.advSimdSinglePrecision = 1;
1147427Sgblack@eecs.umich.edu    mvfr1.advSimdHalfPrecision = 1;
1157427Sgblack@eecs.umich.edu    mvfr1.vfpHalfPrecision = 1;
1167427Sgblack@eecs.umich.edu    miscRegs[MISCREG_MVFR1] = mvfr1;
1177427Sgblack@eecs.umich.edu
1187427Sgblack@eecs.umich.edu    miscRegs[MISCREG_MPIDR] = 0;
1197427Sgblack@eecs.umich.edu
1207427Sgblack@eecs.umich.edu    //XXX We need to initialize the rest of the state.
1217427Sgblack@eecs.umich.edu}
1227427Sgblack@eecs.umich.edu
1237405SAli.Saidi@ARM.comMiscReg
1247405SAli.Saidi@ARM.comISA::readMiscRegNoEffect(int misc_reg)
1257405SAli.Saidi@ARM.com{
1267405SAli.Saidi@ARM.com    assert(misc_reg < NumMiscRegs);
1277405SAli.Saidi@ARM.com    if (misc_reg == MISCREG_SPSR) {
1287405SAli.Saidi@ARM.com        CPSR cpsr = miscRegs[MISCREG_CPSR];
1297405SAli.Saidi@ARM.com        switch (cpsr.mode) {
1307405SAli.Saidi@ARM.com          case MODE_USER:
1317405SAli.Saidi@ARM.com            return miscRegs[MISCREG_SPSR];
1327405SAli.Saidi@ARM.com          case MODE_FIQ:
1337405SAli.Saidi@ARM.com            return miscRegs[MISCREG_SPSR_FIQ];
1347405SAli.Saidi@ARM.com          case MODE_IRQ:
1357405SAli.Saidi@ARM.com            return miscRegs[MISCREG_SPSR_IRQ];
1367405SAli.Saidi@ARM.com          case MODE_SVC:
1377405SAli.Saidi@ARM.com            return miscRegs[MISCREG_SPSR_SVC];
1387405SAli.Saidi@ARM.com          case MODE_MON:
1397405SAli.Saidi@ARM.com            return miscRegs[MISCREG_SPSR_MON];
1407405SAli.Saidi@ARM.com          case MODE_ABORT:
1417405SAli.Saidi@ARM.com            return miscRegs[MISCREG_SPSR_ABT];
1427405SAli.Saidi@ARM.com          case MODE_UNDEFINED:
1437405SAli.Saidi@ARM.com            return miscRegs[MISCREG_SPSR_UND];
1447405SAli.Saidi@ARM.com          default:
1457405SAli.Saidi@ARM.com            return miscRegs[MISCREG_SPSR];
1467405SAli.Saidi@ARM.com        }
1477405SAli.Saidi@ARM.com    }
1487405SAli.Saidi@ARM.com    return miscRegs[misc_reg];
1497405SAli.Saidi@ARM.com}
1507405SAli.Saidi@ARM.com
1517405SAli.Saidi@ARM.com
1527405SAli.Saidi@ARM.comMiscReg
1537405SAli.Saidi@ARM.comISA::readMiscReg(int misc_reg, ThreadContext *tc)
1547405SAli.Saidi@ARM.com{
1557405SAli.Saidi@ARM.com    if (misc_reg == MISCREG_CPSR) {
1567405SAli.Saidi@ARM.com        CPSR cpsr = miscRegs[misc_reg];
1577405SAli.Saidi@ARM.com        Addr pc = tc->readPC();
1587405SAli.Saidi@ARM.com        if (pc & (ULL(1) << PcJBitShift))
1597405SAli.Saidi@ARM.com            cpsr.j = 1;
1607405SAli.Saidi@ARM.com        else
1617405SAli.Saidi@ARM.com            cpsr.j = 0;
1627405SAli.Saidi@ARM.com        if (pc & (ULL(1) << PcTBitShift))
1637405SAli.Saidi@ARM.com            cpsr.t = 1;
1647405SAli.Saidi@ARM.com        else
1657405SAli.Saidi@ARM.com            cpsr.t = 0;
1667405SAli.Saidi@ARM.com        return cpsr;
1677405SAli.Saidi@ARM.com    }
1687405SAli.Saidi@ARM.com    if (misc_reg >= MISCREG_CP15_UNIMP_START &&
1697405SAli.Saidi@ARM.com        misc_reg < MISCREG_CP15_END) {
1707405SAli.Saidi@ARM.com        panic("Unimplemented CP15 register %s read.\n",
1717405SAli.Saidi@ARM.com              miscRegName[misc_reg]);
1727405SAli.Saidi@ARM.com    }
1737405SAli.Saidi@ARM.com    switch (misc_reg) {
1747405SAli.Saidi@ARM.com      case MISCREG_CLIDR:
1757405SAli.Saidi@ARM.com        warn("The clidr register always reports 0 caches.\n");
1767405SAli.Saidi@ARM.com        break;
1777405SAli.Saidi@ARM.com      case MISCREG_CCSIDR:
1787405SAli.Saidi@ARM.com        warn("The ccsidr register isn't implemented and "
1797405SAli.Saidi@ARM.com                "always reads as 0.\n");
1807405SAli.Saidi@ARM.com        break;
1817405SAli.Saidi@ARM.com      case MISCREG_ID_PFR0:
1827405SAli.Saidi@ARM.com        return 0x1031; // ThumbEE | !Jazelle | Thumb | ARM
1837405SAli.Saidi@ARM.com    }
1847405SAli.Saidi@ARM.com    return readMiscRegNoEffect(misc_reg);
1857405SAli.Saidi@ARM.com}
1867405SAli.Saidi@ARM.com
1877405SAli.Saidi@ARM.comvoid
1887405SAli.Saidi@ARM.comISA::setMiscRegNoEffect(int misc_reg, const MiscReg &val)
1897405SAli.Saidi@ARM.com{
1907405SAli.Saidi@ARM.com    assert(misc_reg < NumMiscRegs);
1917405SAli.Saidi@ARM.com    if (misc_reg == MISCREG_SPSR) {
1927405SAli.Saidi@ARM.com        CPSR cpsr = miscRegs[MISCREG_CPSR];
1937405SAli.Saidi@ARM.com        switch (cpsr.mode) {
1947405SAli.Saidi@ARM.com          case MODE_USER:
1957405SAli.Saidi@ARM.com            miscRegs[MISCREG_SPSR] = val;
1967405SAli.Saidi@ARM.com            return;
1977405SAli.Saidi@ARM.com          case MODE_FIQ:
1987405SAli.Saidi@ARM.com            miscRegs[MISCREG_SPSR_FIQ] = val;
1997405SAli.Saidi@ARM.com            return;
2007405SAli.Saidi@ARM.com          case MODE_IRQ:
2017405SAli.Saidi@ARM.com            miscRegs[MISCREG_SPSR_IRQ] = val;
2027405SAli.Saidi@ARM.com            return;
2037405SAli.Saidi@ARM.com          case MODE_SVC:
2047405SAli.Saidi@ARM.com            miscRegs[MISCREG_SPSR_SVC] = val;
2057405SAli.Saidi@ARM.com            return;
2067405SAli.Saidi@ARM.com          case MODE_MON:
2077405SAli.Saidi@ARM.com            miscRegs[MISCREG_SPSR_MON] = val;
2087405SAli.Saidi@ARM.com            return;
2097405SAli.Saidi@ARM.com          case MODE_ABORT:
2107405SAli.Saidi@ARM.com            miscRegs[MISCREG_SPSR_ABT] = val;
2117405SAli.Saidi@ARM.com            return;
2127405SAli.Saidi@ARM.com          case MODE_UNDEFINED:
2137405SAli.Saidi@ARM.com            miscRegs[MISCREG_SPSR_UND] = val;
2147405SAli.Saidi@ARM.com            return;
2157405SAli.Saidi@ARM.com          default:
2167405SAli.Saidi@ARM.com            miscRegs[MISCREG_SPSR] = val;
2177405SAli.Saidi@ARM.com            return;
2187405SAli.Saidi@ARM.com        }
2197405SAli.Saidi@ARM.com    }
2207405SAli.Saidi@ARM.com    miscRegs[misc_reg] = val;
2217405SAli.Saidi@ARM.com}
2227405SAli.Saidi@ARM.com
2237405SAli.Saidi@ARM.comvoid
2247405SAli.Saidi@ARM.comISA::setMiscReg(int misc_reg, const MiscReg &val, ThreadContext *tc)
2257405SAli.Saidi@ARM.com{
2267405SAli.Saidi@ARM.com    MiscReg newVal = val;
2277405SAli.Saidi@ARM.com    if (misc_reg == MISCREG_CPSR) {
2287405SAli.Saidi@ARM.com        updateRegMap(val);
2297405SAli.Saidi@ARM.com        CPSR cpsr = val;
2307405SAli.Saidi@ARM.com        DPRINTF(Arm, "Updating CPSR to %#x f:%d i:%d a:%d mode:%#x\n",
2317405SAli.Saidi@ARM.com                cpsr, cpsr.f, cpsr.i, cpsr.a, cpsr.mode);
2327405SAli.Saidi@ARM.com        Addr npc = tc->readNextPC() & ~PcModeMask;
2337405SAli.Saidi@ARM.com        if (cpsr.j)
2347405SAli.Saidi@ARM.com            npc = npc | (ULL(1) << PcJBitShift);
2357405SAli.Saidi@ARM.com        if (cpsr.t)
2367405SAli.Saidi@ARM.com            npc = npc | (ULL(1) << PcTBitShift);
2377405SAli.Saidi@ARM.com
2387405SAli.Saidi@ARM.com        tc->setNextPC(npc);
2397408Sgblack@eecs.umich.edu    } else if (misc_reg >= MISCREG_CP15_UNIMP_START &&
2407405SAli.Saidi@ARM.com        misc_reg < MISCREG_CP15_END) {
2417405SAli.Saidi@ARM.com        panic("Unimplemented CP15 register %s wrote with %#x.\n",
2427405SAli.Saidi@ARM.com              miscRegName[misc_reg], val);
2437408Sgblack@eecs.umich.edu    } else {
2447408Sgblack@eecs.umich.edu        switch (misc_reg) {
2457408Sgblack@eecs.umich.edu          case MISCREG_ITSTATE:
2467408Sgblack@eecs.umich.edu            {
2477408Sgblack@eecs.umich.edu                ITSTATE itstate = newVal;
2487408Sgblack@eecs.umich.edu                CPSR cpsr = miscRegs[MISCREG_CPSR];
2497408Sgblack@eecs.umich.edu                cpsr.it1 = itstate.bottom2;
2507408Sgblack@eecs.umich.edu                cpsr.it2 = itstate.top6;
2517408Sgblack@eecs.umich.edu                miscRegs[MISCREG_CPSR] = cpsr;
2527408Sgblack@eecs.umich.edu                DPRINTF(MiscRegs,
2537408Sgblack@eecs.umich.edu                        "Updating ITSTATE -> %#x in CPSR -> %#x.\n",
2547408Sgblack@eecs.umich.edu                        (uint8_t)itstate, (uint32_t)cpsr);
2557405SAli.Saidi@ARM.com            }
2567408Sgblack@eecs.umich.edu            break;
2577408Sgblack@eecs.umich.edu          case MISCREG_CPACR:
2587408Sgblack@eecs.umich.edu            {
2597408Sgblack@eecs.umich.edu                CPACR newCpacr = 0;
2607408Sgblack@eecs.umich.edu                CPACR valCpacr = val;
2617408Sgblack@eecs.umich.edu                newCpacr.cp10 = valCpacr.cp10;
2627408Sgblack@eecs.umich.edu                newCpacr.cp11 = valCpacr.cp11;
2637408Sgblack@eecs.umich.edu                if (newCpacr.cp10 != 0x3 || newCpacr.cp11 != 3) {
2647408Sgblack@eecs.umich.edu                    panic("Disabling coprocessors isn't implemented.\n");
2657408Sgblack@eecs.umich.edu                }
2667408Sgblack@eecs.umich.edu                newVal = newCpacr;
2677408Sgblack@eecs.umich.edu            }
2687408Sgblack@eecs.umich.edu            break;
2697408Sgblack@eecs.umich.edu          case MISCREG_CSSELR:
2707408Sgblack@eecs.umich.edu            warn("The csselr register isn't implemented.\n");
2717408Sgblack@eecs.umich.edu            break;
2727408Sgblack@eecs.umich.edu          case MISCREG_FPSCR:
2737408Sgblack@eecs.umich.edu            {
2747408Sgblack@eecs.umich.edu                const uint32_t ones = (uint32_t)(-1);
2757408Sgblack@eecs.umich.edu                FPSCR fpscrMask = 0;
2767408Sgblack@eecs.umich.edu                fpscrMask.ioc = ones;
2777408Sgblack@eecs.umich.edu                fpscrMask.dzc = ones;
2787408Sgblack@eecs.umich.edu                fpscrMask.ofc = ones;
2797408Sgblack@eecs.umich.edu                fpscrMask.ufc = ones;
2807408Sgblack@eecs.umich.edu                fpscrMask.ixc = ones;
2817408Sgblack@eecs.umich.edu                fpscrMask.idc = ones;
2827408Sgblack@eecs.umich.edu                fpscrMask.len = ones;
2837408Sgblack@eecs.umich.edu                fpscrMask.stride = ones;
2847408Sgblack@eecs.umich.edu                fpscrMask.rMode = ones;
2857408Sgblack@eecs.umich.edu                fpscrMask.fz = ones;
2867408Sgblack@eecs.umich.edu                fpscrMask.dn = ones;
2877408Sgblack@eecs.umich.edu                fpscrMask.ahp = ones;
2887408Sgblack@eecs.umich.edu                fpscrMask.qc = ones;
2897408Sgblack@eecs.umich.edu                fpscrMask.v = ones;
2907408Sgblack@eecs.umich.edu                fpscrMask.c = ones;
2917408Sgblack@eecs.umich.edu                fpscrMask.z = ones;
2927408Sgblack@eecs.umich.edu                fpscrMask.n = ones;
2937408Sgblack@eecs.umich.edu                newVal = (newVal & (uint32_t)fpscrMask) |
2947408Sgblack@eecs.umich.edu                         (miscRegs[MISCREG_FPSCR] & ~(uint32_t)fpscrMask);
2957408Sgblack@eecs.umich.edu            }
2967408Sgblack@eecs.umich.edu            break;
2977408Sgblack@eecs.umich.edu          case MISCREG_FPEXC:
2987408Sgblack@eecs.umich.edu            {
2997408Sgblack@eecs.umich.edu                const uint32_t fpexcMask = 0x60000000;
3007408Sgblack@eecs.umich.edu                newVal = (newVal & fpexcMask) |
3017408Sgblack@eecs.umich.edu                         (miscRegs[MISCREG_FPEXC] & ~fpexcMask);
3027408Sgblack@eecs.umich.edu            }
3037408Sgblack@eecs.umich.edu            break;
3047408Sgblack@eecs.umich.edu          case MISCREG_SCTLR:
3057408Sgblack@eecs.umich.edu            {
3067408Sgblack@eecs.umich.edu                DPRINTF(MiscRegs, "Writing SCTLR: %#x\n", newVal);
3077408Sgblack@eecs.umich.edu                SCTLR sctlr = miscRegs[MISCREG_SCTLR];
3087408Sgblack@eecs.umich.edu                SCTLR new_sctlr = newVal;
3097408Sgblack@eecs.umich.edu                new_sctlr.nmfi =  (bool)sctlr.nmfi;
3107408Sgblack@eecs.umich.edu                miscRegs[MISCREG_SCTLR] = (MiscReg)new_sctlr;
3117408Sgblack@eecs.umich.edu                return;
3127408Sgblack@eecs.umich.edu            }
3137408Sgblack@eecs.umich.edu          case MISCREG_TLBTR:
3147408Sgblack@eecs.umich.edu          case MISCREG_MVFR0:
3157408Sgblack@eecs.umich.edu          case MISCREG_MVFR1:
3167408Sgblack@eecs.umich.edu          case MISCREG_MPIDR:
3177408Sgblack@eecs.umich.edu          case MISCREG_FPSID:
3187408Sgblack@eecs.umich.edu            return;
3197408Sgblack@eecs.umich.edu          case MISCREG_TLBIALLIS:
3207408Sgblack@eecs.umich.edu          case MISCREG_TLBIALL:
3217408Sgblack@eecs.umich.edu            warn("Need to flush all TLBs in MP\n");
3227408Sgblack@eecs.umich.edu            tc->getITBPtr()->flushAll();
3237408Sgblack@eecs.umich.edu            tc->getDTBPtr()->flushAll();
3247408Sgblack@eecs.umich.edu            return;
3257408Sgblack@eecs.umich.edu          case MISCREG_ITLBIALL:
3267408Sgblack@eecs.umich.edu            tc->getITBPtr()->flushAll();
3277408Sgblack@eecs.umich.edu            return;
3287408Sgblack@eecs.umich.edu          case MISCREG_DTLBIALL:
3297408Sgblack@eecs.umich.edu            tc->getDTBPtr()->flushAll();
3307408Sgblack@eecs.umich.edu            return;
3317408Sgblack@eecs.umich.edu          case MISCREG_TLBIMVAIS:
3327408Sgblack@eecs.umich.edu          case MISCREG_TLBIMVA:
3337408Sgblack@eecs.umich.edu            warn("Need to flush all TLBs in MP\n");
3347408Sgblack@eecs.umich.edu            tc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
3357408Sgblack@eecs.umich.edu                    bits(newVal, 7,0));
3367408Sgblack@eecs.umich.edu            tc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
3377408Sgblack@eecs.umich.edu                    bits(newVal, 7,0));
3387408Sgblack@eecs.umich.edu            return;
3397408Sgblack@eecs.umich.edu          case MISCREG_TLBIASIDIS:
3407408Sgblack@eecs.umich.edu          case MISCREG_TLBIASID:
3417408Sgblack@eecs.umich.edu            warn("Need to flush all TLBs in MP\n");
3427408Sgblack@eecs.umich.edu            tc->getITBPtr()->flushAsid(bits(newVal, 7,0));
3437408Sgblack@eecs.umich.edu            tc->getDTBPtr()->flushAsid(bits(newVal, 7,0));
3447408Sgblack@eecs.umich.edu            return;
3457408Sgblack@eecs.umich.edu          case MISCREG_TLBIMVAAIS:
3467408Sgblack@eecs.umich.edu          case MISCREG_TLBIMVAA:
3477408Sgblack@eecs.umich.edu            warn("Need to flush all TLBs in MP\n");
3487408Sgblack@eecs.umich.edu            tc->getITBPtr()->flushMva(mbits(newVal, 31,12));
3497408Sgblack@eecs.umich.edu            tc->getDTBPtr()->flushMva(mbits(newVal, 31,12));
3507408Sgblack@eecs.umich.edu            return;
3517408Sgblack@eecs.umich.edu          case MISCREG_ITLBIMVA:
3527408Sgblack@eecs.umich.edu            tc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
3537408Sgblack@eecs.umich.edu                    bits(newVal, 7,0));
3547408Sgblack@eecs.umich.edu            return;
3557408Sgblack@eecs.umich.edu          case MISCREG_DTLBIMVA:
3567408Sgblack@eecs.umich.edu            tc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
3577408Sgblack@eecs.umich.edu                    bits(newVal, 7,0));
3587408Sgblack@eecs.umich.edu            return;
3597408Sgblack@eecs.umich.edu          case MISCREG_ITLBIASID:
3607408Sgblack@eecs.umich.edu            tc->getITBPtr()->flushAsid(bits(newVal, 7,0));
3617408Sgblack@eecs.umich.edu            return;
3627408Sgblack@eecs.umich.edu          case MISCREG_DTLBIASID:
3637408Sgblack@eecs.umich.edu            tc->getDTBPtr()->flushAsid(bits(newVal, 7,0));
3647405SAli.Saidi@ARM.com            return;
3657405SAli.Saidi@ARM.com        }
3667405SAli.Saidi@ARM.com    }
3677405SAli.Saidi@ARM.com    setMiscRegNoEffect(misc_reg, newVal);
3687405SAli.Saidi@ARM.com}
3697405SAli.Saidi@ARM.com
3707405SAli.Saidi@ARM.com}
371