isa.cc revision 13173
17405SAli.Saidi@ARM.com/*
212667Schuan.zhu@arm.com * Copyright (c) 2010-2018 ARM Limited
37405SAli.Saidi@ARM.com * All rights reserved
47405SAli.Saidi@ARM.com *
57405SAli.Saidi@ARM.com * The license below extends only to copyright in the software and shall
67405SAli.Saidi@ARM.com * not be construed as granting a license to any other intellectual
77405SAli.Saidi@ARM.com * property including but not limited to intellectual property relating
87405SAli.Saidi@ARM.com * to a hardware implementation of the functionality of the software
97405SAli.Saidi@ARM.com * licensed hereunder.  You may use the software subject to the license
107405SAli.Saidi@ARM.com * terms below provided that you ensure that this notice is replicated
117405SAli.Saidi@ARM.com * unmodified and in its entirety in all distributions of the software,
127405SAli.Saidi@ARM.com * modified or unmodified, in source code or in binary form.
137405SAli.Saidi@ARM.com *
147405SAli.Saidi@ARM.com * Redistribution and use in source and binary forms, with or without
157405SAli.Saidi@ARM.com * modification, are permitted provided that the following conditions are
167405SAli.Saidi@ARM.com * met: redistributions of source code must retain the above copyright
177405SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer;
187405SAli.Saidi@ARM.com * redistributions in binary form must reproduce the above copyright
197405SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer in the
207405SAli.Saidi@ARM.com * documentation and/or other materials provided with the distribution;
217405SAli.Saidi@ARM.com * neither the name of the copyright holders nor the names of its
227405SAli.Saidi@ARM.com * contributors may be used to endorse or promote products derived from
237405SAli.Saidi@ARM.com * this software without specific prior written permission.
247405SAli.Saidi@ARM.com *
257405SAli.Saidi@ARM.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
267405SAli.Saidi@ARM.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
277405SAli.Saidi@ARM.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
287405SAli.Saidi@ARM.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
297405SAli.Saidi@ARM.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
307405SAli.Saidi@ARM.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
317405SAli.Saidi@ARM.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
327405SAli.Saidi@ARM.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
337405SAli.Saidi@ARM.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
347405SAli.Saidi@ARM.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
357405SAli.Saidi@ARM.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
367405SAli.Saidi@ARM.com *
377405SAli.Saidi@ARM.com * Authors: Gabe Black
387405SAli.Saidi@ARM.com *          Ali Saidi
397405SAli.Saidi@ARM.com */
407405SAli.Saidi@ARM.com
417405SAli.Saidi@ARM.com#include "arch/arm/isa.hh"
4210461SAndreas.Sandberg@ARM.com#include "arch/arm/pmu.hh"
439050Schander.sudanthi@arm.com#include "arch/arm/system.hh"
4412406Sgabeblack@google.com#include "arch/arm/tlb.hh"
4512605Sgiacomo.travaglini@arm.com#include "arch/arm/tlbi_op.hh"
4611793Sbrandon.potter@amd.com#include "cpu/base.hh"
478887Sgeoffrey.blake@arm.com#include "cpu/checker/cpu.hh"
488232Snate@binkert.org#include "debug/Arm.hh"
498232Snate@binkert.org#include "debug/MiscRegs.hh"
5010844Sandreas.sandberg@arm.com#include "dev/arm/generic_timer.hh"
519384SAndreas.Sandberg@arm.com#include "params/ArmISA.hh"
527678Sgblack@eecs.umich.edu#include "sim/faults.hh"
538059SAli.Saidi@ARM.com#include "sim/stat_control.hh"
548284SAli.Saidi@ARM.com#include "sim/system.hh"
557405SAli.Saidi@ARM.com
567405SAli.Saidi@ARM.comnamespace ArmISA
577405SAli.Saidi@ARM.com{
587405SAli.Saidi@ARM.com
599384SAndreas.Sandberg@arm.comISA::ISA(Params *p)
6010461SAndreas.Sandberg@ARM.com    : SimObject(p),
6110461SAndreas.Sandberg@ARM.com      system(NULL),
6211165SRekai.GonzalezAlberquilla@arm.com      _decoderFlavour(p->decoderFlavour),
6312109SRekai.GonzalezAlberquilla@arm.com      _vecRegRenameMode(p->vecRegRenameMode),
6412714Sgiacomo.travaglini@arm.com      pmu(p->pmu),
6512714Sgiacomo.travaglini@arm.com      impdefAsNop(p->impdef_nop)
669384SAndreas.Sandberg@arm.com{
6711770SCurtis.Dunham@arm.com    miscRegs[MISCREG_SCTLR_RST] = 0;
6810037SARM gem5 Developers
6910461SAndreas.Sandberg@ARM.com    // Hook up a dummy device if we haven't been configured with a
7010461SAndreas.Sandberg@ARM.com    // real PMU. By using a dummy device, we don't need to check that
7110461SAndreas.Sandberg@ARM.com    // the PMU exist every time we try to access a PMU register.
7210461SAndreas.Sandberg@ARM.com    if (!pmu)
7310461SAndreas.Sandberg@ARM.com        pmu = &dummyDevice;
7410461SAndreas.Sandberg@ARM.com
7510609Sandreas.sandberg@arm.com    // Give all ISA devices a pointer to this ISA
7610609Sandreas.sandberg@arm.com    pmu->setISA(this);
7710609Sandreas.sandberg@arm.com
7810037SARM gem5 Developers    system = dynamic_cast<ArmSystem *>(p->system);
7910037SARM gem5 Developers
8010037SARM gem5 Developers    // Cache system-level properties
8110037SARM gem5 Developers    if (FullSystem && system) {
8211771SCurtis.Dunham@arm.com        highestELIs64 = system->highestELIs64();
8310037SARM gem5 Developers        haveSecurity = system->haveSecurity();
8410037SARM gem5 Developers        haveLPAE = system->haveLPAE();
8513173Sgiacomo.travaglini@arm.com        haveCrypto = system->haveCrypto();
8610037SARM gem5 Developers        haveVirtualization = system->haveVirtualization();
8710037SARM gem5 Developers        haveLargeAsid64 = system->haveLargeAsid64();
8813114Sgiacomo.travaglini@arm.com        physAddrRange = system->physAddrRange();
8910037SARM gem5 Developers    } else {
9011771SCurtis.Dunham@arm.com        highestELIs64 = true; // ArmSystem::highestELIs64 does the same
9110037SARM gem5 Developers        haveSecurity = haveLPAE = haveVirtualization = false;
9213173Sgiacomo.travaglini@arm.com        haveCrypto = false;
9310037SARM gem5 Developers        haveLargeAsid64 = false;
9413114Sgiacomo.travaglini@arm.com        physAddrRange = 32;  // dummy value
9510037SARM gem5 Developers    }
9610037SARM gem5 Developers
9712477SCurtis.Dunham@arm.com    initializeMiscRegMetadata();
9810037SARM gem5 Developers    preUnflattenMiscReg();
9910037SARM gem5 Developers
1009384SAndreas.Sandberg@arm.com    clear();
1019384SAndreas.Sandberg@arm.com}
1029384SAndreas.Sandberg@arm.com
10312479SCurtis.Dunham@arm.comstd::vector<struct ISA::MiscRegLUTEntry> ISA::lookUpMiscReg(NUM_MISCREGS);
10412479SCurtis.Dunham@arm.com
1059384SAndreas.Sandberg@arm.comconst ArmISAParams *
1069384SAndreas.Sandberg@arm.comISA::params() const
1079384SAndreas.Sandberg@arm.com{
1089384SAndreas.Sandberg@arm.com    return dynamic_cast<const Params *>(_params);
1099384SAndreas.Sandberg@arm.com}
1109384SAndreas.Sandberg@arm.com
1117427Sgblack@eecs.umich.eduvoid
1127427Sgblack@eecs.umich.eduISA::clear()
1137427Sgblack@eecs.umich.edu{
1149385SAndreas.Sandberg@arm.com    const Params *p(params());
1159385SAndreas.Sandberg@arm.com
1167427Sgblack@eecs.umich.edu    SCTLR sctlr_rst = miscRegs[MISCREG_SCTLR_RST];
1177427Sgblack@eecs.umich.edu    memset(miscRegs, 0, sizeof(miscRegs));
11810037SARM gem5 Developers
11913114Sgiacomo.travaglini@arm.com    initID32(p);
12010037SARM gem5 Developers
12113114Sgiacomo.travaglini@arm.com    // We always initialize AArch64 ID registers even
12213114Sgiacomo.travaglini@arm.com    // if we are in AArch32. This is done since if we
12313114Sgiacomo.travaglini@arm.com    // are in SE mode we don't know if our ArmProcess is
12413114Sgiacomo.travaglini@arm.com    // AArch32 or AArch64
12513114Sgiacomo.travaglini@arm.com    initID64(p);
12612690Sgiacomo.travaglini@arm.com
12713173Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_ID_ISAR5] = insertBits(
12813173Sgiacomo.travaglini@arm.com        miscRegs[MISCREG_ID_ISAR5], 19, 4,
12913173Sgiacomo.travaglini@arm.com        haveCrypto ? 0x1112 : 0x0);
13013173Sgiacomo.travaglini@arm.com
13110037SARM gem5 Developers    if (FullSystem && system->highestELIs64()) {
13210037SARM gem5 Developers        // Initialize AArch64 state
13310037SARM gem5 Developers        clear64(p);
13410037SARM gem5 Developers        return;
13510037SARM gem5 Developers    }
13610037SARM gem5 Developers
13710037SARM gem5 Developers    // Initialize AArch32 state...
13810037SARM gem5 Developers
1397427Sgblack@eecs.umich.edu    CPSR cpsr = 0;
1407427Sgblack@eecs.umich.edu    cpsr.mode = MODE_USER;
1417427Sgblack@eecs.umich.edu    miscRegs[MISCREG_CPSR] = cpsr;
1427427Sgblack@eecs.umich.edu    updateRegMap(cpsr);
1437427Sgblack@eecs.umich.edu
1447427Sgblack@eecs.umich.edu    SCTLR sctlr = 0;
14510037SARM gem5 Developers    sctlr.te = (bool) sctlr_rst.te;
14610037SARM gem5 Developers    sctlr.nmfi = (bool) sctlr_rst.nmfi;
14710037SARM gem5 Developers    sctlr.v = (bool) sctlr_rst.v;
14810037SARM gem5 Developers    sctlr.u = 1;
1497427Sgblack@eecs.umich.edu    sctlr.xp = 1;
1507427Sgblack@eecs.umich.edu    sctlr.rao2 = 1;
1517427Sgblack@eecs.umich.edu    sctlr.rao3 = 1;
15210037SARM gem5 Developers    sctlr.rao4 = 0xf;  // SCTLR[6:3]
15310204SAli.Saidi@ARM.com    sctlr.uci = 1;
15410204SAli.Saidi@ARM.com    sctlr.dze = 1;
15510037SARM gem5 Developers    miscRegs[MISCREG_SCTLR_NS] = sctlr;
1567427Sgblack@eecs.umich.edu    miscRegs[MISCREG_SCTLR_RST] = sctlr_rst;
15710037SARM gem5 Developers    miscRegs[MISCREG_HCPTR] = 0;
1587427Sgblack@eecs.umich.edu
15910037SARM gem5 Developers    // Start with an event in the mailbox
1607427Sgblack@eecs.umich.edu    miscRegs[MISCREG_SEV_MAILBOX] = 1;
1617427Sgblack@eecs.umich.edu
16210037SARM gem5 Developers    // Separate Instruction and Data TLBs
1637427Sgblack@eecs.umich.edu    miscRegs[MISCREG_TLBTR] = 1;
1647427Sgblack@eecs.umich.edu
1657427Sgblack@eecs.umich.edu    MVFR0 mvfr0 = 0;
1667427Sgblack@eecs.umich.edu    mvfr0.advSimdRegisters = 2;
1677427Sgblack@eecs.umich.edu    mvfr0.singlePrecision = 2;
1687427Sgblack@eecs.umich.edu    mvfr0.doublePrecision = 2;
1697427Sgblack@eecs.umich.edu    mvfr0.vfpExceptionTrapping = 0;
1707427Sgblack@eecs.umich.edu    mvfr0.divide = 1;
1717427Sgblack@eecs.umich.edu    mvfr0.squareRoot = 1;
1727427Sgblack@eecs.umich.edu    mvfr0.shortVectors = 1;
1737427Sgblack@eecs.umich.edu    mvfr0.roundingModes = 1;
1747427Sgblack@eecs.umich.edu    miscRegs[MISCREG_MVFR0] = mvfr0;
1757427Sgblack@eecs.umich.edu
1767427Sgblack@eecs.umich.edu    MVFR1 mvfr1 = 0;
1777427Sgblack@eecs.umich.edu    mvfr1.flushToZero = 1;
1787427Sgblack@eecs.umich.edu    mvfr1.defaultNaN = 1;
1797427Sgblack@eecs.umich.edu    mvfr1.advSimdLoadStore = 1;
1807427Sgblack@eecs.umich.edu    mvfr1.advSimdInteger = 1;
1817427Sgblack@eecs.umich.edu    mvfr1.advSimdSinglePrecision = 1;
1827427Sgblack@eecs.umich.edu    mvfr1.advSimdHalfPrecision = 1;
1837427Sgblack@eecs.umich.edu    mvfr1.vfpHalfPrecision = 1;
1847427Sgblack@eecs.umich.edu    miscRegs[MISCREG_MVFR1] = mvfr1;
1857427Sgblack@eecs.umich.edu
1867436Sdam.sunwoo@arm.com    // Reset values of PRRR and NMRR are implementation dependent
1877436Sdam.sunwoo@arm.com
18810037SARM gem5 Developers    // @todo: PRRR and NMRR in secure state?
18910037SARM gem5 Developers    miscRegs[MISCREG_PRRR_NS] =
1907436Sdam.sunwoo@arm.com        (1 << 19) | // 19
1917436Sdam.sunwoo@arm.com        (0 << 18) | // 18
1927436Sdam.sunwoo@arm.com        (0 << 17) | // 17
1937436Sdam.sunwoo@arm.com        (1 << 16) | // 16
1947436Sdam.sunwoo@arm.com        (2 << 14) | // 15:14
1957436Sdam.sunwoo@arm.com        (0 << 12) | // 13:12
1967436Sdam.sunwoo@arm.com        (2 << 10) | // 11:10
1977436Sdam.sunwoo@arm.com        (2 << 8)  | // 9:8
1987436Sdam.sunwoo@arm.com        (2 << 6)  | // 7:6
1997436Sdam.sunwoo@arm.com        (2 << 4)  | // 5:4
2007436Sdam.sunwoo@arm.com        (1 << 2)  | // 3:2
2017436Sdam.sunwoo@arm.com        0;          // 1:0
20210037SARM gem5 Developers    miscRegs[MISCREG_NMRR_NS] =
2037436Sdam.sunwoo@arm.com        (1 << 30) | // 31:30
2047436Sdam.sunwoo@arm.com        (0 << 26) | // 27:26
2057436Sdam.sunwoo@arm.com        (0 << 24) | // 25:24
2067436Sdam.sunwoo@arm.com        (3 << 22) | // 23:22
2077436Sdam.sunwoo@arm.com        (2 << 20) | // 21:20
2087436Sdam.sunwoo@arm.com        (0 << 18) | // 19:18
2097436Sdam.sunwoo@arm.com        (0 << 16) | // 17:16
2107436Sdam.sunwoo@arm.com        (1 << 14) | // 15:14
2117436Sdam.sunwoo@arm.com        (0 << 12) | // 13:12
2127436Sdam.sunwoo@arm.com        (2 << 10) | // 11:10
2137436Sdam.sunwoo@arm.com        (0 << 8)  | // 9:8
2147436Sdam.sunwoo@arm.com        (3 << 6)  | // 7:6
2157436Sdam.sunwoo@arm.com        (2 << 4)  | // 5:4
2167436Sdam.sunwoo@arm.com        (0 << 2)  | // 3:2
2177436Sdam.sunwoo@arm.com        0;          // 1:0
2187436Sdam.sunwoo@arm.com
2197644Sali.saidi@arm.com    miscRegs[MISCREG_CPACR] = 0;
2208147SAli.Saidi@ARM.com
2219385SAndreas.Sandberg@arm.com    miscRegs[MISCREG_FPSID] = p->fpsid;
2229385SAndreas.Sandberg@arm.com
22310037SARM gem5 Developers    if (haveLPAE) {
22410037SARM gem5 Developers        TTBCR ttbcr = miscRegs[MISCREG_TTBCR_NS];
22510037SARM gem5 Developers        ttbcr.eae = 0;
22610037SARM gem5 Developers        miscRegs[MISCREG_TTBCR_NS] = ttbcr;
22710037SARM gem5 Developers        // Enforce consistency with system-level settings
22810037SARM gem5 Developers        miscRegs[MISCREG_ID_MMFR0] = (miscRegs[MISCREG_ID_MMFR0] & ~0xf) | 0x5;
22910037SARM gem5 Developers    }
23010037SARM gem5 Developers
23110037SARM gem5 Developers    if (haveSecurity) {
23210037SARM gem5 Developers        miscRegs[MISCREG_SCTLR_S] = sctlr;
23310037SARM gem5 Developers        miscRegs[MISCREG_SCR] = 0;
23410037SARM gem5 Developers        miscRegs[MISCREG_VBAR_S] = 0;
23510037SARM gem5 Developers    } else {
23610037SARM gem5 Developers        // we're always non-secure
23710037SARM gem5 Developers        miscRegs[MISCREG_SCR] = 1;
23810037SARM gem5 Developers    }
2398147SAli.Saidi@ARM.com
2407427Sgblack@eecs.umich.edu    //XXX We need to initialize the rest of the state.
2417427Sgblack@eecs.umich.edu}
2427427Sgblack@eecs.umich.edu
24310037SARM gem5 Developersvoid
24410037SARM gem5 DevelopersISA::clear64(const ArmISAParams *p)
24510037SARM gem5 Developers{
24610037SARM gem5 Developers    CPSR cpsr = 0;
24710037SARM gem5 Developers    Addr rvbar = system->resetAddr64();
24810037SARM gem5 Developers    switch (system->highestEL()) {
24910037SARM gem5 Developers        // Set initial EL to highest implemented EL using associated stack
25010037SARM gem5 Developers        // pointer (SP_ELx); set RVBAR_ELx to implementation defined reset
25110037SARM gem5 Developers        // value
25210037SARM gem5 Developers      case EL3:
25310037SARM gem5 Developers        cpsr.mode = MODE_EL3H;
25410037SARM gem5 Developers        miscRegs[MISCREG_RVBAR_EL3] = rvbar;
25510037SARM gem5 Developers        break;
25610037SARM gem5 Developers      case EL2:
25710037SARM gem5 Developers        cpsr.mode = MODE_EL2H;
25810037SARM gem5 Developers        miscRegs[MISCREG_RVBAR_EL2] = rvbar;
25910037SARM gem5 Developers        break;
26010037SARM gem5 Developers      case EL1:
26110037SARM gem5 Developers        cpsr.mode = MODE_EL1H;
26210037SARM gem5 Developers        miscRegs[MISCREG_RVBAR_EL1] = rvbar;
26310037SARM gem5 Developers        break;
26410037SARM gem5 Developers      default:
26510037SARM gem5 Developers        panic("Invalid highest implemented exception level");
26610037SARM gem5 Developers        break;
26710037SARM gem5 Developers    }
26810037SARM gem5 Developers
26910037SARM gem5 Developers    // Initialize rest of CPSR
27010037SARM gem5 Developers    cpsr.daif = 0xf;  // Mask all interrupts
27110037SARM gem5 Developers    cpsr.ss = 0;
27210037SARM gem5 Developers    cpsr.il = 0;
27310037SARM gem5 Developers    miscRegs[MISCREG_CPSR] = cpsr;
27410037SARM gem5 Developers    updateRegMap(cpsr);
27510037SARM gem5 Developers
27610037SARM gem5 Developers    // Initialize other control registers
27710037SARM gem5 Developers    miscRegs[MISCREG_MPIDR_EL1] = 0x80000000;
27810037SARM gem5 Developers    if (haveSecurity) {
27911770SCurtis.Dunham@arm.com        miscRegs[MISCREG_SCTLR_EL3] = 0x30c50830;
28010037SARM gem5 Developers        miscRegs[MISCREG_SCR_EL3]   = 0x00000030;  // RES1 fields
28111574SCurtis.Dunham@arm.com    } else if (haveVirtualization) {
28211770SCurtis.Dunham@arm.com        // also  MISCREG_SCTLR_EL2 (by mapping)
28311770SCurtis.Dunham@arm.com        miscRegs[MISCREG_HSCTLR] = 0x30c50830;
28410037SARM gem5 Developers    } else {
28511770SCurtis.Dunham@arm.com        // also  MISCREG_SCTLR_EL1 (by mapping)
28611770SCurtis.Dunham@arm.com        miscRegs[MISCREG_SCTLR_NS] = 0x30d00800 | 0x00050030; // RES1 | init
28710037SARM gem5 Developers        // Always non-secure
28810037SARM gem5 Developers        miscRegs[MISCREG_SCR_EL3] = 1;
28910037SARM gem5 Developers    }
29013114Sgiacomo.travaglini@arm.com}
29110037SARM gem5 Developers
29213114Sgiacomo.travaglini@arm.comvoid
29313114Sgiacomo.travaglini@arm.comISA::initID32(const ArmISAParams *p)
29413114Sgiacomo.travaglini@arm.com{
29513114Sgiacomo.travaglini@arm.com    // Initialize configurable default values
29613114Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_MIDR] = p->midr;
29713114Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_MIDR_EL1] = p->midr;
29813114Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_VPIDR] = p->midr;
29913114Sgiacomo.travaglini@arm.com
30013114Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_ID_ISAR0] = p->id_isar0;
30113114Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_ID_ISAR1] = p->id_isar1;
30213114Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_ID_ISAR2] = p->id_isar2;
30313114Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_ID_ISAR3] = p->id_isar3;
30413114Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_ID_ISAR4] = p->id_isar4;
30513114Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_ID_ISAR5] = p->id_isar5;
30613114Sgiacomo.travaglini@arm.com
30713114Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_ID_MMFR0] = p->id_mmfr0;
30813114Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_ID_MMFR1] = p->id_mmfr1;
30913114Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_ID_MMFR2] = p->id_mmfr2;
31013114Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_ID_MMFR3] = p->id_mmfr3;
31113114Sgiacomo.travaglini@arm.com}
31213114Sgiacomo.travaglini@arm.com
31313114Sgiacomo.travaglini@arm.comvoid
31413114Sgiacomo.travaglini@arm.comISA::initID64(const ArmISAParams *p)
31513114Sgiacomo.travaglini@arm.com{
31610037SARM gem5 Developers    // Initialize configurable id registers
31710037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64AFR0_EL1] = p->id_aa64afr0_el1;
31810037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64AFR1_EL1] = p->id_aa64afr1_el1;
31910461SAndreas.Sandberg@ARM.com    miscRegs[MISCREG_ID_AA64DFR0_EL1] =
32010461SAndreas.Sandberg@ARM.com        (p->id_aa64dfr0_el1 & 0xfffffffffffff0ffULL) |
32110461SAndreas.Sandberg@ARM.com        (p->pmu ?             0x0000000000000100ULL : 0); // Enable PMUv3
32210461SAndreas.Sandberg@ARM.com
32310037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64DFR1_EL1] = p->id_aa64dfr1_el1;
32410037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64ISAR0_EL1] = p->id_aa64isar0_el1;
32510037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64ISAR1_EL1] = p->id_aa64isar1_el1;
32610037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64MMFR0_EL1] = p->id_aa64mmfr0_el1;
32710037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64MMFR1_EL1] = p->id_aa64mmfr1_el1;
32813116Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_ID_AA64MMFR2_EL1] = p->id_aa64mmfr2_el1;
32910037SARM gem5 Developers
33010461SAndreas.Sandberg@ARM.com    miscRegs[MISCREG_ID_DFR0_EL1] =
33110461SAndreas.Sandberg@ARM.com        (p->pmu ? 0x03000000ULL : 0); // Enable PMUv3
33210461SAndreas.Sandberg@ARM.com
33310461SAndreas.Sandberg@ARM.com    miscRegs[MISCREG_ID_DFR0] = miscRegs[MISCREG_ID_DFR0_EL1];
33410461SAndreas.Sandberg@ARM.com
33510037SARM gem5 Developers    // Enforce consistency with system-level settings...
33610037SARM gem5 Developers
33710037SARM gem5 Developers    // EL3
33810037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64PFR0_EL1] = insertBits(
33910037SARM gem5 Developers        miscRegs[MISCREG_ID_AA64PFR0_EL1], 15, 12,
34011574SCurtis.Dunham@arm.com        haveSecurity ? 0x2 : 0x0);
34110037SARM gem5 Developers    // EL2
34210037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64PFR0_EL1] = insertBits(
34310037SARM gem5 Developers        miscRegs[MISCREG_ID_AA64PFR0_EL1], 11, 8,
34411574SCurtis.Dunham@arm.com        haveVirtualization ? 0x2 : 0x0);
34510037SARM gem5 Developers    // Large ASID support
34610037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64MMFR0_EL1] = insertBits(
34710037SARM gem5 Developers        miscRegs[MISCREG_ID_AA64MMFR0_EL1], 7, 4,
34810037SARM gem5 Developers        haveLargeAsid64 ? 0x2 : 0x0);
34910037SARM gem5 Developers    // Physical address size
35010037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64MMFR0_EL1] = insertBits(
35110037SARM gem5 Developers        miscRegs[MISCREG_ID_AA64MMFR0_EL1], 3, 0,
35213114Sgiacomo.travaglini@arm.com        encodePhysAddrRange64(physAddrRange));
35313173Sgiacomo.travaglini@arm.com    // Crypto
35413173Sgiacomo.travaglini@arm.com    miscRegs[MISCREG_ID_AA64ISAR0_EL1] = insertBits(
35513173Sgiacomo.travaglini@arm.com        miscRegs[MISCREG_ID_AA64ISAR0_EL1], 19, 4,
35613173Sgiacomo.travaglini@arm.com        haveCrypto ? 0x1112 : 0x0);
35710037SARM gem5 Developers}
35810037SARM gem5 Developers
35912972Sandreas.sandberg@arm.comvoid
36012972Sandreas.sandberg@arm.comISA::startup(ThreadContext *tc)
36112972Sandreas.sandberg@arm.com{
36212972Sandreas.sandberg@arm.com    pmu->setThreadContext(tc);
36312972Sandreas.sandberg@arm.com
36412972Sandreas.sandberg@arm.com}
36512972Sandreas.sandberg@arm.com
36612972Sandreas.sandberg@arm.com
3677405SAli.Saidi@ARM.comMiscReg
36810035Sandreas.hansson@arm.comISA::readMiscRegNoEffect(int misc_reg) const
3697405SAli.Saidi@ARM.com{
3707405SAli.Saidi@ARM.com    assert(misc_reg < NumMiscRegs);
3717614Sminkyu.jeong@arm.com
37212478SCurtis.Dunham@arm.com    const auto &reg = lookUpMiscReg[misc_reg]; // bit masks
37312478SCurtis.Dunham@arm.com    const auto &map = getMiscIndices(misc_reg);
37412478SCurtis.Dunham@arm.com    int lower = map.first, upper = map.second;
37512478SCurtis.Dunham@arm.com    // NB!: apply architectural masks according to desired register,
37612478SCurtis.Dunham@arm.com    // despite possibly getting value from different (mapped) register.
37712478SCurtis.Dunham@arm.com    auto val = !upper ? miscRegs[lower] : ((miscRegs[lower] & mask(32))
37812478SCurtis.Dunham@arm.com                                          |(miscRegs[upper] << 32));
37912478SCurtis.Dunham@arm.com    if (val & reg.res0()) {
38012478SCurtis.Dunham@arm.com        DPRINTF(MiscRegs, "Reading MiscReg %s with set res0 bits: %#x\n",
38112478SCurtis.Dunham@arm.com                miscRegName[misc_reg], val & reg.res0());
38212478SCurtis.Dunham@arm.com    }
38312478SCurtis.Dunham@arm.com    if ((val & reg.res1()) != reg.res1()) {
38412478SCurtis.Dunham@arm.com        DPRINTF(MiscRegs, "Reading MiscReg %s with clear res1 bits: %#x\n",
38512478SCurtis.Dunham@arm.com                miscRegName[misc_reg], (val & reg.res1()) ^ reg.res1());
38612478SCurtis.Dunham@arm.com    }
38712478SCurtis.Dunham@arm.com    return (val & ~reg.raz()) | reg.rao(); // enforce raz/rao
3887405SAli.Saidi@ARM.com}
3897405SAli.Saidi@ARM.com
3907405SAli.Saidi@ARM.com
3917405SAli.Saidi@ARM.comMiscReg
3927405SAli.Saidi@ARM.comISA::readMiscReg(int misc_reg, ThreadContext *tc)
3937405SAli.Saidi@ARM.com{
39410037SARM gem5 Developers    CPSR cpsr = 0;
39510037SARM gem5 Developers    PCState pc = 0;
39610037SARM gem5 Developers    SCR scr = 0;
3979050Schander.sudanthi@arm.com
3987405SAli.Saidi@ARM.com    if (misc_reg == MISCREG_CPSR) {
39910037SARM gem5 Developers        cpsr = miscRegs[misc_reg];
40010037SARM gem5 Developers        pc = tc->pcState();
4017720Sgblack@eecs.umich.edu        cpsr.j = pc.jazelle() ? 1 : 0;
4027720Sgblack@eecs.umich.edu        cpsr.t = pc.thumb() ? 1 : 0;
4037405SAli.Saidi@ARM.com        return cpsr;
4047405SAli.Saidi@ARM.com    }
4057757SAli.Saidi@ARM.com
40610037SARM gem5 Developers#ifndef NDEBUG
40710037SARM gem5 Developers    if (!miscRegInfo[misc_reg][MISCREG_IMPLEMENTED]) {
40810037SARM gem5 Developers        if (miscRegInfo[misc_reg][MISCREG_WARN_NOT_FAIL])
40910037SARM gem5 Developers            warn("Unimplemented system register %s read.\n",
41010037SARM gem5 Developers                 miscRegName[misc_reg]);
41110037SARM gem5 Developers        else
41210037SARM gem5 Developers            panic("Unimplemented system register %s read.\n",
41310037SARM gem5 Developers                  miscRegName[misc_reg]);
41410037SARM gem5 Developers    }
41510037SARM gem5 Developers#endif
41610037SARM gem5 Developers
41710037SARM gem5 Developers    switch (unflattenMiscReg(misc_reg)) {
41810037SARM gem5 Developers      case MISCREG_HCR:
41910037SARM gem5 Developers        {
42010037SARM gem5 Developers            if (!haveVirtualization)
42110037SARM gem5 Developers                return 0;
42210037SARM gem5 Developers            else
42310037SARM gem5 Developers                return readMiscRegNoEffect(MISCREG_HCR);
42410037SARM gem5 Developers        }
42510037SARM gem5 Developers      case MISCREG_CPACR:
42610037SARM gem5 Developers        {
42710037SARM gem5 Developers            const uint32_t ones = (uint32_t)(-1);
42810037SARM gem5 Developers            CPACR cpacrMask = 0;
42910037SARM gem5 Developers            // Only cp10, cp11, and ase are implemented, nothing else should
43010037SARM gem5 Developers            // be readable? (straight copy from the write code)
43110037SARM gem5 Developers            cpacrMask.cp10 = ones;
43210037SARM gem5 Developers            cpacrMask.cp11 = ones;
43310037SARM gem5 Developers            cpacrMask.asedis = ones;
43410037SARM gem5 Developers
43510037SARM gem5 Developers            // Security Extensions may limit the readability of CPACR
43610037SARM gem5 Developers            if (haveSecurity) {
43710037SARM gem5 Developers                scr = readMiscRegNoEffect(MISCREG_SCR);
43810037SARM gem5 Developers                cpsr = readMiscRegNoEffect(MISCREG_CPSR);
43912667Schuan.zhu@arm.com                if (scr.ns && (cpsr.mode != MODE_MON) && ELIs32(tc, EL3)) {
44010037SARM gem5 Developers                    NSACR nsacr = readMiscRegNoEffect(MISCREG_NSACR);
44110037SARM gem5 Developers                    // NB: Skipping the full loop, here
44210037SARM gem5 Developers                    if (!nsacr.cp10) cpacrMask.cp10 = 0;
44310037SARM gem5 Developers                    if (!nsacr.cp11) cpacrMask.cp11 = 0;
44410037SARM gem5 Developers                }
44510037SARM gem5 Developers            }
44610037SARM gem5 Developers            MiscReg val = readMiscRegNoEffect(MISCREG_CPACR);
44710037SARM gem5 Developers            val &= cpacrMask;
44810037SARM gem5 Developers            DPRINTF(MiscRegs, "Reading misc reg %s: %#x\n",
44910037SARM gem5 Developers                    miscRegName[misc_reg], val);
45010037SARM gem5 Developers            return val;
45110037SARM gem5 Developers        }
4528284SAli.Saidi@ARM.com      case MISCREG_MPIDR:
45310037SARM gem5 Developers        cpsr = readMiscRegNoEffect(MISCREG_CPSR);
45410037SARM gem5 Developers        scr  = readMiscRegNoEffect(MISCREG_SCR);
45510037SARM gem5 Developers        if ((cpsr.mode == MODE_HYP) || inSecureState(scr, cpsr)) {
45610037SARM gem5 Developers            return getMPIDR(system, tc);
4579050Schander.sudanthi@arm.com        } else {
45810037SARM gem5 Developers            return readMiscReg(MISCREG_VMPIDR, tc);
45910037SARM gem5 Developers        }
46010037SARM gem5 Developers            break;
46110037SARM gem5 Developers      case MISCREG_MPIDR_EL1:
46210037SARM gem5 Developers        // @todo in the absence of v8 virtualization support just return MPIDR_EL1
46310037SARM gem5 Developers        return getMPIDR(system, tc) & 0xffffffff;
46410037SARM gem5 Developers      case MISCREG_VMPIDR:
46510037SARM gem5 Developers        // top bit defined as RES1
46610037SARM gem5 Developers        return readMiscRegNoEffect(misc_reg) | 0x80000000;
46710037SARM gem5 Developers      case MISCREG_ID_AFR0: // not implemented, so alias MIDR
46810037SARM gem5 Developers      case MISCREG_REVIDR:  // not implemented, so alias MIDR
46910037SARM gem5 Developers      case MISCREG_MIDR:
47010037SARM gem5 Developers        cpsr = readMiscRegNoEffect(MISCREG_CPSR);
47110037SARM gem5 Developers        scr  = readMiscRegNoEffect(MISCREG_SCR);
47210037SARM gem5 Developers        if ((cpsr.mode == MODE_HYP) || inSecureState(scr, cpsr)) {
47310037SARM gem5 Developers            return readMiscRegNoEffect(misc_reg);
47410037SARM gem5 Developers        } else {
47510037SARM gem5 Developers            return readMiscRegNoEffect(MISCREG_VPIDR);
4769050Schander.sudanthi@arm.com        }
4778284SAli.Saidi@ARM.com        break;
47810037SARM gem5 Developers      case MISCREG_JOSCR: // Jazelle trivial implementation, RAZ/WI
47910037SARM gem5 Developers      case MISCREG_JMCR:  // Jazelle trivial implementation, RAZ/WI
48010037SARM gem5 Developers      case MISCREG_JIDR:  // Jazelle trivial implementation, RAZ/WI
48110037SARM gem5 Developers      case MISCREG_AIDR:  // AUX ID set to 0
48210037SARM gem5 Developers      case MISCREG_TCMTR: // No TCM's
48310037SARM gem5 Developers        return 0;
48410037SARM gem5 Developers
4857405SAli.Saidi@ARM.com      case MISCREG_CLIDR:
4867731SAli.Saidi@ARM.com        warn_once("The clidr register always reports 0 caches.\n");
4878468Swade.walker@arm.com        warn_once("clidr LoUIS field of 0b001 to match current "
4888468Swade.walker@arm.com                  "ARM implementations.\n");
4898468Swade.walker@arm.com        return 0x00200000;
4907405SAli.Saidi@ARM.com      case MISCREG_CCSIDR:
4917731SAli.Saidi@ARM.com        warn_once("The ccsidr register isn't implemented and "
4927405SAli.Saidi@ARM.com                "always reads as 0.\n");
4937405SAli.Saidi@ARM.com        break;
49411809Sbaz21@cam.ac.uk      case MISCREG_CTR:                 // AArch32, ARMv7, top bit set
49511809Sbaz21@cam.ac.uk      case MISCREG_CTR_EL0:             // AArch64
4969130Satgutier@umich.edu        {
4979130Satgutier@umich.edu            //all caches have the same line size in gem5
4989130Satgutier@umich.edu            //4 byte words in ARM
4999130Satgutier@umich.edu            unsigned lineSizeWords =
5009814Sandreas.hansson@arm.com                tc->getSystemPtr()->cacheLineSize() / 4;
5019130Satgutier@umich.edu            unsigned log2LineSizeWords = 0;
5029130Satgutier@umich.edu
5039130Satgutier@umich.edu            while (lineSizeWords >>= 1) {
5049130Satgutier@umich.edu                ++log2LineSizeWords;
5059130Satgutier@umich.edu            }
5069130Satgutier@umich.edu
5079130Satgutier@umich.edu            CTR ctr = 0;
5089130Satgutier@umich.edu            //log2 of minimun i-cache line size (words)
5099130Satgutier@umich.edu            ctr.iCacheLineSize = log2LineSizeWords;
5109130Satgutier@umich.edu            //b11 - gem5 uses pipt
5119130Satgutier@umich.edu            ctr.l1IndexPolicy = 0x3;
5129130Satgutier@umich.edu            //log2 of minimum d-cache line size (words)
5139130Satgutier@umich.edu            ctr.dCacheLineSize = log2LineSizeWords;
5149130Satgutier@umich.edu            //log2 of max reservation size (words)
5159130Satgutier@umich.edu            ctr.erg = log2LineSizeWords;
5169130Satgutier@umich.edu            //log2 of max writeback size (words)
5179130Satgutier@umich.edu            ctr.cwg = log2LineSizeWords;
5189130Satgutier@umich.edu            //b100 - gem5 format is ARMv7
5199130Satgutier@umich.edu            ctr.format = 0x4;
5209130Satgutier@umich.edu
5219130Satgutier@umich.edu            return ctr;
5229130Satgutier@umich.edu        }
5237583SAli.Saidi@arm.com      case MISCREG_ACTLR:
5247583SAli.Saidi@arm.com        warn("Not doing anything for miscreg ACTLR\n");
5257583SAli.Saidi@arm.com        break;
52610461SAndreas.Sandberg@ARM.com
52710461SAndreas.Sandberg@ARM.com      case MISCREG_PMXEVTYPER_PMCCFILTR:
52810461SAndreas.Sandberg@ARM.com      case MISCREG_PMINTENSET_EL1 ... MISCREG_PMOVSSET_EL0:
52910461SAndreas.Sandberg@ARM.com      case MISCREG_PMEVCNTR0_EL0 ... MISCREG_PMEVTYPER5_EL0:
53010461SAndreas.Sandberg@ARM.com      case MISCREG_PMCR ... MISCREG_PMOVSSET:
53110461SAndreas.Sandberg@ARM.com        return pmu->readMiscReg(misc_reg);
53210461SAndreas.Sandberg@ARM.com
5338302SAli.Saidi@ARM.com      case MISCREG_CPSR_Q:
5348302SAli.Saidi@ARM.com        panic("shouldn't be reading this register seperately\n");
5357783SGiacomo.Gabrielli@arm.com      case MISCREG_FPSCR_QC:
5367783SGiacomo.Gabrielli@arm.com        return readMiscRegNoEffect(MISCREG_FPSCR) & ~FpscrQcMask;
5377783SGiacomo.Gabrielli@arm.com      case MISCREG_FPSCR_EXC:
5387783SGiacomo.Gabrielli@arm.com        return readMiscRegNoEffect(MISCREG_FPSCR) & ~FpscrExcMask;
53910037SARM gem5 Developers      case MISCREG_FPSR:
54010037SARM gem5 Developers        {
54110037SARM gem5 Developers            const uint32_t ones = (uint32_t)(-1);
54210037SARM gem5 Developers            FPSCR fpscrMask = 0;
54310037SARM gem5 Developers            fpscrMask.ioc = ones;
54410037SARM gem5 Developers            fpscrMask.dzc = ones;
54510037SARM gem5 Developers            fpscrMask.ofc = ones;
54610037SARM gem5 Developers            fpscrMask.ufc = ones;
54710037SARM gem5 Developers            fpscrMask.ixc = ones;
54810037SARM gem5 Developers            fpscrMask.idc = ones;
54910037SARM gem5 Developers            fpscrMask.qc = ones;
55010037SARM gem5 Developers            fpscrMask.v = ones;
55110037SARM gem5 Developers            fpscrMask.c = ones;
55210037SARM gem5 Developers            fpscrMask.z = ones;
55310037SARM gem5 Developers            fpscrMask.n = ones;
55410037SARM gem5 Developers            return readMiscRegNoEffect(MISCREG_FPSCR) & (uint32_t)fpscrMask;
55510037SARM gem5 Developers        }
55610037SARM gem5 Developers      case MISCREG_FPCR:
55710037SARM gem5 Developers        {
55810037SARM gem5 Developers            const uint32_t ones = (uint32_t)(-1);
55910037SARM gem5 Developers            FPSCR fpscrMask  = 0;
56010037SARM gem5 Developers            fpscrMask.len    = ones;
56110037SARM gem5 Developers            fpscrMask.stride = ones;
56210037SARM gem5 Developers            fpscrMask.rMode  = ones;
56310037SARM gem5 Developers            fpscrMask.fz     = ones;
56410037SARM gem5 Developers            fpscrMask.dn     = ones;
56510037SARM gem5 Developers            fpscrMask.ahp    = ones;
56610037SARM gem5 Developers            return readMiscRegNoEffect(MISCREG_FPSCR) & (uint32_t)fpscrMask;
56710037SARM gem5 Developers        }
56810037SARM gem5 Developers      case MISCREG_NZCV:
56910037SARM gem5 Developers        {
57010037SARM gem5 Developers            CPSR cpsr = 0;
57110338SCurtis.Dunham@arm.com            cpsr.nz   = tc->readCCReg(CCREG_NZ);
57210338SCurtis.Dunham@arm.com            cpsr.c    = tc->readCCReg(CCREG_C);
57310338SCurtis.Dunham@arm.com            cpsr.v    = tc->readCCReg(CCREG_V);
57410037SARM gem5 Developers            return cpsr;
57510037SARM gem5 Developers        }
57610037SARM gem5 Developers      case MISCREG_DAIF:
57710037SARM gem5 Developers        {
57810037SARM gem5 Developers            CPSR cpsr = 0;
57910037SARM gem5 Developers            cpsr.daif = (uint8_t) ((CPSR) miscRegs[MISCREG_CPSR]).daif;
58010037SARM gem5 Developers            return cpsr;
58110037SARM gem5 Developers        }
58210037SARM gem5 Developers      case MISCREG_SP_EL0:
58310037SARM gem5 Developers        {
58410037SARM gem5 Developers            return tc->readIntReg(INTREG_SP0);
58510037SARM gem5 Developers        }
58610037SARM gem5 Developers      case MISCREG_SP_EL1:
58710037SARM gem5 Developers        {
58810037SARM gem5 Developers            return tc->readIntReg(INTREG_SP1);
58910037SARM gem5 Developers        }
59010037SARM gem5 Developers      case MISCREG_SP_EL2:
59110037SARM gem5 Developers        {
59210037SARM gem5 Developers            return tc->readIntReg(INTREG_SP2);
59310037SARM gem5 Developers        }
59410037SARM gem5 Developers      case MISCREG_SPSEL:
59510037SARM gem5 Developers        {
59610037SARM gem5 Developers            return miscRegs[MISCREG_CPSR] & 0x1;
59710037SARM gem5 Developers        }
59810037SARM gem5 Developers      case MISCREG_CURRENTEL:
59910037SARM gem5 Developers        {
60010037SARM gem5 Developers            return miscRegs[MISCREG_CPSR] & 0xc;
60110037SARM gem5 Developers        }
6028549Sdaniel.johnson@arm.com      case MISCREG_L2CTLR:
6038868SMatt.Horsnell@arm.com        {
6048868SMatt.Horsnell@arm.com            // mostly unimplemented, just set NumCPUs field from sim and return
6058868SMatt.Horsnell@arm.com            L2CTLR l2ctlr = 0;
6068868SMatt.Horsnell@arm.com            // b00:1CPU to b11:4CPUs
6078868SMatt.Horsnell@arm.com            l2ctlr.numCPUs = tc->getSystemPtr()->numContexts() - 1;
6088868SMatt.Horsnell@arm.com            return l2ctlr;
6098868SMatt.Horsnell@arm.com        }
6108868SMatt.Horsnell@arm.com      case MISCREG_DBGDIDR:
6118868SMatt.Horsnell@arm.com        /* For now just implement the version number.
61210461SAndreas.Sandberg@ARM.com         * ARMv7, v7.1 Debug architecture (0b0101 --> 0x5)
6138868SMatt.Horsnell@arm.com         */
61410461SAndreas.Sandberg@ARM.com        return 0x5 << 16;
61510037SARM gem5 Developers      case MISCREG_DBGDSCRint:
6168868SMatt.Horsnell@arm.com        return 0;
61710037SARM gem5 Developers      case MISCREG_ISR:
61811150Smitch.hayenga@arm.com        return tc->getCpuPtr()->getInterruptController(tc->threadId())->getISR(
61910037SARM gem5 Developers            readMiscRegNoEffect(MISCREG_HCR),
62010037SARM gem5 Developers            readMiscRegNoEffect(MISCREG_CPSR),
62110037SARM gem5 Developers            readMiscRegNoEffect(MISCREG_SCR));
62210037SARM gem5 Developers      case MISCREG_ISR_EL1:
62311150Smitch.hayenga@arm.com        return tc->getCpuPtr()->getInterruptController(tc->threadId())->getISR(
62410037SARM gem5 Developers            readMiscRegNoEffect(MISCREG_HCR_EL2),
62510037SARM gem5 Developers            readMiscRegNoEffect(MISCREG_CPSR),
62610037SARM gem5 Developers            readMiscRegNoEffect(MISCREG_SCR_EL3));
62710037SARM gem5 Developers      case MISCREG_DCZID_EL0:
62810037SARM gem5 Developers        return 0x04;  // DC ZVA clear 64-byte chunks
62910037SARM gem5 Developers      case MISCREG_HCPTR:
63010037SARM gem5 Developers        {
63110037SARM gem5 Developers            MiscReg val = readMiscRegNoEffect(misc_reg);
63210037SARM gem5 Developers            // The trap bit associated with CP14 is defined as RAZ
63310037SARM gem5 Developers            val &= ~(1 << 14);
63410037SARM gem5 Developers            // If a CP bit in NSACR is 0 then the corresponding bit in
63510037SARM gem5 Developers            // HCPTR is RAO/WI
63610037SARM gem5 Developers            bool secure_lookup = haveSecurity &&
63710037SARM gem5 Developers                inSecureState(readMiscRegNoEffect(MISCREG_SCR),
63810037SARM gem5 Developers                              readMiscRegNoEffect(MISCREG_CPSR));
63910037SARM gem5 Developers            if (!secure_lookup) {
64010037SARM gem5 Developers                MiscReg mask = readMiscRegNoEffect(MISCREG_NSACR);
64110037SARM gem5 Developers                val |= (mask ^ 0x7FFF) & 0xBFFF;
64210037SARM gem5 Developers            }
64310037SARM gem5 Developers            // Set the bits for unimplemented coprocessors to RAO/WI
64410037SARM gem5 Developers            val |= 0x33FF;
64510037SARM gem5 Developers            return (val);
64610037SARM gem5 Developers        }
64710037SARM gem5 Developers      case MISCREG_HDFAR: // alias for secure DFAR
64810037SARM gem5 Developers        return readMiscRegNoEffect(MISCREG_DFAR_S);
64910037SARM gem5 Developers      case MISCREG_HIFAR: // alias for secure IFAR
65010037SARM gem5 Developers        return readMiscRegNoEffect(MISCREG_IFAR_S);
65110037SARM gem5 Developers      case MISCREG_HVBAR: // bottom bits reserved
65210037SARM gem5 Developers        return readMiscRegNoEffect(MISCREG_HVBAR) & 0xFFFFFFE0;
65311769SCurtis.Dunham@arm.com      case MISCREG_SCTLR:
65411769SCurtis.Dunham@arm.com        return (readMiscRegNoEffect(misc_reg) & 0x72DD39FF) | 0x00C00818;
65510037SARM gem5 Developers      case MISCREG_SCTLR_EL1:
65611770SCurtis.Dunham@arm.com        return (readMiscRegNoEffect(misc_reg) & 0x37DDDBBF) | 0x30D00800;
65711770SCurtis.Dunham@arm.com      case MISCREG_SCTLR_EL2:
65810037SARM gem5 Developers      case MISCREG_SCTLR_EL3:
65911770SCurtis.Dunham@arm.com      case MISCREG_HSCTLR:
66011769SCurtis.Dunham@arm.com        return (readMiscRegNoEffect(misc_reg) & 0x32CD183F) | 0x30C50830;
66110844Sandreas.sandberg@arm.com
66211772SCurtis.Dunham@arm.com      case MISCREG_ID_PFR0:
66311772SCurtis.Dunham@arm.com        // !ThumbEE | !Jazelle | Thumb | ARM
66411772SCurtis.Dunham@arm.com        return 0x00000031;
66511772SCurtis.Dunham@arm.com      case MISCREG_ID_PFR1:
66611774SCurtis.Dunham@arm.com        {   // Timer | Virti | !M Profile | TrustZone | ARMv4
66711774SCurtis.Dunham@arm.com            bool haveTimer = (system->getGenericTimer() != NULL);
66811774SCurtis.Dunham@arm.com            return 0x00000001
66911774SCurtis.Dunham@arm.com                 | (haveSecurity       ? 0x00000010 : 0x0)
67011774SCurtis.Dunham@arm.com                 | (haveVirtualization ? 0x00001000 : 0x0)
67111774SCurtis.Dunham@arm.com                 | (haveTimer          ? 0x00010000 : 0x0);
67211774SCurtis.Dunham@arm.com        }
67311773SCurtis.Dunham@arm.com      case MISCREG_ID_AA64PFR0_EL1:
67411773SCurtis.Dunham@arm.com        return 0x0000000000000002   // AArch{64,32} supported at EL0
67511773SCurtis.Dunham@arm.com             | 0x0000000000000020                             // EL1
67611773SCurtis.Dunham@arm.com             | (haveVirtualization ? 0x0000000000000200 : 0)  // EL2
67711773SCurtis.Dunham@arm.com             | (haveSecurity       ? 0x0000000000002000 : 0); // EL3
67811773SCurtis.Dunham@arm.com      case MISCREG_ID_AA64PFR1_EL1:
67911773SCurtis.Dunham@arm.com        return 0; // bits [63:0] RES0 (reserved for future use)
68011772SCurtis.Dunham@arm.com
68110037SARM gem5 Developers      // Generic Timer registers
68212816Sgiacomo.travaglini@arm.com      case MISCREG_CNTHV_CTL_EL2:
68312816Sgiacomo.travaglini@arm.com      case MISCREG_CNTHV_CVAL_EL2:
68412816Sgiacomo.travaglini@arm.com      case MISCREG_CNTHV_TVAL_EL2:
68510844Sandreas.sandberg@arm.com      case MISCREG_CNTFRQ ... MISCREG_CNTHP_CTL:
68610844Sandreas.sandberg@arm.com      case MISCREG_CNTPCT ... MISCREG_CNTHP_CVAL:
68710844Sandreas.sandberg@arm.com      case MISCREG_CNTKCTL_EL1 ... MISCREG_CNTV_CVAL_EL0:
68810844Sandreas.sandberg@arm.com      case MISCREG_CNTVOFF_EL2 ... MISCREG_CNTPS_CVAL_EL1:
68910844Sandreas.sandberg@arm.com        return getGenericTimer(tc).readMiscReg(misc_reg);
69010844Sandreas.sandberg@arm.com
69110188Sgeoffrey.blake@arm.com      default:
69210037SARM gem5 Developers        break;
69310037SARM gem5 Developers
6947405SAli.Saidi@ARM.com    }
6957405SAli.Saidi@ARM.com    return readMiscRegNoEffect(misc_reg);
6967405SAli.Saidi@ARM.com}
6977405SAli.Saidi@ARM.com
6987405SAli.Saidi@ARM.comvoid
6997405SAli.Saidi@ARM.comISA::setMiscRegNoEffect(int misc_reg, const MiscReg &val)
7007405SAli.Saidi@ARM.com{
7017405SAli.Saidi@ARM.com    assert(misc_reg < NumMiscRegs);
7027614Sminkyu.jeong@arm.com
70312478SCurtis.Dunham@arm.com    const auto &reg = lookUpMiscReg[misc_reg]; // bit masks
70412478SCurtis.Dunham@arm.com    const auto &map = getMiscIndices(misc_reg);
70512478SCurtis.Dunham@arm.com    int lower = map.first, upper = map.second;
70612478SCurtis.Dunham@arm.com
70712478SCurtis.Dunham@arm.com    auto v = (val & ~reg.wi()) | reg.rao();
70811771SCurtis.Dunham@arm.com    if (upper > 0) {
70912478SCurtis.Dunham@arm.com        miscRegs[lower] = bits(v, 31, 0);
71012478SCurtis.Dunham@arm.com        miscRegs[upper] = bits(v, 63, 32);
71110037SARM gem5 Developers        DPRINTF(MiscRegs, "Writing to misc reg %d (%d:%d) : %#x\n",
71212478SCurtis.Dunham@arm.com                misc_reg, lower, upper, v);
71310037SARM gem5 Developers    } else {
71412478SCurtis.Dunham@arm.com        miscRegs[lower] = v;
71510037SARM gem5 Developers        DPRINTF(MiscRegs, "Writing to misc reg %d (%d) : %#x\n",
71612478SCurtis.Dunham@arm.com                misc_reg, lower, v);
71710037SARM gem5 Developers    }
7187405SAli.Saidi@ARM.com}
7197405SAli.Saidi@ARM.com
7207405SAli.Saidi@ARM.comvoid
7217405SAli.Saidi@ARM.comISA::setMiscReg(int misc_reg, const MiscReg &val, ThreadContext *tc)
7227405SAli.Saidi@ARM.com{
7237749SAli.Saidi@ARM.com
7247405SAli.Saidi@ARM.com    MiscReg newVal = val;
72510037SARM gem5 Developers    bool secure_lookup;
72610037SARM gem5 Developers    SCR scr;
7278284SAli.Saidi@ARM.com
7287405SAli.Saidi@ARM.com    if (misc_reg == MISCREG_CPSR) {
7297405SAli.Saidi@ARM.com        updateRegMap(val);
7307749SAli.Saidi@ARM.com
7317749SAli.Saidi@ARM.com
7327749SAli.Saidi@ARM.com        CPSR old_cpsr = miscRegs[MISCREG_CPSR];
7337749SAli.Saidi@ARM.com        int old_mode = old_cpsr.mode;
7347405SAli.Saidi@ARM.com        CPSR cpsr = val;
73512510Sgiacomo.travaglini@arm.com        if (old_mode != cpsr.mode || cpsr.il != old_cpsr.il) {
73612406Sgabeblack@google.com            getITBPtr(tc)->invalidateMiscReg();
73712406Sgabeblack@google.com            getDTBPtr(tc)->invalidateMiscReg();
7387749SAli.Saidi@ARM.com        }
7397749SAli.Saidi@ARM.com
7407614Sminkyu.jeong@arm.com        DPRINTF(Arm, "Updating CPSR from %#x to %#x f:%d i:%d a:%d mode:%#x\n",
7417614Sminkyu.jeong@arm.com                miscRegs[misc_reg], cpsr, cpsr.f, cpsr.i, cpsr.a, cpsr.mode);
7427720Sgblack@eecs.umich.edu        PCState pc = tc->pcState();
7437720Sgblack@eecs.umich.edu        pc.nextThumb(cpsr.t);
7447720Sgblack@eecs.umich.edu        pc.nextJazelle(cpsr.j);
74512763Sgiacomo.travaglini@arm.com        pc.illegalExec(cpsr.il == 1);
7468887Sgeoffrey.blake@arm.com
7478887Sgeoffrey.blake@arm.com        // Follow slightly different semantics if a CheckerCPU object
7488887Sgeoffrey.blake@arm.com        // is connected
7498887Sgeoffrey.blake@arm.com        CheckerCPU *checker = tc->getCheckerCpuPtr();
7508887Sgeoffrey.blake@arm.com        if (checker) {
7518887Sgeoffrey.blake@arm.com            tc->pcStateNoRecord(pc);
7528887Sgeoffrey.blake@arm.com        } else {
7538887Sgeoffrey.blake@arm.com            tc->pcState(pc);
7548887Sgeoffrey.blake@arm.com        }
7557408Sgblack@eecs.umich.edu    } else {
75610037SARM gem5 Developers#ifndef NDEBUG
75710037SARM gem5 Developers        if (!miscRegInfo[misc_reg][MISCREG_IMPLEMENTED]) {
75810037SARM gem5 Developers            if (miscRegInfo[misc_reg][MISCREG_WARN_NOT_FAIL])
75910037SARM gem5 Developers                warn("Unimplemented system register %s write with %#x.\n",
76010037SARM gem5 Developers                    miscRegName[misc_reg], val);
76110037SARM gem5 Developers            else
76210037SARM gem5 Developers                panic("Unimplemented system register %s write with %#x.\n",
76310037SARM gem5 Developers                    miscRegName[misc_reg], val);
76410037SARM gem5 Developers        }
76510037SARM gem5 Developers#endif
76610037SARM gem5 Developers        switch (unflattenMiscReg(misc_reg)) {
7677408Sgblack@eecs.umich.edu          case MISCREG_CPACR:
7687408Sgblack@eecs.umich.edu            {
7698206SWilliam.Wang@arm.com
7708206SWilliam.Wang@arm.com                const uint32_t ones = (uint32_t)(-1);
7718206SWilliam.Wang@arm.com                CPACR cpacrMask = 0;
7728206SWilliam.Wang@arm.com                // Only cp10, cp11, and ase are implemented, nothing else should
7738206SWilliam.Wang@arm.com                // be writable
7748206SWilliam.Wang@arm.com                cpacrMask.cp10 = ones;
7758206SWilliam.Wang@arm.com                cpacrMask.cp11 = ones;
7768206SWilliam.Wang@arm.com                cpacrMask.asedis = ones;
77710037SARM gem5 Developers
77810037SARM gem5 Developers                // Security Extensions may limit the writability of CPACR
77910037SARM gem5 Developers                if (haveSecurity) {
78010037SARM gem5 Developers                    scr = readMiscRegNoEffect(MISCREG_SCR);
78110037SARM gem5 Developers                    CPSR cpsr = readMiscRegNoEffect(MISCREG_CPSR);
78212667Schuan.zhu@arm.com                    if (scr.ns && (cpsr.mode != MODE_MON) && ELIs32(tc, EL3)) {
78310037SARM gem5 Developers                        NSACR nsacr = readMiscRegNoEffect(MISCREG_NSACR);
78410037SARM gem5 Developers                        // NB: Skipping the full loop, here
78510037SARM gem5 Developers                        if (!nsacr.cp10) cpacrMask.cp10 = 0;
78610037SARM gem5 Developers                        if (!nsacr.cp11) cpacrMask.cp11 = 0;
78710037SARM gem5 Developers                    }
78810037SARM gem5 Developers                }
78910037SARM gem5 Developers
79010037SARM gem5 Developers                MiscReg old_val = readMiscRegNoEffect(MISCREG_CPACR);
7918206SWilliam.Wang@arm.com                newVal &= cpacrMask;
79210037SARM gem5 Developers                newVal |= old_val & ~cpacrMask;
79310037SARM gem5 Developers                DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n",
79410037SARM gem5 Developers                        miscRegName[misc_reg], newVal);
79510037SARM gem5 Developers            }
79610037SARM gem5 Developers            break;
79710037SARM gem5 Developers          case MISCREG_CPTR_EL2:
79810037SARM gem5 Developers            {
79910037SARM gem5 Developers                const uint32_t ones = (uint32_t)(-1);
80010037SARM gem5 Developers                CPTR cptrMask = 0;
80110037SARM gem5 Developers                cptrMask.tcpac = ones;
80210037SARM gem5 Developers                cptrMask.tta = ones;
80310037SARM gem5 Developers                cptrMask.tfp = ones;
80410037SARM gem5 Developers                newVal &= cptrMask;
80510037SARM gem5 Developers                cptrMask = 0;
80610037SARM gem5 Developers                cptrMask.res1_13_12_el2 = ones;
80710037SARM gem5 Developers                cptrMask.res1_9_0_el2 = ones;
80810037SARM gem5 Developers                newVal |= cptrMask;
80910037SARM gem5 Developers                DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n",
81010037SARM gem5 Developers                        miscRegName[misc_reg], newVal);
81110037SARM gem5 Developers            }
81210037SARM gem5 Developers            break;
81310037SARM gem5 Developers          case MISCREG_CPTR_EL3:
81410037SARM gem5 Developers            {
81510037SARM gem5 Developers                const uint32_t ones = (uint32_t)(-1);
81610037SARM gem5 Developers                CPTR cptrMask = 0;
81710037SARM gem5 Developers                cptrMask.tcpac = ones;
81810037SARM gem5 Developers                cptrMask.tta = ones;
81910037SARM gem5 Developers                cptrMask.tfp = ones;
82010037SARM gem5 Developers                newVal &= cptrMask;
8218206SWilliam.Wang@arm.com                DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n",
8228206SWilliam.Wang@arm.com                        miscRegName[misc_reg], newVal);
8237408Sgblack@eecs.umich.edu            }
8247408Sgblack@eecs.umich.edu            break;
8257408Sgblack@eecs.umich.edu          case MISCREG_CSSELR:
8267731SAli.Saidi@ARM.com            warn_once("The csselr register isn't implemented.\n");
8278206SWilliam.Wang@arm.com            return;
82810037SARM gem5 Developers
82910037SARM gem5 Developers          case MISCREG_DC_ZVA_Xt:
83010037SARM gem5 Developers            warn("Calling DC ZVA! Not Implemeted! Expect WEIRD results\n");
83110037SARM gem5 Developers            return;
83210037SARM gem5 Developers
8337408Sgblack@eecs.umich.edu          case MISCREG_FPSCR:
8347408Sgblack@eecs.umich.edu            {
8357408Sgblack@eecs.umich.edu                const uint32_t ones = (uint32_t)(-1);
8367408Sgblack@eecs.umich.edu                FPSCR fpscrMask = 0;
8377408Sgblack@eecs.umich.edu                fpscrMask.ioc = ones;
8387408Sgblack@eecs.umich.edu                fpscrMask.dzc = ones;
8397408Sgblack@eecs.umich.edu                fpscrMask.ofc = ones;
8407408Sgblack@eecs.umich.edu                fpscrMask.ufc = ones;
8417408Sgblack@eecs.umich.edu                fpscrMask.ixc = ones;
8427408Sgblack@eecs.umich.edu                fpscrMask.idc = ones;
84310037SARM gem5 Developers                fpscrMask.ioe = ones;
84410037SARM gem5 Developers                fpscrMask.dze = ones;
84510037SARM gem5 Developers                fpscrMask.ofe = ones;
84610037SARM gem5 Developers                fpscrMask.ufe = ones;
84710037SARM gem5 Developers                fpscrMask.ixe = ones;
84810037SARM gem5 Developers                fpscrMask.ide = ones;
8497408Sgblack@eecs.umich.edu                fpscrMask.len = ones;
8507408Sgblack@eecs.umich.edu                fpscrMask.stride = ones;
8517408Sgblack@eecs.umich.edu                fpscrMask.rMode = ones;
8527408Sgblack@eecs.umich.edu                fpscrMask.fz = ones;
8537408Sgblack@eecs.umich.edu                fpscrMask.dn = ones;
8547408Sgblack@eecs.umich.edu                fpscrMask.ahp = ones;
8557408Sgblack@eecs.umich.edu                fpscrMask.qc = ones;
8567408Sgblack@eecs.umich.edu                fpscrMask.v = ones;
8577408Sgblack@eecs.umich.edu                fpscrMask.c = ones;
8587408Sgblack@eecs.umich.edu                fpscrMask.z = ones;
8597408Sgblack@eecs.umich.edu                fpscrMask.n = ones;
8607408Sgblack@eecs.umich.edu                newVal = (newVal & (uint32_t)fpscrMask) |
86110037SARM gem5 Developers                         (readMiscRegNoEffect(MISCREG_FPSCR) &
86210037SARM gem5 Developers                          ~(uint32_t)fpscrMask);
8639377Sgblack@eecs.umich.edu                tc->getDecoderPtr()->setContext(newVal);
8647408Sgblack@eecs.umich.edu            }
8657408Sgblack@eecs.umich.edu            break;
86610037SARM gem5 Developers          case MISCREG_FPSR:
86710037SARM gem5 Developers            {
86810037SARM gem5 Developers                const uint32_t ones = (uint32_t)(-1);
86910037SARM gem5 Developers                FPSCR fpscrMask = 0;
87010037SARM gem5 Developers                fpscrMask.ioc = ones;
87110037SARM gem5 Developers                fpscrMask.dzc = ones;
87210037SARM gem5 Developers                fpscrMask.ofc = ones;
87310037SARM gem5 Developers                fpscrMask.ufc = ones;
87410037SARM gem5 Developers                fpscrMask.ixc = ones;
87510037SARM gem5 Developers                fpscrMask.idc = ones;
87610037SARM gem5 Developers                fpscrMask.qc = ones;
87710037SARM gem5 Developers                fpscrMask.v = ones;
87810037SARM gem5 Developers                fpscrMask.c = ones;
87910037SARM gem5 Developers                fpscrMask.z = ones;
88010037SARM gem5 Developers                fpscrMask.n = ones;
88110037SARM gem5 Developers                newVal = (newVal & (uint32_t)fpscrMask) |
88210037SARM gem5 Developers                         (readMiscRegNoEffect(MISCREG_FPSCR) &
88310037SARM gem5 Developers                          ~(uint32_t)fpscrMask);
88410037SARM gem5 Developers                misc_reg = MISCREG_FPSCR;
88510037SARM gem5 Developers            }
88610037SARM gem5 Developers            break;
88710037SARM gem5 Developers          case MISCREG_FPCR:
88810037SARM gem5 Developers            {
88910037SARM gem5 Developers                const uint32_t ones = (uint32_t)(-1);
89010037SARM gem5 Developers                FPSCR fpscrMask  = 0;
89110037SARM gem5 Developers                fpscrMask.len    = ones;
89210037SARM gem5 Developers                fpscrMask.stride = ones;
89310037SARM gem5 Developers                fpscrMask.rMode  = ones;
89410037SARM gem5 Developers                fpscrMask.fz     = ones;
89510037SARM gem5 Developers                fpscrMask.dn     = ones;
89610037SARM gem5 Developers                fpscrMask.ahp    = ones;
89710037SARM gem5 Developers                newVal = (newVal & (uint32_t)fpscrMask) |
89810037SARM gem5 Developers                         (readMiscRegNoEffect(MISCREG_FPSCR) &
89910037SARM gem5 Developers                          ~(uint32_t)fpscrMask);
90010037SARM gem5 Developers                misc_reg = MISCREG_FPSCR;
90110037SARM gem5 Developers            }
90210037SARM gem5 Developers            break;
9038302SAli.Saidi@ARM.com          case MISCREG_CPSR_Q:
9048302SAli.Saidi@ARM.com            {
9058302SAli.Saidi@ARM.com                assert(!(newVal & ~CpsrMaskQ));
90610037SARM gem5 Developers                newVal = readMiscRegNoEffect(MISCREG_CPSR) | newVal;
9078302SAli.Saidi@ARM.com                misc_reg = MISCREG_CPSR;
9088302SAli.Saidi@ARM.com            }
9098302SAli.Saidi@ARM.com            break;
9107783SGiacomo.Gabrielli@arm.com          case MISCREG_FPSCR_QC:
9117783SGiacomo.Gabrielli@arm.com            {
91210037SARM gem5 Developers                newVal = readMiscRegNoEffect(MISCREG_FPSCR) |
91310037SARM gem5 Developers                         (newVal & FpscrQcMask);
9147783SGiacomo.Gabrielli@arm.com                misc_reg = MISCREG_FPSCR;
9157783SGiacomo.Gabrielli@arm.com            }
9167783SGiacomo.Gabrielli@arm.com            break;
9177783SGiacomo.Gabrielli@arm.com          case MISCREG_FPSCR_EXC:
9187783SGiacomo.Gabrielli@arm.com            {
91910037SARM gem5 Developers                newVal = readMiscRegNoEffect(MISCREG_FPSCR) |
92010037SARM gem5 Developers                         (newVal & FpscrExcMask);
9217783SGiacomo.Gabrielli@arm.com                misc_reg = MISCREG_FPSCR;
9227783SGiacomo.Gabrielli@arm.com            }
9237783SGiacomo.Gabrielli@arm.com            break;
9247408Sgblack@eecs.umich.edu          case MISCREG_FPEXC:
9257408Sgblack@eecs.umich.edu            {
9268206SWilliam.Wang@arm.com                // vfpv3 architecture, section B.6.1 of DDI04068
9278206SWilliam.Wang@arm.com                // bit 29 - valid only if fpexc[31] is 0
9287408Sgblack@eecs.umich.edu                const uint32_t fpexcMask = 0x60000000;
9297408Sgblack@eecs.umich.edu                newVal = (newVal & fpexcMask) |
93010037SARM gem5 Developers                         (readMiscRegNoEffect(MISCREG_FPEXC) & ~fpexcMask);
9317408Sgblack@eecs.umich.edu            }
9327408Sgblack@eecs.umich.edu            break;
93310037SARM gem5 Developers          case MISCREG_HCR:
93410037SARM gem5 Developers            {
93510037SARM gem5 Developers                if (!haveVirtualization)
93610037SARM gem5 Developers                    return;
93710037SARM gem5 Developers            }
93810037SARM gem5 Developers            break;
93910037SARM gem5 Developers          case MISCREG_IFSR:
94010037SARM gem5 Developers            {
94110037SARM gem5 Developers                // ARM ARM (ARM DDI 0406C.b) B4.1.96
94210037SARM gem5 Developers                const uint32_t ifsrMask =
94310037SARM gem5 Developers                    mask(31, 13) | mask(11, 11) | mask(8, 6);
94410037SARM gem5 Developers                newVal = newVal & ~ifsrMask;
94510037SARM gem5 Developers            }
94610037SARM gem5 Developers            break;
94710037SARM gem5 Developers          case MISCREG_DFSR:
94810037SARM gem5 Developers            {
94910037SARM gem5 Developers                // ARM ARM (ARM DDI 0406C.b) B4.1.52
95010037SARM gem5 Developers                const uint32_t dfsrMask = mask(31, 14) | mask(8, 8);
95110037SARM gem5 Developers                newVal = newVal & ~dfsrMask;
95210037SARM gem5 Developers            }
95310037SARM gem5 Developers            break;
95410037SARM gem5 Developers          case MISCREG_AMAIR0:
95510037SARM gem5 Developers          case MISCREG_AMAIR1:
95610037SARM gem5 Developers            {
95710037SARM gem5 Developers                // ARM ARM (ARM DDI 0406C.b) B4.1.5
95810037SARM gem5 Developers                // Valid only with LPAE
95910037SARM gem5 Developers                if (!haveLPAE)
96010037SARM gem5 Developers                    return;
96110037SARM gem5 Developers                DPRINTF(MiscRegs, "Writing AMAIR: %#x\n", newVal);
96210037SARM gem5 Developers            }
96310037SARM gem5 Developers            break;
96410037SARM gem5 Developers          case MISCREG_SCR:
96512406Sgabeblack@google.com            getITBPtr(tc)->invalidateMiscReg();
96612406Sgabeblack@google.com            getDTBPtr(tc)->invalidateMiscReg();
96710037SARM gem5 Developers            break;
9687408Sgblack@eecs.umich.edu          case MISCREG_SCTLR:
9697408Sgblack@eecs.umich.edu            {
9707408Sgblack@eecs.umich.edu                DPRINTF(MiscRegs, "Writing SCTLR: %#x\n", newVal);
97110037SARM gem5 Developers                scr = readMiscRegNoEffect(MISCREG_SCR);
97212639Sgiacomo.travaglini@arm.com
97312639Sgiacomo.travaglini@arm.com                MiscRegIndex sctlr_idx;
97412639Sgiacomo.travaglini@arm.com                if (haveSecurity && !highestELIs64 && !scr.ns) {
97512639Sgiacomo.travaglini@arm.com                    sctlr_idx = MISCREG_SCTLR_S;
97612639Sgiacomo.travaglini@arm.com                } else {
97712639Sgiacomo.travaglini@arm.com                    sctlr_idx =  MISCREG_SCTLR_NS;
97812639Sgiacomo.travaglini@arm.com                }
97912639Sgiacomo.travaglini@arm.com
98010037SARM gem5 Developers                SCTLR sctlr = miscRegs[sctlr_idx];
9817408Sgblack@eecs.umich.edu                SCTLR new_sctlr = newVal;
98210037SARM gem5 Developers                new_sctlr.nmfi =  ((bool)sctlr.nmfi) && !haveVirtualization;
98310037SARM gem5 Developers                miscRegs[sctlr_idx] = (MiscReg)new_sctlr;
98412406Sgabeblack@google.com                getITBPtr(tc)->invalidateMiscReg();
98512406Sgabeblack@google.com                getDTBPtr(tc)->invalidateMiscReg();
9867408Sgblack@eecs.umich.edu            }
9879385SAndreas.Sandberg@arm.com          case MISCREG_MIDR:
9889385SAndreas.Sandberg@arm.com          case MISCREG_ID_PFR0:
9899385SAndreas.Sandberg@arm.com          case MISCREG_ID_PFR1:
99010461SAndreas.Sandberg@ARM.com          case MISCREG_ID_DFR0:
9919385SAndreas.Sandberg@arm.com          case MISCREG_ID_MMFR0:
9929385SAndreas.Sandberg@arm.com          case MISCREG_ID_MMFR1:
9939385SAndreas.Sandberg@arm.com          case MISCREG_ID_MMFR2:
9949385SAndreas.Sandberg@arm.com          case MISCREG_ID_MMFR3:
9959385SAndreas.Sandberg@arm.com          case MISCREG_ID_ISAR0:
9969385SAndreas.Sandberg@arm.com          case MISCREG_ID_ISAR1:
9979385SAndreas.Sandberg@arm.com          case MISCREG_ID_ISAR2:
9989385SAndreas.Sandberg@arm.com          case MISCREG_ID_ISAR3:
9999385SAndreas.Sandberg@arm.com          case MISCREG_ID_ISAR4:
10009385SAndreas.Sandberg@arm.com          case MISCREG_ID_ISAR5:
10019385SAndreas.Sandberg@arm.com
10029385SAndreas.Sandberg@arm.com          case MISCREG_MPIDR:
10039385SAndreas.Sandberg@arm.com          case MISCREG_FPSID:
10047408Sgblack@eecs.umich.edu          case MISCREG_TLBTR:
10057408Sgblack@eecs.umich.edu          case MISCREG_MVFR0:
10067408Sgblack@eecs.umich.edu          case MISCREG_MVFR1:
100710037SARM gem5 Developers
100810037SARM gem5 Developers          case MISCREG_ID_AA64AFR0_EL1:
100910037SARM gem5 Developers          case MISCREG_ID_AA64AFR1_EL1:
101010037SARM gem5 Developers          case MISCREG_ID_AA64DFR0_EL1:
101110037SARM gem5 Developers          case MISCREG_ID_AA64DFR1_EL1:
101210037SARM gem5 Developers          case MISCREG_ID_AA64ISAR0_EL1:
101310037SARM gem5 Developers          case MISCREG_ID_AA64ISAR1_EL1:
101410037SARM gem5 Developers          case MISCREG_ID_AA64MMFR0_EL1:
101510037SARM gem5 Developers          case MISCREG_ID_AA64MMFR1_EL1:
101613116Sgiacomo.travaglini@arm.com          case MISCREG_ID_AA64MMFR2_EL1:
101710037SARM gem5 Developers          case MISCREG_ID_AA64PFR0_EL1:
101810037SARM gem5 Developers          case MISCREG_ID_AA64PFR1_EL1:
10199385SAndreas.Sandberg@arm.com            // ID registers are constants.
10207408Sgblack@eecs.umich.edu            return;
10219385SAndreas.Sandberg@arm.com
102212605Sgiacomo.travaglini@arm.com          // TLB Invalidate All
102312605Sgiacomo.travaglini@arm.com          case MISCREG_TLBIALL: // TLBI all entries, EL0&1,
102412605Sgiacomo.travaglini@arm.com            {
102512605Sgiacomo.travaglini@arm.com                assert32(tc);
102612605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
102712605Sgiacomo.travaglini@arm.com
102812605Sgiacomo.travaglini@arm.com                TLBIALL tlbiOp(EL1, haveSecurity && !scr.ns);
102912605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
103012605Sgiacomo.travaglini@arm.com                return;
103112605Sgiacomo.travaglini@arm.com            }
103212605Sgiacomo.travaglini@arm.com          // TLB Invalidate All, Inner Shareable
10337408Sgblack@eecs.umich.edu          case MISCREG_TLBIALLIS:
103412605Sgiacomo.travaglini@arm.com            {
103512605Sgiacomo.travaglini@arm.com                assert32(tc);
103612605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
103712605Sgiacomo.travaglini@arm.com
103812605Sgiacomo.travaglini@arm.com                TLBIALL tlbiOp(EL1, haveSecurity && !scr.ns);
103912605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
104012605Sgiacomo.travaglini@arm.com                return;
104112605Sgiacomo.travaglini@arm.com            }
104212605Sgiacomo.travaglini@arm.com          // Instruction TLB Invalidate All
10437408Sgblack@eecs.umich.edu          case MISCREG_ITLBIALL:
104412605Sgiacomo.travaglini@arm.com            {
104512605Sgiacomo.travaglini@arm.com                assert32(tc);
104612605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
104712605Sgiacomo.travaglini@arm.com
104812605Sgiacomo.travaglini@arm.com                ITLBIALL tlbiOp(EL1, haveSecurity && !scr.ns);
104912605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
105012605Sgiacomo.travaglini@arm.com                return;
105112605Sgiacomo.travaglini@arm.com            }
105212605Sgiacomo.travaglini@arm.com          // Data TLB Invalidate All
10537408Sgblack@eecs.umich.edu          case MISCREG_DTLBIALL:
105412605Sgiacomo.travaglini@arm.com            {
105512605Sgiacomo.travaglini@arm.com                assert32(tc);
105612605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
105712605Sgiacomo.travaglini@arm.com
105812605Sgiacomo.travaglini@arm.com                DTLBIALL tlbiOp(EL1, haveSecurity && !scr.ns);
105912605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
106012605Sgiacomo.travaglini@arm.com                return;
106112605Sgiacomo.travaglini@arm.com            }
106212605Sgiacomo.travaglini@arm.com          // TLB Invalidate by VA
106312605Sgiacomo.travaglini@arm.com          // mcr tlbimval(is) is invalidating all matching entries
106412605Sgiacomo.travaglini@arm.com          // regardless of the level of lookup, since in gem5 we cache
106512605Sgiacomo.travaglini@arm.com          // in the tlb the last level of lookup only.
106612605Sgiacomo.travaglini@arm.com          case MISCREG_TLBIMVA:
106712576Sgiacomo.travaglini@arm.com          case MISCREG_TLBIMVAL:
106812605Sgiacomo.travaglini@arm.com            {
106912605Sgiacomo.travaglini@arm.com                assert32(tc);
107012605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
107112605Sgiacomo.travaglini@arm.com
107212605Sgiacomo.travaglini@arm.com                TLBIMVA tlbiOp(EL1,
107312605Sgiacomo.travaglini@arm.com                               haveSecurity && !scr.ns,
107412605Sgiacomo.travaglini@arm.com                               mbits(newVal, 31, 12),
107512605Sgiacomo.travaglini@arm.com                               bits(newVal, 7,0));
107612605Sgiacomo.travaglini@arm.com
107712605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
107812605Sgiacomo.travaglini@arm.com                return;
107912605Sgiacomo.travaglini@arm.com            }
108012605Sgiacomo.travaglini@arm.com          // TLB Invalidate by VA, Inner Shareable
108112605Sgiacomo.travaglini@arm.com          case MISCREG_TLBIMVAIS:
108212576Sgiacomo.travaglini@arm.com          case MISCREG_TLBIMVALIS:
108312605Sgiacomo.travaglini@arm.com            {
108412605Sgiacomo.travaglini@arm.com                assert32(tc);
108512605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
108612605Sgiacomo.travaglini@arm.com
108712605Sgiacomo.travaglini@arm.com                TLBIMVA tlbiOp(EL1,
108812605Sgiacomo.travaglini@arm.com                               haveSecurity && !scr.ns,
108912605Sgiacomo.travaglini@arm.com                               mbits(newVal, 31, 12),
109012605Sgiacomo.travaglini@arm.com                               bits(newVal, 7,0));
109112605Sgiacomo.travaglini@arm.com
109212605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
109312605Sgiacomo.travaglini@arm.com                return;
109412605Sgiacomo.travaglini@arm.com            }
109512605Sgiacomo.travaglini@arm.com          // TLB Invalidate by ASID match
109612605Sgiacomo.travaglini@arm.com          case MISCREG_TLBIASID:
109712605Sgiacomo.travaglini@arm.com            {
109812605Sgiacomo.travaglini@arm.com                assert32(tc);
109912605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
110012605Sgiacomo.travaglini@arm.com
110112605Sgiacomo.travaglini@arm.com                TLBIASID tlbiOp(EL1,
110212605Sgiacomo.travaglini@arm.com                                haveSecurity && !scr.ns,
110312605Sgiacomo.travaglini@arm.com                                bits(newVal, 7,0));
110412605Sgiacomo.travaglini@arm.com
110512605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
110612605Sgiacomo.travaglini@arm.com                return;
110712605Sgiacomo.travaglini@arm.com            }
110812605Sgiacomo.travaglini@arm.com          // TLB Invalidate by ASID match, Inner Shareable
11097408Sgblack@eecs.umich.edu          case MISCREG_TLBIASIDIS:
111012605Sgiacomo.travaglini@arm.com            {
111112605Sgiacomo.travaglini@arm.com                assert32(tc);
111212605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
111312605Sgiacomo.travaglini@arm.com
111412605Sgiacomo.travaglini@arm.com                TLBIASID tlbiOp(EL1,
111512605Sgiacomo.travaglini@arm.com                                haveSecurity && !scr.ns,
111612605Sgiacomo.travaglini@arm.com                                bits(newVal, 7,0));
111712605Sgiacomo.travaglini@arm.com
111812605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
111912605Sgiacomo.travaglini@arm.com                return;
112012605Sgiacomo.travaglini@arm.com            }
112112605Sgiacomo.travaglini@arm.com          // mcr tlbimvaal(is) is invalidating all matching entries
112212605Sgiacomo.travaglini@arm.com          // regardless of the level of lookup, since in gem5 we cache
112312605Sgiacomo.travaglini@arm.com          // in the tlb the last level of lookup only.
112412605Sgiacomo.travaglini@arm.com          // TLB Invalidate by VA, All ASID
112512605Sgiacomo.travaglini@arm.com          case MISCREG_TLBIMVAA:
112612576Sgiacomo.travaglini@arm.com          case MISCREG_TLBIMVAAL:
112712605Sgiacomo.travaglini@arm.com            {
112812605Sgiacomo.travaglini@arm.com                assert32(tc);
112912605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
113012605Sgiacomo.travaglini@arm.com
113112605Sgiacomo.travaglini@arm.com                TLBIMVAA tlbiOp(EL1, haveSecurity && !scr.ns,
113212605Sgiacomo.travaglini@arm.com                                mbits(newVal, 31,12), false);
113312605Sgiacomo.travaglini@arm.com
113412605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
113512605Sgiacomo.travaglini@arm.com                return;
113612605Sgiacomo.travaglini@arm.com            }
113712605Sgiacomo.travaglini@arm.com          // TLB Invalidate by VA, All ASID, Inner Shareable
113812605Sgiacomo.travaglini@arm.com          case MISCREG_TLBIMVAAIS:
113912576Sgiacomo.travaglini@arm.com          case MISCREG_TLBIMVAALIS:
114012605Sgiacomo.travaglini@arm.com            {
114112605Sgiacomo.travaglini@arm.com                assert32(tc);
114212605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
114312605Sgiacomo.travaglini@arm.com
114412605Sgiacomo.travaglini@arm.com                TLBIMVAA tlbiOp(EL1, haveSecurity && !scr.ns,
114512605Sgiacomo.travaglini@arm.com                                mbits(newVal, 31,12), false);
114612605Sgiacomo.travaglini@arm.com
114712605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
114812605Sgiacomo.travaglini@arm.com                return;
114912605Sgiacomo.travaglini@arm.com            }
115012605Sgiacomo.travaglini@arm.com          // mcr tlbimvalh(is) is invalidating all matching entries
115112605Sgiacomo.travaglini@arm.com          // regardless of the level of lookup, since in gem5 we cache
115212605Sgiacomo.travaglini@arm.com          // in the tlb the last level of lookup only.
115312605Sgiacomo.travaglini@arm.com          // TLB Invalidate by VA, Hyp mode
115412605Sgiacomo.travaglini@arm.com          case MISCREG_TLBIMVAH:
115512576Sgiacomo.travaglini@arm.com          case MISCREG_TLBIMVALH:
115612605Sgiacomo.travaglini@arm.com            {
115712605Sgiacomo.travaglini@arm.com                assert32(tc);
115812605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
115912605Sgiacomo.travaglini@arm.com
116012605Sgiacomo.travaglini@arm.com                TLBIMVAA tlbiOp(EL1, haveSecurity && !scr.ns,
116112605Sgiacomo.travaglini@arm.com                                mbits(newVal, 31,12), true);
116212605Sgiacomo.travaglini@arm.com
116312605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
116412605Sgiacomo.travaglini@arm.com                return;
116512605Sgiacomo.travaglini@arm.com            }
116612605Sgiacomo.travaglini@arm.com          // TLB Invalidate by VA, Hyp mode, Inner Shareable
116712605Sgiacomo.travaglini@arm.com          case MISCREG_TLBIMVAHIS:
116812576Sgiacomo.travaglini@arm.com          case MISCREG_TLBIMVALHIS:
116912605Sgiacomo.travaglini@arm.com            {
117012605Sgiacomo.travaglini@arm.com                assert32(tc);
117112605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
117212605Sgiacomo.travaglini@arm.com
117312605Sgiacomo.travaglini@arm.com                TLBIMVAA tlbiOp(EL1, haveSecurity && !scr.ns,
117412605Sgiacomo.travaglini@arm.com                                mbits(newVal, 31,12), true);
117512605Sgiacomo.travaglini@arm.com
117612605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
117712605Sgiacomo.travaglini@arm.com                return;
117812605Sgiacomo.travaglini@arm.com            }
117912605Sgiacomo.travaglini@arm.com          // mcr tlbiipas2l(is) is invalidating all matching entries
118012605Sgiacomo.travaglini@arm.com          // regardless of the level of lookup, since in gem5 we cache
118112605Sgiacomo.travaglini@arm.com          // in the tlb the last level of lookup only.
118212605Sgiacomo.travaglini@arm.com          // TLB Invalidate by Intermediate Physical Address, Stage 2
118312605Sgiacomo.travaglini@arm.com          case MISCREG_TLBIIPAS2:
118412577Sgiacomo.travaglini@arm.com          case MISCREG_TLBIIPAS2L:
118512605Sgiacomo.travaglini@arm.com            {
118612605Sgiacomo.travaglini@arm.com                assert32(tc);
118712605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
118812605Sgiacomo.travaglini@arm.com
118912605Sgiacomo.travaglini@arm.com                TLBIIPA tlbiOp(EL1,
119012605Sgiacomo.travaglini@arm.com                               haveSecurity && !scr.ns,
119112605Sgiacomo.travaglini@arm.com                               static_cast<Addr>(bits(newVal, 35, 0)) << 12);
119212605Sgiacomo.travaglini@arm.com
119312605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
119412605Sgiacomo.travaglini@arm.com                return;
119512605Sgiacomo.travaglini@arm.com            }
119612605Sgiacomo.travaglini@arm.com          // TLB Invalidate by Intermediate Physical Address, Stage 2,
119712605Sgiacomo.travaglini@arm.com          // Inner Shareable
119812605Sgiacomo.travaglini@arm.com          case MISCREG_TLBIIPAS2IS:
119912577Sgiacomo.travaglini@arm.com          case MISCREG_TLBIIPAS2LIS:
120012605Sgiacomo.travaglini@arm.com            {
120112605Sgiacomo.travaglini@arm.com                assert32(tc);
120212605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
120312605Sgiacomo.travaglini@arm.com
120412605Sgiacomo.travaglini@arm.com                TLBIIPA tlbiOp(EL1,
120512605Sgiacomo.travaglini@arm.com                               haveSecurity && !scr.ns,
120612605Sgiacomo.travaglini@arm.com                               static_cast<Addr>(bits(newVal, 35, 0)) << 12);
120712605Sgiacomo.travaglini@arm.com
120812605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
120912605Sgiacomo.travaglini@arm.com                return;
121012605Sgiacomo.travaglini@arm.com            }
121112605Sgiacomo.travaglini@arm.com          // Instruction TLB Invalidate by VA
121210037SARM gem5 Developers          case MISCREG_ITLBIMVA:
121312605Sgiacomo.travaglini@arm.com            {
121412605Sgiacomo.travaglini@arm.com                assert32(tc);
121512605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
121612605Sgiacomo.travaglini@arm.com
121712605Sgiacomo.travaglini@arm.com                ITLBIMVA tlbiOp(EL1,
121812605Sgiacomo.travaglini@arm.com                                haveSecurity && !scr.ns,
121912605Sgiacomo.travaglini@arm.com                                mbits(newVal, 31, 12),
122012605Sgiacomo.travaglini@arm.com                                bits(newVal, 7,0));
122112605Sgiacomo.travaglini@arm.com
122212605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
122312605Sgiacomo.travaglini@arm.com                return;
122412605Sgiacomo.travaglini@arm.com            }
122512605Sgiacomo.travaglini@arm.com          // Data TLB Invalidate by VA
122610037SARM gem5 Developers          case MISCREG_DTLBIMVA:
122712605Sgiacomo.travaglini@arm.com            {
122812605Sgiacomo.travaglini@arm.com                assert32(tc);
122912605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
123012605Sgiacomo.travaglini@arm.com
123112605Sgiacomo.travaglini@arm.com                DTLBIMVA tlbiOp(EL1,
123212605Sgiacomo.travaglini@arm.com                                haveSecurity && !scr.ns,
123312605Sgiacomo.travaglini@arm.com                                mbits(newVal, 31, 12),
123412605Sgiacomo.travaglini@arm.com                                bits(newVal, 7,0));
123512605Sgiacomo.travaglini@arm.com
123612605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
123712605Sgiacomo.travaglini@arm.com                return;
123812605Sgiacomo.travaglini@arm.com            }
123912605Sgiacomo.travaglini@arm.com          // Instruction TLB Invalidate by ASID match
124010037SARM gem5 Developers          case MISCREG_ITLBIASID:
124112605Sgiacomo.travaglini@arm.com            {
124212605Sgiacomo.travaglini@arm.com                assert32(tc);
124312605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
124412605Sgiacomo.travaglini@arm.com
124512605Sgiacomo.travaglini@arm.com                ITLBIASID tlbiOp(EL1,
124612605Sgiacomo.travaglini@arm.com                                 haveSecurity && !scr.ns,
124712605Sgiacomo.travaglini@arm.com                                 bits(newVal, 7,0));
124812605Sgiacomo.travaglini@arm.com
124912605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
125012605Sgiacomo.travaglini@arm.com                return;
125112605Sgiacomo.travaglini@arm.com            }
125212605Sgiacomo.travaglini@arm.com          // Data TLB Invalidate by ASID match
125310037SARM gem5 Developers          case MISCREG_DTLBIASID:
125412605Sgiacomo.travaglini@arm.com            {
125512605Sgiacomo.travaglini@arm.com                assert32(tc);
125612605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
125712605Sgiacomo.travaglini@arm.com
125812605Sgiacomo.travaglini@arm.com                DTLBIASID tlbiOp(EL1,
125912605Sgiacomo.travaglini@arm.com                                 haveSecurity && !scr.ns,
126012605Sgiacomo.travaglini@arm.com                                 bits(newVal, 7,0));
126112605Sgiacomo.travaglini@arm.com
126212605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
126312605Sgiacomo.travaglini@arm.com                return;
126412605Sgiacomo.travaglini@arm.com            }
126512605Sgiacomo.travaglini@arm.com          // TLB Invalidate All, Non-Secure Non-Hyp
126610037SARM gem5 Developers          case MISCREG_TLBIALLNSNH:
126712605Sgiacomo.travaglini@arm.com            {
126812605Sgiacomo.travaglini@arm.com                assert32(tc);
126912605Sgiacomo.travaglini@arm.com
127012605Sgiacomo.travaglini@arm.com                TLBIALLN tlbiOp(EL1, false);
127112605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
127212605Sgiacomo.travaglini@arm.com                return;
127312605Sgiacomo.travaglini@arm.com            }
127412605Sgiacomo.travaglini@arm.com          // TLB Invalidate All, Non-Secure Non-Hyp, Inner Shareable
127510037SARM gem5 Developers          case MISCREG_TLBIALLNSNHIS:
127612605Sgiacomo.travaglini@arm.com            {
127712605Sgiacomo.travaglini@arm.com                assert32(tc);
127812605Sgiacomo.travaglini@arm.com
127912605Sgiacomo.travaglini@arm.com                TLBIALLN tlbiOp(EL1, false);
128012605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
128112605Sgiacomo.travaglini@arm.com                return;
128212605Sgiacomo.travaglini@arm.com            }
128312605Sgiacomo.travaglini@arm.com          // TLB Invalidate All, Hyp mode
128410037SARM gem5 Developers          case MISCREG_TLBIALLH:
128512605Sgiacomo.travaglini@arm.com            {
128612605Sgiacomo.travaglini@arm.com                assert32(tc);
128712605Sgiacomo.travaglini@arm.com
128812605Sgiacomo.travaglini@arm.com                TLBIALLN tlbiOp(EL1, true);
128912605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
129012605Sgiacomo.travaglini@arm.com                return;
129112605Sgiacomo.travaglini@arm.com            }
129212605Sgiacomo.travaglini@arm.com          // TLB Invalidate All, Hyp mode, Inner Shareable
129310037SARM gem5 Developers          case MISCREG_TLBIALLHIS:
129412605Sgiacomo.travaglini@arm.com            {
129512605Sgiacomo.travaglini@arm.com                assert32(tc);
129612605Sgiacomo.travaglini@arm.com
129712605Sgiacomo.travaglini@arm.com                TLBIALLN tlbiOp(EL1, true);
129812605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
129912605Sgiacomo.travaglini@arm.com                return;
130012605Sgiacomo.travaglini@arm.com            }
130112605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate All, EL3
130212605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_ALLE3:
130312605Sgiacomo.travaglini@arm.com            {
130412605Sgiacomo.travaglini@arm.com                assert64(tc);
130512605Sgiacomo.travaglini@arm.com
130612605Sgiacomo.travaglini@arm.com                TLBIALL tlbiOp(EL3, true);
130712605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
130812605Sgiacomo.travaglini@arm.com                return;
130912605Sgiacomo.travaglini@arm.com            }
131012605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate All, EL3, Inner Shareable
131110037SARM gem5 Developers          case MISCREG_TLBI_ALLE3IS:
131212605Sgiacomo.travaglini@arm.com            {
131312605Sgiacomo.travaglini@arm.com                assert64(tc);
131412605Sgiacomo.travaglini@arm.com
131512605Sgiacomo.travaglini@arm.com                TLBIALL tlbiOp(EL3, true);
131612605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
131712605Sgiacomo.travaglini@arm.com                return;
131812605Sgiacomo.travaglini@arm.com            }
131910037SARM gem5 Developers          // @todo: uncomment this to enable Virtualization
132010037SARM gem5 Developers          // case MISCREG_TLBI_ALLE2IS:
132110037SARM gem5 Developers          // case MISCREG_TLBI_ALLE2:
132212605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate All, EL1
132310037SARM gem5 Developers          case MISCREG_TLBI_ALLE1:
132410037SARM gem5 Developers          case MISCREG_TLBI_VMALLE1:
132510037SARM gem5 Developers          case MISCREG_TLBI_VMALLS12E1:
132610037SARM gem5 Developers            // @todo: handle VMID and stage 2 to enable Virtualization
132712605Sgiacomo.travaglini@arm.com            {
132812605Sgiacomo.travaglini@arm.com                assert64(tc);
132912605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
133012605Sgiacomo.travaglini@arm.com
133112605Sgiacomo.travaglini@arm.com                TLBIALL tlbiOp(EL1, haveSecurity && !scr.ns);
133212605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
133312605Sgiacomo.travaglini@arm.com                return;
133412605Sgiacomo.travaglini@arm.com            }
133512605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate All, EL1, Inner Shareable
133612605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_ALLE1IS:
133712605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VMALLE1IS:
133812605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VMALLS12E1IS:
133912605Sgiacomo.travaglini@arm.com            // @todo: handle VMID and stage 2 to enable Virtualization
134012605Sgiacomo.travaglini@arm.com            {
134112605Sgiacomo.travaglini@arm.com                assert64(tc);
134212605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
134312605Sgiacomo.travaglini@arm.com
134412605Sgiacomo.travaglini@arm.com                TLBIALL tlbiOp(EL1, haveSecurity && !scr.ns);
134512605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
134612605Sgiacomo.travaglini@arm.com                return;
134712605Sgiacomo.travaglini@arm.com            }
134812605Sgiacomo.travaglini@arm.com          // VAEx(IS) and VALEx(IS) are the same because TLBs
134912605Sgiacomo.travaglini@arm.com          // only store entries
135010037SARM gem5 Developers          // from the last level of translation table walks
135110037SARM gem5 Developers          // @todo: handle VMID to enable Virtualization
135212605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate by VA, EL3
135312605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VAE3_Xt:
135412605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VALE3_Xt:
135512605Sgiacomo.travaglini@arm.com            {
135612605Sgiacomo.travaglini@arm.com                assert64(tc);
135712605Sgiacomo.travaglini@arm.com
135812605Sgiacomo.travaglini@arm.com                TLBIMVA tlbiOp(EL3, true,
135912605Sgiacomo.travaglini@arm.com                               static_cast<Addr>(bits(newVal, 43, 0)) << 12,
136012605Sgiacomo.travaglini@arm.com                               0xbeef);
136112605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
136212605Sgiacomo.travaglini@arm.com                return;
136312605Sgiacomo.travaglini@arm.com            }
136412605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate by VA, EL3, Inner Shareable
136510037SARM gem5 Developers          case MISCREG_TLBI_VAE3IS_Xt:
136610037SARM gem5 Developers          case MISCREG_TLBI_VALE3IS_Xt:
136712605Sgiacomo.travaglini@arm.com            {
136812605Sgiacomo.travaglini@arm.com                assert64(tc);
136912605Sgiacomo.travaglini@arm.com
137012605Sgiacomo.travaglini@arm.com                TLBIMVA tlbiOp(EL3, true,
137112605Sgiacomo.travaglini@arm.com                               static_cast<Addr>(bits(newVal, 43, 0)) << 12,
137212605Sgiacomo.travaglini@arm.com                               0xbeef);
137312605Sgiacomo.travaglini@arm.com
137412605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
137512605Sgiacomo.travaglini@arm.com                return;
137612605Sgiacomo.travaglini@arm.com            }
137712605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate by VA, EL2
137812605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VAE2_Xt:
137912605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VALE2_Xt:
138012605Sgiacomo.travaglini@arm.com            {
138112605Sgiacomo.travaglini@arm.com                assert64(tc);
138212605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
138312605Sgiacomo.travaglini@arm.com
138412605Sgiacomo.travaglini@arm.com                TLBIMVA tlbiOp(EL2, haveSecurity && !scr.ns,
138512605Sgiacomo.travaglini@arm.com                               static_cast<Addr>(bits(newVal, 43, 0)) << 12,
138612605Sgiacomo.travaglini@arm.com                               0xbeef);
138712605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
138812605Sgiacomo.travaglini@arm.com                return;
138912605Sgiacomo.travaglini@arm.com            }
139012605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate by VA, EL2, Inner Shareable
139110037SARM gem5 Developers          case MISCREG_TLBI_VAE2IS_Xt:
139210037SARM gem5 Developers          case MISCREG_TLBI_VALE2IS_Xt:
139312605Sgiacomo.travaglini@arm.com            {
139412605Sgiacomo.travaglini@arm.com                assert64(tc);
139512605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
139612605Sgiacomo.travaglini@arm.com
139712605Sgiacomo.travaglini@arm.com                TLBIMVA tlbiOp(EL2, haveSecurity && !scr.ns,
139812605Sgiacomo.travaglini@arm.com                               static_cast<Addr>(bits(newVal, 43, 0)) << 12,
139912605Sgiacomo.travaglini@arm.com                               0xbeef);
140012605Sgiacomo.travaglini@arm.com
140112605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
140212605Sgiacomo.travaglini@arm.com                return;
140312605Sgiacomo.travaglini@arm.com            }
140412605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate by VA, EL1
140512605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VAE1_Xt:
140612605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VALE1_Xt:
140712605Sgiacomo.travaglini@arm.com            {
140812605Sgiacomo.travaglini@arm.com                assert64(tc);
140912605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
141012605Sgiacomo.travaglini@arm.com                auto asid = haveLargeAsid64 ? bits(newVal, 63, 48) :
141112605Sgiacomo.travaglini@arm.com                                              bits(newVal, 55, 48);
141212605Sgiacomo.travaglini@arm.com
141312605Sgiacomo.travaglini@arm.com                TLBIMVA tlbiOp(EL1, haveSecurity && !scr.ns,
141412605Sgiacomo.travaglini@arm.com                               static_cast<Addr>(bits(newVal, 43, 0)) << 12,
141512605Sgiacomo.travaglini@arm.com                               asid);
141612605Sgiacomo.travaglini@arm.com
141712605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
141812605Sgiacomo.travaglini@arm.com                return;
141912605Sgiacomo.travaglini@arm.com            }
142012605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate by VA, EL1, Inner Shareable
142110037SARM gem5 Developers          case MISCREG_TLBI_VAE1IS_Xt:
142210037SARM gem5 Developers          case MISCREG_TLBI_VALE1IS_Xt:
142312605Sgiacomo.travaglini@arm.com            {
142412605Sgiacomo.travaglini@arm.com                assert64(tc);
142512605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
142612605Sgiacomo.travaglini@arm.com                auto asid = haveLargeAsid64 ? bits(newVal, 63, 48) :
142712605Sgiacomo.travaglini@arm.com                                              bits(newVal, 55, 48);
142812605Sgiacomo.travaglini@arm.com
142912605Sgiacomo.travaglini@arm.com                TLBIMVA tlbiOp(EL1, haveSecurity && !scr.ns,
143012605Sgiacomo.travaglini@arm.com                               static_cast<Addr>(bits(newVal, 43, 0)) << 12,
143112605Sgiacomo.travaglini@arm.com                               asid);
143212605Sgiacomo.travaglini@arm.com
143312605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
143412605Sgiacomo.travaglini@arm.com                return;
143512605Sgiacomo.travaglini@arm.com            }
143612605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate by ASID, EL1
143710037SARM gem5 Developers          // @todo: handle VMID to enable Virtualization
143812605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_ASIDE1_Xt:
143912605Sgiacomo.travaglini@arm.com            {
144012605Sgiacomo.travaglini@arm.com                assert64(tc);
144112605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
144212605Sgiacomo.travaglini@arm.com                auto asid = haveLargeAsid64 ? bits(newVal, 63, 48) :
144312605Sgiacomo.travaglini@arm.com                                              bits(newVal, 55, 48);
144412605Sgiacomo.travaglini@arm.com
144512605Sgiacomo.travaglini@arm.com                TLBIASID tlbiOp(EL1, haveSecurity && !scr.ns, asid);
144612605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
144712605Sgiacomo.travaglini@arm.com                return;
144812605Sgiacomo.travaglini@arm.com            }
144912605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate by ASID, EL1, Inner Shareable
145010037SARM gem5 Developers          case MISCREG_TLBI_ASIDE1IS_Xt:
145112605Sgiacomo.travaglini@arm.com            {
145212605Sgiacomo.travaglini@arm.com                assert64(tc);
145312605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
145412605Sgiacomo.travaglini@arm.com                auto asid = haveLargeAsid64 ? bits(newVal, 63, 48) :
145512605Sgiacomo.travaglini@arm.com                                              bits(newVal, 55, 48);
145612605Sgiacomo.travaglini@arm.com
145712605Sgiacomo.travaglini@arm.com                TLBIASID tlbiOp(EL1, haveSecurity && !scr.ns, asid);
145812605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
145912605Sgiacomo.travaglini@arm.com                return;
146012605Sgiacomo.travaglini@arm.com            }
146110037SARM gem5 Developers          // VAAE1(IS) and VAALE1(IS) are the same because TLBs only store
146210037SARM gem5 Developers          // entries from the last level of translation table walks
146312605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate by VA, All ASID, EL1
146412605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VAAE1_Xt:
146512605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_VAALE1_Xt:
146612605Sgiacomo.travaglini@arm.com            {
146712605Sgiacomo.travaglini@arm.com                assert64(tc);
146812605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
146912605Sgiacomo.travaglini@arm.com
147012605Sgiacomo.travaglini@arm.com                TLBIMVAA tlbiOp(EL1, haveSecurity && !scr.ns,
147112605Sgiacomo.travaglini@arm.com                    static_cast<Addr>(bits(newVal, 43, 0)) << 12, false);
147212605Sgiacomo.travaglini@arm.com
147312605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
147412605Sgiacomo.travaglini@arm.com                return;
147512605Sgiacomo.travaglini@arm.com            }
147612605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate by VA, All ASID, EL1, Inner Shareable
147710037SARM gem5 Developers          case MISCREG_TLBI_VAAE1IS_Xt:
147810037SARM gem5 Developers          case MISCREG_TLBI_VAALE1IS_Xt:
147912605Sgiacomo.travaglini@arm.com            {
148012605Sgiacomo.travaglini@arm.com                assert64(tc);
148112605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
148212605Sgiacomo.travaglini@arm.com
148312605Sgiacomo.travaglini@arm.com                TLBIMVAA tlbiOp(EL1, haveSecurity && !scr.ns,
148412605Sgiacomo.travaglini@arm.com                    static_cast<Addr>(bits(newVal, 43, 0)) << 12, false);
148512605Sgiacomo.travaglini@arm.com
148612605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
148712605Sgiacomo.travaglini@arm.com                return;
148812605Sgiacomo.travaglini@arm.com            }
148912605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate by Intermediate Physical Address,
149012605Sgiacomo.travaglini@arm.com          // Stage 2, EL1
149112605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_IPAS2E1_Xt:
149212605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_IPAS2LE1_Xt:
149312605Sgiacomo.travaglini@arm.com            {
149412605Sgiacomo.travaglini@arm.com                assert64(tc);
149512605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
149612605Sgiacomo.travaglini@arm.com
149712605Sgiacomo.travaglini@arm.com                TLBIIPA tlbiOp(EL1, haveSecurity && !scr.ns,
149812605Sgiacomo.travaglini@arm.com                               static_cast<Addr>(bits(newVal, 35, 0)) << 12);
149912605Sgiacomo.travaglini@arm.com
150012605Sgiacomo.travaglini@arm.com                tlbiOp(tc);
150112605Sgiacomo.travaglini@arm.com                return;
150212605Sgiacomo.travaglini@arm.com            }
150312605Sgiacomo.travaglini@arm.com          // AArch64 TLB Invalidate by Intermediate Physical Address,
150412605Sgiacomo.travaglini@arm.com          // Stage 2, EL1, Inner Shareable
150512605Sgiacomo.travaglini@arm.com          case MISCREG_TLBI_IPAS2E1IS_Xt:
150610037SARM gem5 Developers          case MISCREG_TLBI_IPAS2LE1IS_Xt:
150712605Sgiacomo.travaglini@arm.com            {
150812605Sgiacomo.travaglini@arm.com                assert64(tc);
150912605Sgiacomo.travaglini@arm.com                scr = readMiscReg(MISCREG_SCR, tc);
151012605Sgiacomo.travaglini@arm.com
151112605Sgiacomo.travaglini@arm.com                TLBIIPA tlbiOp(EL1, haveSecurity && !scr.ns,
151212605Sgiacomo.travaglini@arm.com                               static_cast<Addr>(bits(newVal, 35, 0)) << 12);
151312605Sgiacomo.travaglini@arm.com
151412605Sgiacomo.travaglini@arm.com                tlbiOp.broadcast(tc);
151512605Sgiacomo.travaglini@arm.com                return;
151612605Sgiacomo.travaglini@arm.com            }
15177583SAli.Saidi@arm.com          case MISCREG_ACTLR:
15187583SAli.Saidi@arm.com            warn("Not doing anything for write of miscreg ACTLR\n");
15197583SAli.Saidi@arm.com            break;
152010461SAndreas.Sandberg@ARM.com
152110461SAndreas.Sandberg@ARM.com          case MISCREG_PMXEVTYPER_PMCCFILTR:
152210461SAndreas.Sandberg@ARM.com          case MISCREG_PMINTENSET_EL1 ... MISCREG_PMOVSSET_EL0:
152310461SAndreas.Sandberg@ARM.com          case MISCREG_PMEVCNTR0_EL0 ... MISCREG_PMEVTYPER5_EL0:
152410461SAndreas.Sandberg@ARM.com          case MISCREG_PMCR ... MISCREG_PMOVSSET:
152510461SAndreas.Sandberg@ARM.com            pmu->setMiscReg(misc_reg, newVal);
15267583SAli.Saidi@arm.com            break;
152710461SAndreas.Sandberg@ARM.com
152810461SAndreas.Sandberg@ARM.com
152910037SARM gem5 Developers          case MISCREG_HSTR: // TJDBX, now redifined to be RES0
153010037SARM gem5 Developers            {
153110037SARM gem5 Developers                HSTR hstrMask = 0;
153210037SARM gem5 Developers                hstrMask.tjdbx = 1;
153310037SARM gem5 Developers                newVal &= ~((uint32_t) hstrMask);
153410037SARM gem5 Developers                break;
153510037SARM gem5 Developers            }
153610037SARM gem5 Developers          case MISCREG_HCPTR:
153710037SARM gem5 Developers            {
153810037SARM gem5 Developers                // If a CP bit in NSACR is 0 then the corresponding bit in
153910037SARM gem5 Developers                // HCPTR is RAO/WI. Same applies to NSASEDIS
154010037SARM gem5 Developers                secure_lookup = haveSecurity &&
154110037SARM gem5 Developers                    inSecureState(readMiscRegNoEffect(MISCREG_SCR),
154210037SARM gem5 Developers                                  readMiscRegNoEffect(MISCREG_CPSR));
154310037SARM gem5 Developers                if (!secure_lookup) {
154410037SARM gem5 Developers                    MiscReg oldValue = readMiscRegNoEffect(MISCREG_HCPTR);
154510037SARM gem5 Developers                    MiscReg mask = (readMiscRegNoEffect(MISCREG_NSACR) ^ 0x7FFF) & 0xBFFF;
154610037SARM gem5 Developers                    newVal = (newVal & ~mask) | (oldValue & mask);
154710037SARM gem5 Developers                }
154810037SARM gem5 Developers                break;
154910037SARM gem5 Developers            }
155010037SARM gem5 Developers          case MISCREG_HDFAR: // alias for secure DFAR
155110037SARM gem5 Developers            misc_reg = MISCREG_DFAR_S;
155210037SARM gem5 Developers            break;
155310037SARM gem5 Developers          case MISCREG_HIFAR: // alias for secure IFAR
155410037SARM gem5 Developers            misc_reg = MISCREG_IFAR_S;
155510037SARM gem5 Developers            break;
155610037SARM gem5 Developers          case MISCREG_ATS1CPR:
155710037SARM gem5 Developers          case MISCREG_ATS1CPW:
155810037SARM gem5 Developers          case MISCREG_ATS1CUR:
155910037SARM gem5 Developers          case MISCREG_ATS1CUW:
156010037SARM gem5 Developers          case MISCREG_ATS12NSOPR:
156110037SARM gem5 Developers          case MISCREG_ATS12NSOPW:
156210037SARM gem5 Developers          case MISCREG_ATS12NSOUR:
156310037SARM gem5 Developers          case MISCREG_ATS12NSOUW:
156410037SARM gem5 Developers          case MISCREG_ATS1HR:
156510037SARM gem5 Developers          case MISCREG_ATS1HW:
15667436Sdam.sunwoo@arm.com            {
156711608Snikos.nikoleris@arm.com              Request::Flags flags = 0;
156810037SARM gem5 Developers              BaseTLB::Mode mode = BaseTLB::Read;
156910037SARM gem5 Developers              TLB::ArmTranslationType tranType = TLB::NormalTran;
15707436Sdam.sunwoo@arm.com              Fault fault;
15717436Sdam.sunwoo@arm.com              switch(misc_reg) {
157210037SARM gem5 Developers                case MISCREG_ATS1CPR:
157310037SARM gem5 Developers                  flags    = TLB::MustBeOne;
157410037SARM gem5 Developers                  tranType = TLB::S1CTran;
157510037SARM gem5 Developers                  mode     = BaseTLB::Read;
157610037SARM gem5 Developers                  break;
157710037SARM gem5 Developers                case MISCREG_ATS1CPW:
157810037SARM gem5 Developers                  flags    = TLB::MustBeOne;
157910037SARM gem5 Developers                  tranType = TLB::S1CTran;
158010037SARM gem5 Developers                  mode     = BaseTLB::Write;
158110037SARM gem5 Developers                  break;
158210037SARM gem5 Developers                case MISCREG_ATS1CUR:
158310037SARM gem5 Developers                  flags    = TLB::MustBeOne | TLB::UserMode;
158410037SARM gem5 Developers                  tranType = TLB::S1CTran;
158510037SARM gem5 Developers                  mode     = BaseTLB::Read;
158610037SARM gem5 Developers                  break;
158710037SARM gem5 Developers                case MISCREG_ATS1CUW:
158810037SARM gem5 Developers                  flags    = TLB::MustBeOne | TLB::UserMode;
158910037SARM gem5 Developers                  tranType = TLB::S1CTran;
159010037SARM gem5 Developers                  mode     = BaseTLB::Write;
159110037SARM gem5 Developers                  break;
159210037SARM gem5 Developers                case MISCREG_ATS12NSOPR:
159310037SARM gem5 Developers                  if (!haveSecurity)
159410037SARM gem5 Developers                      panic("Security Extensions required for ATS12NSOPR");
159510037SARM gem5 Developers                  flags    = TLB::MustBeOne;
159610037SARM gem5 Developers                  tranType = TLB::S1S2NsTran;
159710037SARM gem5 Developers                  mode     = BaseTLB::Read;
159810037SARM gem5 Developers                  break;
159910037SARM gem5 Developers                case MISCREG_ATS12NSOPW:
160010037SARM gem5 Developers                  if (!haveSecurity)
160110037SARM gem5 Developers                      panic("Security Extensions required for ATS12NSOPW");
160210037SARM gem5 Developers                  flags    = TLB::MustBeOne;
160310037SARM gem5 Developers                  tranType = TLB::S1S2NsTran;
160410037SARM gem5 Developers                  mode     = BaseTLB::Write;
160510037SARM gem5 Developers                  break;
160610037SARM gem5 Developers                case MISCREG_ATS12NSOUR:
160710037SARM gem5 Developers                  if (!haveSecurity)
160810037SARM gem5 Developers                      panic("Security Extensions required for ATS12NSOUR");
160910037SARM gem5 Developers                  flags    = TLB::MustBeOne | TLB::UserMode;
161010037SARM gem5 Developers                  tranType = TLB::S1S2NsTran;
161110037SARM gem5 Developers                  mode     = BaseTLB::Read;
161210037SARM gem5 Developers                  break;
161310037SARM gem5 Developers                case MISCREG_ATS12NSOUW:
161410037SARM gem5 Developers                  if (!haveSecurity)
161510037SARM gem5 Developers                      panic("Security Extensions required for ATS12NSOUW");
161610037SARM gem5 Developers                  flags    = TLB::MustBeOne | TLB::UserMode;
161710037SARM gem5 Developers                  tranType = TLB::S1S2NsTran;
161810037SARM gem5 Developers                  mode     = BaseTLB::Write;
161910037SARM gem5 Developers                  break;
162010037SARM gem5 Developers                case MISCREG_ATS1HR: // only really useful from secure mode.
162110037SARM gem5 Developers                  flags    = TLB::MustBeOne;
162210037SARM gem5 Developers                  tranType = TLB::HypMode;
162310037SARM gem5 Developers                  mode     = BaseTLB::Read;
162410037SARM gem5 Developers                  break;
162510037SARM gem5 Developers                case MISCREG_ATS1HW:
162610037SARM gem5 Developers                  flags    = TLB::MustBeOne;
162710037SARM gem5 Developers                  tranType = TLB::HypMode;
162810037SARM gem5 Developers                  mode     = BaseTLB::Write;
162910037SARM gem5 Developers                  break;
16307436Sdam.sunwoo@arm.com              }
163110037SARM gem5 Developers              // If we're in timing mode then doing the translation in
163210037SARM gem5 Developers              // functional mode then we're slightly distorting performance
163310037SARM gem5 Developers              // results obtained from simulations. The translation should be
163410037SARM gem5 Developers              // done in the same mode the core is running in. NOTE: This
163510037SARM gem5 Developers              // can't be an atomic translation because that causes problems
163610037SARM gem5 Developers              // with unexpected atomic snoop requests.
163710037SARM gem5 Developers              warn("Translating via MISCREG(%d) in functional mode! Fix Me!\n", misc_reg);
163812749Sgiacomo.travaglini@arm.com
163912749Sgiacomo.travaglini@arm.com              auto req = std::make_shared<Request>(
164012749Sgiacomo.travaglini@arm.com                  0, val, 0, flags,  Request::funcMasterId,
164112749Sgiacomo.travaglini@arm.com                  tc->pcState().pc(), tc->contextId());
164212749Sgiacomo.travaglini@arm.com
164312406Sgabeblack@google.com              fault = getDTBPtr(tc)->translateFunctional(
164412749Sgiacomo.travaglini@arm.com                      req, tc, mode, tranType);
164512749Sgiacomo.travaglini@arm.com
164610037SARM gem5 Developers              TTBCR ttbcr = readMiscRegNoEffect(MISCREG_TTBCR);
164710037SARM gem5 Developers              HCR   hcr   = readMiscRegNoEffect(MISCREG_HCR);
164810037SARM gem5 Developers
164910037SARM gem5 Developers              MiscReg newVal;
16507436Sdam.sunwoo@arm.com              if (fault == NoFault) {
165112749Sgiacomo.travaglini@arm.com                  Addr paddr = req->getPaddr();
165210037SARM gem5 Developers                  if (haveLPAE && (ttbcr.eae || tranType & TLB::HypMode ||
165310037SARM gem5 Developers                     ((tranType & TLB::S1S2NsTran) && hcr.vm) )) {
165410037SARM gem5 Developers                      newVal = (paddr & mask(39, 12)) |
165512406Sgabeblack@google.com                               (getDTBPtr(tc)->getAttr());
165610037SARM gem5 Developers                  } else {
165710037SARM gem5 Developers                      newVal = (paddr & 0xfffff000) |
165812406Sgabeblack@google.com                               (getDTBPtr(tc)->getAttr());
165910037SARM gem5 Developers                  }
16607436Sdam.sunwoo@arm.com                  DPRINTF(MiscRegs,
16617436Sdam.sunwoo@arm.com                          "MISCREG: Translated addr 0x%08x: PAR: 0x%08x\n",
166210037SARM gem5 Developers                          val, newVal);
166310037SARM gem5 Developers              } else {
166412524Sgiacomo.travaglini@arm.com                  ArmFault *armFault = static_cast<ArmFault *>(fault.get());
166512570Sgiacomo.travaglini@arm.com                  armFault->update(tc);
166610037SARM gem5 Developers                  // Set fault bit and FSR
166710037SARM gem5 Developers                  FSR fsr = armFault->getFsr(tc);
166810037SARM gem5 Developers
166910037SARM gem5 Developers                  newVal = ((fsr >> 9) & 1) << 11;
167010037SARM gem5 Developers                  if (newVal) {
167110037SARM gem5 Developers                    // LPAE - rearange fault status
167210037SARM gem5 Developers                    newVal |= ((fsr >>  0) & 0x3f) << 1;
167310037SARM gem5 Developers                  } else {
167410037SARM gem5 Developers                    // VMSA - rearange fault status
167510037SARM gem5 Developers                    newVal |= ((fsr >>  0) & 0xf) << 1;
167610037SARM gem5 Developers                    newVal |= ((fsr >> 10) & 0x1) << 5;
167710037SARM gem5 Developers                    newVal |= ((fsr >> 12) & 0x1) << 6;
167810037SARM gem5 Developers                  }
167910037SARM gem5 Developers                  newVal |= 0x1; // F bit
168010037SARM gem5 Developers                  newVal |= ((armFault->iss() >> 7) & 0x1) << 8;
168110037SARM gem5 Developers                  newVal |= armFault->isStage2() ? 0x200 : 0;
168210037SARM gem5 Developers                  DPRINTF(MiscRegs,
168310037SARM gem5 Developers                          "MISCREG: Translated addr 0x%08x fault fsr %#x: PAR: 0x%08x\n",
168410037SARM gem5 Developers                          val, fsr, newVal);
16857436Sdam.sunwoo@arm.com              }
168610037SARM gem5 Developers              setMiscRegNoEffect(MISCREG_PAR, newVal);
16877436Sdam.sunwoo@arm.com              return;
16887436Sdam.sunwoo@arm.com            }
168910037SARM gem5 Developers          case MISCREG_TTBCR:
169010037SARM gem5 Developers            {
169110037SARM gem5 Developers                TTBCR ttbcr = readMiscRegNoEffect(MISCREG_TTBCR);
169210037SARM gem5 Developers                const uint32_t ones = (uint32_t)(-1);
169310037SARM gem5 Developers                TTBCR ttbcrMask = 0;
169410037SARM gem5 Developers                TTBCR ttbcrNew = newVal;
169510037SARM gem5 Developers
169610037SARM gem5 Developers                // ARM DDI 0406C.b, ARMv7-32
169710037SARM gem5 Developers                ttbcrMask.n = ones; // T0SZ
169810037SARM gem5 Developers                if (haveSecurity) {
169910037SARM gem5 Developers                    ttbcrMask.pd0 = ones;
170010037SARM gem5 Developers                    ttbcrMask.pd1 = ones;
170110037SARM gem5 Developers                }
170210037SARM gem5 Developers                ttbcrMask.epd0 = ones;
170310037SARM gem5 Developers                ttbcrMask.irgn0 = ones;
170410037SARM gem5 Developers                ttbcrMask.orgn0 = ones;
170510037SARM gem5 Developers                ttbcrMask.sh0 = ones;
170610037SARM gem5 Developers                ttbcrMask.ps = ones; // T1SZ
170710037SARM gem5 Developers                ttbcrMask.a1 = ones;
170810037SARM gem5 Developers                ttbcrMask.epd1 = ones;
170910037SARM gem5 Developers                ttbcrMask.irgn1 = ones;
171010037SARM gem5 Developers                ttbcrMask.orgn1 = ones;
171110037SARM gem5 Developers                ttbcrMask.sh1 = ones;
171210037SARM gem5 Developers                if (haveLPAE)
171310037SARM gem5 Developers                    ttbcrMask.eae = ones;
171410037SARM gem5 Developers
171510037SARM gem5 Developers                if (haveLPAE && ttbcrNew.eae) {
171610037SARM gem5 Developers                    newVal = newVal & ttbcrMask;
171710037SARM gem5 Developers                } else {
171810037SARM gem5 Developers                    newVal = (newVal & ttbcrMask) | (ttbcr & (~ttbcrMask));
171910037SARM gem5 Developers                }
172012666Sgiacomo.travaglini@arm.com                // Invalidate TLB MiscReg
172112666Sgiacomo.travaglini@arm.com                getITBPtr(tc)->invalidateMiscReg();
172212666Sgiacomo.travaglini@arm.com                getDTBPtr(tc)->invalidateMiscReg();
172312666Sgiacomo.travaglini@arm.com                break;
172410037SARM gem5 Developers            }
172510037SARM gem5 Developers          case MISCREG_TTBR0:
172610037SARM gem5 Developers          case MISCREG_TTBR1:
172710037SARM gem5 Developers            {
172810037SARM gem5 Developers                TTBCR ttbcr = readMiscRegNoEffect(MISCREG_TTBCR);
172910037SARM gem5 Developers                if (haveLPAE) {
173010037SARM gem5 Developers                    if (ttbcr.eae) {
173110037SARM gem5 Developers                        // ARMv7 bit 63-56, 47-40 reserved, UNK/SBZP
173210037SARM gem5 Developers                        // ARMv8 AArch32 bit 63-56 only
173310037SARM gem5 Developers                        uint64_t ttbrMask = mask(63,56) | mask(47,40);
173410037SARM gem5 Developers                        newVal = (newVal & (~ttbrMask));
173510037SARM gem5 Developers                    }
173610037SARM gem5 Developers                }
173712666Sgiacomo.travaglini@arm.com                // Invalidate TLB MiscReg
173812406Sgabeblack@google.com                getITBPtr(tc)->invalidateMiscReg();
173912406Sgabeblack@google.com                getDTBPtr(tc)->invalidateMiscReg();
174012666Sgiacomo.travaglini@arm.com                break;
174110508SAli.Saidi@ARM.com            }
174212666Sgiacomo.travaglini@arm.com          case MISCREG_SCTLR_EL1:
17437749SAli.Saidi@ARM.com          case MISCREG_CONTEXTIDR:
17447749SAli.Saidi@ARM.com          case MISCREG_PRRR:
17457749SAli.Saidi@ARM.com          case MISCREG_NMRR:
174610037SARM gem5 Developers          case MISCREG_MAIR0:
174710037SARM gem5 Developers          case MISCREG_MAIR1:
17487749SAli.Saidi@ARM.com          case MISCREG_DACR:
174910037SARM gem5 Developers          case MISCREG_VTTBR:
175010037SARM gem5 Developers          case MISCREG_SCR_EL3:
175111575SDylan.Johnson@ARM.com          case MISCREG_HCR_EL2:
175210037SARM gem5 Developers          case MISCREG_TCR_EL1:
175310037SARM gem5 Developers          case MISCREG_TCR_EL2:
175410037SARM gem5 Developers          case MISCREG_TCR_EL3:
175510508SAli.Saidi@ARM.com          case MISCREG_SCTLR_EL2:
175610508SAli.Saidi@ARM.com          case MISCREG_SCTLR_EL3:
175711573SDylan.Johnson@ARM.com          case MISCREG_HSCTLR:
175810037SARM gem5 Developers          case MISCREG_TTBR0_EL1:
175910037SARM gem5 Developers          case MISCREG_TTBR1_EL1:
176010037SARM gem5 Developers          case MISCREG_TTBR0_EL2:
176112675Sgiacomo.travaglini@arm.com          case MISCREG_TTBR1_EL2:
176210037SARM gem5 Developers          case MISCREG_TTBR0_EL3:
176312406Sgabeblack@google.com            getITBPtr(tc)->invalidateMiscReg();
176412406Sgabeblack@google.com            getDTBPtr(tc)->invalidateMiscReg();
17657749SAli.Saidi@ARM.com            break;
176610037SARM gem5 Developers          case MISCREG_NZCV:
176710037SARM gem5 Developers            {
176810037SARM gem5 Developers                CPSR cpsr = val;
176910037SARM gem5 Developers
177010338SCurtis.Dunham@arm.com                tc->setCCReg(CCREG_NZ, cpsr.nz);
177110338SCurtis.Dunham@arm.com                tc->setCCReg(CCREG_C,  cpsr.c);
177210338SCurtis.Dunham@arm.com                tc->setCCReg(CCREG_V,  cpsr.v);
177310037SARM gem5 Developers            }
177410037SARM gem5 Developers            break;
177510037SARM gem5 Developers          case MISCREG_DAIF:
177610037SARM gem5 Developers            {
177710037SARM gem5 Developers                CPSR cpsr = miscRegs[MISCREG_CPSR];
177810037SARM gem5 Developers                cpsr.daif = (uint8_t) ((CPSR) newVal).daif;
177910037SARM gem5 Developers                newVal = cpsr;
178010037SARM gem5 Developers                misc_reg = MISCREG_CPSR;
178110037SARM gem5 Developers            }
178210037SARM gem5 Developers            break;
178310037SARM gem5 Developers          case MISCREG_SP_EL0:
178410037SARM gem5 Developers            tc->setIntReg(INTREG_SP0, newVal);
178510037SARM gem5 Developers            break;
178610037SARM gem5 Developers          case MISCREG_SP_EL1:
178710037SARM gem5 Developers            tc->setIntReg(INTREG_SP1, newVal);
178810037SARM gem5 Developers            break;
178910037SARM gem5 Developers          case MISCREG_SP_EL2:
179010037SARM gem5 Developers            tc->setIntReg(INTREG_SP2, newVal);
179110037SARM gem5 Developers            break;
179210037SARM gem5 Developers          case MISCREG_SPSEL:
179310037SARM gem5 Developers            {
179410037SARM gem5 Developers                CPSR cpsr = miscRegs[MISCREG_CPSR];
179510037SARM gem5 Developers                cpsr.sp = (uint8_t) ((CPSR) newVal).sp;
179610037SARM gem5 Developers                newVal = cpsr;
179710037SARM gem5 Developers                misc_reg = MISCREG_CPSR;
179810037SARM gem5 Developers            }
179910037SARM gem5 Developers            break;
180010037SARM gem5 Developers          case MISCREG_CURRENTEL:
180110037SARM gem5 Developers            {
180210037SARM gem5 Developers                CPSR cpsr = miscRegs[MISCREG_CPSR];
180310037SARM gem5 Developers                cpsr.el = (uint8_t) ((CPSR) newVal).el;
180410037SARM gem5 Developers                newVal = cpsr;
180510037SARM gem5 Developers                misc_reg = MISCREG_CPSR;
180610037SARM gem5 Developers            }
180710037SARM gem5 Developers            break;
180810037SARM gem5 Developers          case MISCREG_AT_S1E1R_Xt:
180910037SARM gem5 Developers          case MISCREG_AT_S1E1W_Xt:
181010037SARM gem5 Developers          case MISCREG_AT_S1E0R_Xt:
181110037SARM gem5 Developers          case MISCREG_AT_S1E0W_Xt:
181210037SARM gem5 Developers          case MISCREG_AT_S1E2R_Xt:
181310037SARM gem5 Developers          case MISCREG_AT_S1E2W_Xt:
181410037SARM gem5 Developers          case MISCREG_AT_S12E1R_Xt:
181510037SARM gem5 Developers          case MISCREG_AT_S12E1W_Xt:
181610037SARM gem5 Developers          case MISCREG_AT_S12E0R_Xt:
181710037SARM gem5 Developers          case MISCREG_AT_S12E0W_Xt:
181810037SARM gem5 Developers          case MISCREG_AT_S1E3R_Xt:
181910037SARM gem5 Developers          case MISCREG_AT_S1E3W_Xt:
182010037SARM gem5 Developers            {
182112749Sgiacomo.travaglini@arm.com                RequestPtr req = std::make_shared<Request>();
182211608Snikos.nikoleris@arm.com                Request::Flags flags = 0;
182310037SARM gem5 Developers                BaseTLB::Mode mode = BaseTLB::Read;
182410037SARM gem5 Developers                TLB::ArmTranslationType tranType = TLB::NormalTran;
182510037SARM gem5 Developers                Fault fault;
182610037SARM gem5 Developers                switch(misc_reg) {
182710037SARM gem5 Developers                  case MISCREG_AT_S1E1R_Xt:
182810037SARM gem5 Developers                    flags    = TLB::MustBeOne;
182911577SDylan.Johnson@ARM.com                    tranType = TLB::S1E1Tran;
183010037SARM gem5 Developers                    mode     = BaseTLB::Read;
183110037SARM gem5 Developers                    break;
183210037SARM gem5 Developers                  case MISCREG_AT_S1E1W_Xt:
183310037SARM gem5 Developers                    flags    = TLB::MustBeOne;
183411577SDylan.Johnson@ARM.com                    tranType = TLB::S1E1Tran;
183510037SARM gem5 Developers                    mode     = BaseTLB::Write;
183610037SARM gem5 Developers                    break;
183710037SARM gem5 Developers                  case MISCREG_AT_S1E0R_Xt:
183810037SARM gem5 Developers                    flags    = TLB::MustBeOne | TLB::UserMode;
183911577SDylan.Johnson@ARM.com                    tranType = TLB::S1E0Tran;
184010037SARM gem5 Developers                    mode     = BaseTLB::Read;
184110037SARM gem5 Developers                    break;
184210037SARM gem5 Developers                  case MISCREG_AT_S1E0W_Xt:
184310037SARM gem5 Developers                    flags    = TLB::MustBeOne | TLB::UserMode;
184411577SDylan.Johnson@ARM.com                    tranType = TLB::S1E0Tran;
184510037SARM gem5 Developers                    mode     = BaseTLB::Write;
184610037SARM gem5 Developers                    break;
184710037SARM gem5 Developers                  case MISCREG_AT_S1E2R_Xt:
184810037SARM gem5 Developers                    flags    = TLB::MustBeOne;
184911577SDylan.Johnson@ARM.com                    tranType = TLB::S1E2Tran;
185010037SARM gem5 Developers                    mode     = BaseTLB::Read;
185110037SARM gem5 Developers                    break;
185210037SARM gem5 Developers                  case MISCREG_AT_S1E2W_Xt:
185310037SARM gem5 Developers                    flags    = TLB::MustBeOne;
185411577SDylan.Johnson@ARM.com                    tranType = TLB::S1E2Tran;
185510037SARM gem5 Developers                    mode     = BaseTLB::Write;
185610037SARM gem5 Developers                    break;
185710037SARM gem5 Developers                  case MISCREG_AT_S12E0R_Xt:
185810037SARM gem5 Developers                    flags    = TLB::MustBeOne | TLB::UserMode;
185911577SDylan.Johnson@ARM.com                    tranType = TLB::S12E0Tran;
186010037SARM gem5 Developers                    mode     = BaseTLB::Read;
186110037SARM gem5 Developers                    break;
186210037SARM gem5 Developers                  case MISCREG_AT_S12E0W_Xt:
186310037SARM gem5 Developers                    flags    = TLB::MustBeOne | TLB::UserMode;
186411577SDylan.Johnson@ARM.com                    tranType = TLB::S12E0Tran;
186510037SARM gem5 Developers                    mode     = BaseTLB::Write;
186610037SARM gem5 Developers                    break;
186710037SARM gem5 Developers                  case MISCREG_AT_S12E1R_Xt:
186810037SARM gem5 Developers                    flags    = TLB::MustBeOne;
186911577SDylan.Johnson@ARM.com                    tranType = TLB::S12E1Tran;
187010037SARM gem5 Developers                    mode     = BaseTLB::Read;
187110037SARM gem5 Developers                    break;
187210037SARM gem5 Developers                  case MISCREG_AT_S12E1W_Xt:
187310037SARM gem5 Developers                    flags    = TLB::MustBeOne;
187411577SDylan.Johnson@ARM.com                    tranType = TLB::S12E1Tran;
187510037SARM gem5 Developers                    mode     = BaseTLB::Write;
187610037SARM gem5 Developers                    break;
187710037SARM gem5 Developers                  case MISCREG_AT_S1E3R_Xt:
187810037SARM gem5 Developers                    flags    = TLB::MustBeOne;
187911577SDylan.Johnson@ARM.com                    tranType = TLB::S1E3Tran;
188010037SARM gem5 Developers                    mode     = BaseTLB::Read;
188110037SARM gem5 Developers                    break;
188210037SARM gem5 Developers                  case MISCREG_AT_S1E3W_Xt:
188310037SARM gem5 Developers                    flags    = TLB::MustBeOne;
188411577SDylan.Johnson@ARM.com                    tranType = TLB::S1E3Tran;
188510037SARM gem5 Developers                    mode     = BaseTLB::Write;
188610037SARM gem5 Developers                    break;
188710037SARM gem5 Developers                }
188810037SARM gem5 Developers                // If we're in timing mode then doing the translation in
188910037SARM gem5 Developers                // functional mode then we're slightly distorting performance
189010037SARM gem5 Developers                // results obtained from simulations. The translation should be
189110037SARM gem5 Developers                // done in the same mode the core is running in. NOTE: This
189210037SARM gem5 Developers                // can't be an atomic translation because that causes problems
189310037SARM gem5 Developers                // with unexpected atomic snoop requests.
189410037SARM gem5 Developers                warn("Translating via MISCREG(%d) in functional mode! Fix Me!\n", misc_reg);
189511560Sandreas.sandberg@arm.com                req->setVirt(0, val, 0, flags,  Request::funcMasterId,
189610037SARM gem5 Developers                               tc->pcState().pc());
189711435Smitch.hayenga@arm.com                req->setContext(tc->contextId());
189812406Sgabeblack@google.com                fault = getDTBPtr(tc)->translateFunctional(req, tc, mode,
189912406Sgabeblack@google.com                                                           tranType);
190010037SARM gem5 Developers
190110037SARM gem5 Developers                MiscReg newVal;
190210037SARM gem5 Developers                if (fault == NoFault) {
190310037SARM gem5 Developers                    Addr paddr = req->getPaddr();
190412406Sgabeblack@google.com                    uint64_t attr = getDTBPtr(tc)->getAttr();
190510037SARM gem5 Developers                    uint64_t attr1 = attr >> 56;
190610037SARM gem5 Developers                    if (!attr1 || attr1 ==0x44) {
190710037SARM gem5 Developers                        attr |= 0x100;
190810037SARM gem5 Developers                        attr &= ~ uint64_t(0x80);
190910037SARM gem5 Developers                    }
191010037SARM gem5 Developers                    newVal = (paddr & mask(47, 12)) | attr;
191110037SARM gem5 Developers                    DPRINTF(MiscRegs,
191210037SARM gem5 Developers                          "MISCREG: Translated addr %#x: PAR_EL1: %#xx\n",
191310037SARM gem5 Developers                          val, newVal);
191410037SARM gem5 Developers                } else {
191512524Sgiacomo.travaglini@arm.com                    ArmFault *armFault = static_cast<ArmFault *>(fault.get());
191612570Sgiacomo.travaglini@arm.com                    armFault->update(tc);
191710037SARM gem5 Developers                    // Set fault bit and FSR
191810037SARM gem5 Developers                    FSR fsr = armFault->getFsr(tc);
191910037SARM gem5 Developers
192011577SDylan.Johnson@ARM.com                    CPSR cpsr = tc->readMiscReg(MISCREG_CPSR);
192111577SDylan.Johnson@ARM.com                    if (cpsr.width) { // AArch32
192211577SDylan.Johnson@ARM.com                        newVal = ((fsr >> 9) & 1) << 11;
192311577SDylan.Johnson@ARM.com                        // rearrange fault status
192411577SDylan.Johnson@ARM.com                        newVal |= ((fsr >>  0) & 0x3f) << 1;
192511577SDylan.Johnson@ARM.com                        newVal |= 0x1; // F bit
192611577SDylan.Johnson@ARM.com                        newVal |= ((armFault->iss() >> 7) & 0x1) << 8;
192711577SDylan.Johnson@ARM.com                        newVal |= armFault->isStage2() ? 0x200 : 0;
192811577SDylan.Johnson@ARM.com                    } else { // AArch64
192911577SDylan.Johnson@ARM.com                        newVal = 1; // F bit
193011577SDylan.Johnson@ARM.com                        newVal |= fsr << 1; // FST
193111577SDylan.Johnson@ARM.com                        // TODO: DDI 0487A.f D7-2083, AbortFault's s1ptw bit.
193211577SDylan.Johnson@ARM.com                        newVal |= armFault->isStage2() ? 1 << 8 : 0; // PTW
193311577SDylan.Johnson@ARM.com                        newVal |= armFault->isStage2() ? 1 << 9 : 0; // S
193411577SDylan.Johnson@ARM.com                        newVal |= 1 << 11; // RES1
193511577SDylan.Johnson@ARM.com                    }
193610037SARM gem5 Developers                    DPRINTF(MiscRegs,
193710037SARM gem5 Developers                            "MISCREG: Translated addr %#x fault fsr %#x: PAR: %#x\n",
193810037SARM gem5 Developers                            val, fsr, newVal);
193910037SARM gem5 Developers                }
194010037SARM gem5 Developers                setMiscRegNoEffect(MISCREG_PAR_EL1, newVal);
194110037SARM gem5 Developers                return;
194210037SARM gem5 Developers            }
194310037SARM gem5 Developers          case MISCREG_SPSR_EL3:
194410037SARM gem5 Developers          case MISCREG_SPSR_EL2:
194510037SARM gem5 Developers          case MISCREG_SPSR_EL1:
194610037SARM gem5 Developers            // Force bits 23:21 to 0
194710037SARM gem5 Developers            newVal = val & ~(0x7 << 21);
194810037SARM gem5 Developers            break;
19498549Sdaniel.johnson@arm.com          case MISCREG_L2CTLR:
19508549Sdaniel.johnson@arm.com            warn("miscreg L2CTLR (%s) written with %#x. ignored...\n",
19518549Sdaniel.johnson@arm.com                 miscRegName[misc_reg], uint32_t(val));
195210037SARM gem5 Developers            break;
195310037SARM gem5 Developers
195410037SARM gem5 Developers          // Generic Timer registers
195512816Sgiacomo.travaglini@arm.com          case MISCREG_CNTHV_CTL_EL2:
195612816Sgiacomo.travaglini@arm.com          case MISCREG_CNTHV_CVAL_EL2:
195712816Sgiacomo.travaglini@arm.com          case MISCREG_CNTHV_TVAL_EL2:
195810844Sandreas.sandberg@arm.com          case MISCREG_CNTFRQ ... MISCREG_CNTHP_CTL:
195910844Sandreas.sandberg@arm.com          case MISCREG_CNTPCT ... MISCREG_CNTHP_CVAL:
196010844Sandreas.sandberg@arm.com          case MISCREG_CNTKCTL_EL1 ... MISCREG_CNTV_CVAL_EL0:
196110844Sandreas.sandberg@arm.com          case MISCREG_CNTVOFF_EL2 ... MISCREG_CNTPS_CVAL_EL1:
196210844Sandreas.sandberg@arm.com            getGenericTimer(tc).setMiscReg(misc_reg, newVal);
196310037SARM gem5 Developers            break;
19647405SAli.Saidi@ARM.com        }
19657405SAli.Saidi@ARM.com    }
19667405SAli.Saidi@ARM.com    setMiscRegNoEffect(misc_reg, newVal);
19677405SAli.Saidi@ARM.com}
19687405SAli.Saidi@ARM.com
196910844Sandreas.sandberg@arm.comBaseISADevice &
197010844Sandreas.sandberg@arm.comISA::getGenericTimer(ThreadContext *tc)
197110037SARM gem5 Developers{
197210844Sandreas.sandberg@arm.com    // We only need to create an ISA interface the first time we try
197310844Sandreas.sandberg@arm.com    // to access the timer.
197410844Sandreas.sandberg@arm.com    if (timer)
197510844Sandreas.sandberg@arm.com        return *timer.get();
197610844Sandreas.sandberg@arm.com
197710844Sandreas.sandberg@arm.com    assert(system);
197810844Sandreas.sandberg@arm.com    GenericTimer *generic_timer(system->getGenericTimer());
197910844Sandreas.sandberg@arm.com    if (!generic_timer) {
198010844Sandreas.sandberg@arm.com        panic("Trying to get a generic timer from a system that hasn't "
198110844Sandreas.sandberg@arm.com              "been configured to use a generic timer.\n");
198210037SARM gem5 Developers    }
198310037SARM gem5 Developers
198411150Smitch.hayenga@arm.com    timer.reset(new GenericTimerISA(*generic_timer, tc->contextId()));
198512972Sandreas.sandberg@arm.com    timer->setThreadContext(tc);
198612972Sandreas.sandberg@arm.com
198710844Sandreas.sandberg@arm.com    return *timer.get();
198810037SARM gem5 Developers}
198910037SARM gem5 Developers
19907405SAli.Saidi@ARM.com}
19919384SAndreas.Sandberg@arm.com
19929384SAndreas.Sandberg@arm.comArmISA::ISA *
19939384SAndreas.Sandberg@arm.comArmISAParams::create()
19949384SAndreas.Sandberg@arm.com{
19959384SAndreas.Sandberg@arm.com    return new ArmISA::ISA(this);
19969384SAndreas.Sandberg@arm.com}
1997