isa.cc revision 11793
110623Smitch.hayenga@arm.com/*
29288Sandreas.hansson@arm.com * Copyright (c) 2010-2016 ARM Limited
39288Sandreas.hansson@arm.com * All rights reserved
49288Sandreas.hansson@arm.com *
59288Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
69288Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
79288Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
89288Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
99288Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
109288Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
119288Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
129288Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
139288Sandreas.hansson@arm.com *
149288Sandreas.hansson@arm.com * Redistribution and use in source and binary forms, with or without
159288Sandreas.hansson@arm.com * modification, are permitted provided that the following conditions are
169288Sandreas.hansson@arm.com * met: redistributions of source code must retain the above copyright
179288Sandreas.hansson@arm.com * notice, this list of conditions and the following disclaimer;
189288Sandreas.hansson@arm.com * redistributions in binary form must reproduce the above copyright
199288Sandreas.hansson@arm.com * notice, this list of conditions and the following disclaimer in the
209288Sandreas.hansson@arm.com * documentation and/or other materials provided with the distribution;
219288Sandreas.hansson@arm.com * neither the name of the copyright holders nor the names of its
229288Sandreas.hansson@arm.com * contributors may be used to endorse or promote products derived from
239288Sandreas.hansson@arm.com * this software without specific prior written permission.
249288Sandreas.hansson@arm.com *
259288Sandreas.hansson@arm.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
269288Sandreas.hansson@arm.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
279288Sandreas.hansson@arm.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
289288Sandreas.hansson@arm.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
299288Sandreas.hansson@arm.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
309288Sandreas.hansson@arm.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
319288Sandreas.hansson@arm.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
329288Sandreas.hansson@arm.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
339288Sandreas.hansson@arm.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
349288Sandreas.hansson@arm.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
359288Sandreas.hansson@arm.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
369288Sandreas.hansson@arm.com *
379288Sandreas.hansson@arm.com * Authors: Gabe Black
389288Sandreas.hansson@arm.com *          Ali Saidi
399288Sandreas.hansson@arm.com */
4010623Smitch.hayenga@arm.com
419288Sandreas.hansson@arm.com#include "arch/arm/isa.hh"
4213416Sjavier.bueno@metempsy.com
438831Smrinmoy.ghosh@arm.com#include "arch/arm/pmu.hh"
448832SAli.Saidi@ARM.com#include "arch/arm/system.hh"
4513665Sandreas.sandberg@arm.com#include "cpu/base.hh"
4613665Sandreas.sandberg@arm.com#include "cpu/checker/cpu.hh"
4713665Sandreas.sandberg@arm.com#include "debug/Arm.hh"
4813665Sandreas.sandberg@arm.com#include "debug/MiscRegs.hh"
498832SAli.Saidi@ARM.com#include "dev/arm/generic_timer.hh"
5013416Sjavier.bueno@metempsy.com#include "params/ArmISA.hh"
5113416Sjavier.bueno@metempsy.com#include "sim/faults.hh"
5213416Sjavier.bueno@metempsy.com#include "sim/stat_control.hh"
5313416Sjavier.bueno@metempsy.com#include "sim/system.hh"
5413416Sjavier.bueno@metempsy.com
5513416Sjavier.bueno@metempsy.comnamespace ArmISA
5613416Sjavier.bueno@metempsy.com{
5713416Sjavier.bueno@metempsy.com
5813416Sjavier.bueno@metempsy.com
5913416Sjavier.bueno@metempsy.com/**
6013416Sjavier.bueno@metempsy.com * Some registers alias with others, and therefore need to be translated.
6113416Sjavier.bueno@metempsy.com * For each entry:
629288Sandreas.hansson@arm.com * The first value is the misc register that is to be looked up
638831Smrinmoy.ghosh@arm.com * the second value is the lower part of the translation
648831Smrinmoy.ghosh@arm.com * the third the upper part
659338SAndreas.Sandberg@arm.com * aligned with reference documentation ARM DDI 0487A.i pp 1540-1543
6613416Sjavier.bueno@metempsy.com */
6713416Sjavier.bueno@metempsy.comconst struct ISA::MiscRegInitializerEntry
6813416Sjavier.bueno@metempsy.com    ISA::MiscRegSwitch[] = {
6910466Sandreas.hansson@arm.com    {MISCREG_ACTLR_EL1, {MISCREG_ACTLR_NS, 0}},
708831Smrinmoy.ghosh@arm.com    {MISCREG_AFSR0_EL1, {MISCREG_ADFSR_NS, 0}},
7113422Sodanrc@yahoo.com.br    {MISCREG_AFSR1_EL1, {MISCREG_AIFSR_NS, 0}},
7213422Sodanrc@yahoo.com.br    {MISCREG_AMAIR_EL1, {MISCREG_AMAIR0_NS, MISCREG_AMAIR1_NS}},
7313422Sodanrc@yahoo.com.br    {MISCREG_CONTEXTIDR_EL1, {MISCREG_CONTEXTIDR_NS, 0}},
7410623Smitch.hayenga@arm.com    {MISCREG_CPACR_EL1, {MISCREG_CPACR, 0}},
7510623Smitch.hayenga@arm.com    {MISCREG_CSSELR_EL1, {MISCREG_CSSELR_NS, 0}},
7610623Smitch.hayenga@arm.com    {MISCREG_DACR32_EL2, {MISCREG_DACR_NS, 0}},
7710623Smitch.hayenga@arm.com    {MISCREG_FAR_EL1, {MISCREG_DFAR_NS, MISCREG_IFAR_NS}},
7810623Smitch.hayenga@arm.com    // ESR_EL1 -> DFSR
7913416Sjavier.bueno@metempsy.com    {MISCREG_HACR_EL2, {MISCREG_HACR, 0}},
8013416Sjavier.bueno@metempsy.com    {MISCREG_ACTLR_EL2, {MISCREG_HACTLR, 0}},
8113551Sjavier.bueno@metempsy.com    {MISCREG_AFSR0_EL2, {MISCREG_HADFSR, 0}},
8213551Sjavier.bueno@metempsy.com    {MISCREG_AFSR1_EL2, {MISCREG_HAIFSR, 0}},
8313416Sjavier.bueno@metempsy.com    {MISCREG_AMAIR_EL2, {MISCREG_HAMAIR0, MISCREG_HAMAIR1}},
8413416Sjavier.bueno@metempsy.com    {MISCREG_CPTR_EL2, {MISCREG_HCPTR, 0}},
8513416Sjavier.bueno@metempsy.com    {MISCREG_HCR_EL2, {MISCREG_HCR, 0 /*MISCREG_HCR2*/}},
8613416Sjavier.bueno@metempsy.com    {MISCREG_MDCR_EL2, {MISCREG_HDCR, 0}},
8713416Sjavier.bueno@metempsy.com    {MISCREG_FAR_EL2, {MISCREG_HDFAR, MISCREG_HIFAR}},
8813416Sjavier.bueno@metempsy.com    {MISCREG_MAIR_EL2, {MISCREG_HMAIR0, MISCREG_HMAIR1}},
8913416Sjavier.bueno@metempsy.com    {MISCREG_HPFAR_EL2, {MISCREG_HPFAR, 0}},
9013416Sjavier.bueno@metempsy.com    {MISCREG_SCTLR_EL2, {MISCREG_HSCTLR, 0}},
9113416Sjavier.bueno@metempsy.com    {MISCREG_ESR_EL2, {MISCREG_HSR, 0}},
9213416Sjavier.bueno@metempsy.com    {MISCREG_HSTR_EL2, {MISCREG_HSTR, 0}},
9313416Sjavier.bueno@metempsy.com    {MISCREG_TCR_EL2, {MISCREG_HTCR, 0}},
9413416Sjavier.bueno@metempsy.com    {MISCREG_TPIDR_EL2, {MISCREG_HTPIDR, 0}},
9513416Sjavier.bueno@metempsy.com    {MISCREG_TTBR0_EL2, {MISCREG_HTTBR, 0}},
9613416Sjavier.bueno@metempsy.com    {MISCREG_VBAR_EL2, {MISCREG_HVBAR, 0}},
9713416Sjavier.bueno@metempsy.com    {MISCREG_IFSR32_EL2, {MISCREG_IFSR_NS, 0}},
9813416Sjavier.bueno@metempsy.com    {MISCREG_MAIR_EL1, {MISCREG_PRRR_NS, MISCREG_NMRR_NS}},
9913416Sjavier.bueno@metempsy.com    {MISCREG_PAR_EL1, {MISCREG_PAR_NS, 0}},
10013416Sjavier.bueno@metempsy.com    // RMR_EL1 -> RMR
10110623Smitch.hayenga@arm.com    // RMR_EL2 -> HRMR
10210623Smitch.hayenga@arm.com    {MISCREG_SCTLR_EL1, {MISCREG_SCTLR_NS, 0}},
10310623Smitch.hayenga@arm.com    {MISCREG_SDER32_EL3, {MISCREG_SDER, 0}},
10410623Smitch.hayenga@arm.com    {MISCREG_TPIDR_EL1, {MISCREG_TPIDRPRW_NS, 0}},
10510623Smitch.hayenga@arm.com    {MISCREG_TPIDRRO_EL0, {MISCREG_TPIDRURO_NS, 0}},
10610623Smitch.hayenga@arm.com    {MISCREG_TPIDR_EL0, {MISCREG_TPIDRURW_NS, 0}},
10710623Smitch.hayenga@arm.com    {MISCREG_TCR_EL1, {MISCREG_TTBCR_NS, 0}},
10810623Smitch.hayenga@arm.com    {MISCREG_TTBR0_EL1, {MISCREG_TTBR0_NS, 0}},
10910623Smitch.hayenga@arm.com    {MISCREG_TTBR1_EL1, {MISCREG_TTBR1_NS, 0}},
11010623Smitch.hayenga@arm.com    {MISCREG_VBAR_EL1, {MISCREG_VBAR_NS, 0}},
11110623Smitch.hayenga@arm.com    {MISCREG_VMPIDR_EL2, {MISCREG_VMPIDR, 0}},
11210623Smitch.hayenga@arm.com    {MISCREG_VPIDR_EL2, {MISCREG_VPIDR, 0}},
11310623Smitch.hayenga@arm.com    {MISCREG_VTCR_EL2, {MISCREG_VTCR, 0}},
11410623Smitch.hayenga@arm.com    {MISCREG_VTTBR_EL2, {MISCREG_VTTBR, 0}},
11510623Smitch.hayenga@arm.com    {MISCREG_CNTFRQ_EL0, {MISCREG_CNTFRQ, 0}},
1168831Smrinmoy.ghosh@arm.com    {MISCREG_CNTHCTL_EL2, {MISCREG_CNTHCTL, 0}},
1178831Smrinmoy.ghosh@arm.com    {MISCREG_CNTHP_CTL_EL2, {MISCREG_CNTHP_CTL, 0}},
1189338SAndreas.Sandberg@arm.com    {MISCREG_CNTHP_CVAL_EL2, {MISCREG_CNTHP_CVAL, 0}}, /* 64b */
1198831Smrinmoy.ghosh@arm.com    {MISCREG_CNTHP_TVAL_EL2, {MISCREG_CNTHP_TVAL, 0}},
12013422Sodanrc@yahoo.com.br    {MISCREG_CNTKCTL_EL1, {MISCREG_CNTKCTL, 0}},
12113422Sodanrc@yahoo.com.br    {MISCREG_CNTP_CTL_EL0, {MISCREG_CNTP_CTL_NS, 0}},
12213422Sodanrc@yahoo.com.br    {MISCREG_CNTP_CVAL_EL0, {MISCREG_CNTP_CVAL_NS, 0}}, /* 64b */
12310623Smitch.hayenga@arm.com    {MISCREG_CNTP_TVAL_EL0, {MISCREG_CNTP_TVAL_NS, 0}},
12410623Smitch.hayenga@arm.com    {MISCREG_CNTPCT_EL0, {MISCREG_CNTPCT, 0}}, /* 64b */
12510623Smitch.hayenga@arm.com    {MISCREG_CNTV_CTL_EL0, {MISCREG_CNTV_CTL, 0}},
12610623Smitch.hayenga@arm.com    {MISCREG_CNTV_CVAL_EL0, {MISCREG_CNTV_CVAL, 0}}, /* 64b */
12710623Smitch.hayenga@arm.com    {MISCREG_CNTV_TVAL_EL0, {MISCREG_CNTV_TVAL, 0}},
12810623Smitch.hayenga@arm.com    {MISCREG_CNTVCT_EL0, {MISCREG_CNTVCT, 0}}, /* 64b */
12910623Smitch.hayenga@arm.com    {MISCREG_CNTVOFF_EL2, {MISCREG_CNTVOFF, 0}}, /* 64b */
13010623Smitch.hayenga@arm.com    {MISCREG_DBGAUTHSTATUS_EL1, {MISCREG_DBGAUTHSTATUS, 0}},
13110623Smitch.hayenga@arm.com    {MISCREG_DBGBCR0_EL1, {MISCREG_DBGBCR0, 0}},
13210623Smitch.hayenga@arm.com    {MISCREG_DBGBCR1_EL1, {MISCREG_DBGBCR1, 0}},
13310623Smitch.hayenga@arm.com    {MISCREG_DBGBCR2_EL1, {MISCREG_DBGBCR2, 0}},
13413427Sodanrc@yahoo.com.br    {MISCREG_DBGBCR3_EL1, {MISCREG_DBGBCR3, 0}},
13513427Sodanrc@yahoo.com.br    {MISCREG_DBGBCR4_EL1, {MISCREG_DBGBCR4, 0}},
13613427Sodanrc@yahoo.com.br    {MISCREG_DBGBCR5_EL1, {MISCREG_DBGBCR5, 0}},
13713427Sodanrc@yahoo.com.br    {MISCREG_DBGBVR0_EL1, {MISCREG_DBGBVR0, 0 /* MISCREG_DBGBXVR0 */}},
13810623Smitch.hayenga@arm.com    {MISCREG_DBGBVR1_EL1, {MISCREG_DBGBVR1, 0 /* MISCREG_DBGBXVR1 */}},
1398831Smrinmoy.ghosh@arm.com    {MISCREG_DBGBVR2_EL1, {MISCREG_DBGBVR2, 0 /* MISCREG_DBGBXVR2 */}},
1408831Smrinmoy.ghosh@arm.com    {MISCREG_DBGBVR3_EL1, {MISCREG_DBGBVR3, 0 /* MISCREG_DBGBXVR3 */}},
1419338SAndreas.Sandberg@arm.com    {MISCREG_DBGBVR4_EL1, {MISCREG_DBGBVR4, MISCREG_DBGBXVR4}},
1428831Smrinmoy.ghosh@arm.com    {MISCREG_DBGBVR5_EL1, {MISCREG_DBGBVR5, MISCREG_DBGBXVR5}},
14310623Smitch.hayenga@arm.com    {MISCREG_DBGCLAIMSET_EL1, {MISCREG_DBGCLAIMSET, 0}},
14413553Sjavier.bueno@metempsy.com    {MISCREG_DBGCLAIMCLR_EL1, {MISCREG_DBGCLAIMCLR, 0}},
14513553Sjavier.bueno@metempsy.com    // DBGDTR_EL0 -> DBGDTR{R or T}Xint
14613553Sjavier.bueno@metempsy.com    // DBGDTRRX_EL0 -> DBGDTRRXint
14713553Sjavier.bueno@metempsy.com    // DBGDTRTX_EL0 -> DBGDTRRXint
14813553Sjavier.bueno@metempsy.com    {MISCREG_DBGPRCR_EL1, {MISCREG_DBGPRCR, 0}},
14913553Sjavier.bueno@metempsy.com    {MISCREG_DBGVCR32_EL2, {MISCREG_DBGVCR, 0}},
15013553Sjavier.bueno@metempsy.com    {MISCREG_DBGWCR0_EL1, {MISCREG_DBGWCR0, 0}},
15113553Sjavier.bueno@metempsy.com    {MISCREG_DBGWCR1_EL1, {MISCREG_DBGWCR1, 0}},
15213553Sjavier.bueno@metempsy.com    {MISCREG_DBGWCR2_EL1, {MISCREG_DBGWCR2, 0}},
15313553Sjavier.bueno@metempsy.com    {MISCREG_DBGWCR3_EL1, {MISCREG_DBGWCR3, 0}},
15413553Sjavier.bueno@metempsy.com    {MISCREG_DBGWVR0_EL1, {MISCREG_DBGWVR0, 0}},
15513553Sjavier.bueno@metempsy.com    {MISCREG_DBGWVR1_EL1, {MISCREG_DBGWVR1, 0}},
15613553Sjavier.bueno@metempsy.com    {MISCREG_DBGWVR2_EL1, {MISCREG_DBGWVR2, 0}},
15713553Sjavier.bueno@metempsy.com    {MISCREG_DBGWVR3_EL1, {MISCREG_DBGWVR3, 0}},
15813553Sjavier.bueno@metempsy.com    {MISCREG_ID_DFR0_EL1, {MISCREG_ID_DFR0, 0}},
15913553Sjavier.bueno@metempsy.com    {MISCREG_MDCCSR_EL0, {MISCREG_DBGDSCRint, 0}},
16013553Sjavier.bueno@metempsy.com    {MISCREG_MDRAR_EL1, {MISCREG_DBGDRAR, 0}},
16113553Sjavier.bueno@metempsy.com    {MISCREG_MDSCR_EL1, {MISCREG_DBGDSCRext, 0}},
16213553Sjavier.bueno@metempsy.com    {MISCREG_OSDLR_EL1, {MISCREG_DBGOSDLR, 0}},
16313553Sjavier.bueno@metempsy.com    {MISCREG_OSDTRRX_EL1, {MISCREG_DBGDTRRXext, 0}},
16413553Sjavier.bueno@metempsy.com    {MISCREG_OSDTRTX_EL1, {MISCREG_DBGDTRTXext, 0}},
16513553Sjavier.bueno@metempsy.com    {MISCREG_OSECCR_EL1, {MISCREG_DBGOSECCR, 0}},
16613553Sjavier.bueno@metempsy.com    {MISCREG_OSLAR_EL1, {MISCREG_DBGOSLAR, 0}},
16713553Sjavier.bueno@metempsy.com    {MISCREG_OSLSR_EL1, {MISCREG_DBGOSLSR, 0}},
16813553Sjavier.bueno@metempsy.com    {MISCREG_PMCCNTR_EL0, {MISCREG_PMCCNTR, 0}},
16913553Sjavier.bueno@metempsy.com    {MISCREG_PMCEID0_EL0, {MISCREG_PMCEID0, 0}},
17013553Sjavier.bueno@metempsy.com    {MISCREG_PMCEID1_EL0, {MISCREG_PMCEID1, 0}},
17113553Sjavier.bueno@metempsy.com    {MISCREG_PMCNTENSET_EL0, {MISCREG_PMCNTENSET, 0}},
17213553Sjavier.bueno@metempsy.com    {MISCREG_PMCNTENCLR_EL0, {MISCREG_PMCNTENCLR, 0}},
17313553Sjavier.bueno@metempsy.com    {MISCREG_PMCR_EL0, {MISCREG_PMCR, 0}},
17413553Sjavier.bueno@metempsy.com/*  {MISCREG_PMEVCNTR0_EL0, {MISCREG_PMEVCNTR0, 0}},
17513553Sjavier.bueno@metempsy.com    {MISCREG_PMEVCNTR1_EL0, {MISCREG_PMEVCNTR1, 0}},
17613553Sjavier.bueno@metempsy.com    {MISCREG_PMEVCNTR2_EL0, {MISCREG_PMEVCNTR2, 0}},
17713553Sjavier.bueno@metempsy.com    {MISCREG_PMEVCNTR3_EL0, {MISCREG_PMEVCNTR3, 0}},
17813553Sjavier.bueno@metempsy.com    {MISCREG_PMEVCNTR4_EL0, {MISCREG_PMEVCNTR4, 0}},
17913553Sjavier.bueno@metempsy.com    {MISCREG_PMEVCNTR5_EL0, {MISCREG_PMEVCNTR5, 0}},
18013553Sjavier.bueno@metempsy.com    {MISCREG_PMEVTYPER0_EL0, {MISCREG_PMEVTYPER0, 0}},
18113553Sjavier.bueno@metempsy.com    {MISCREG_PMEVTYPER1_EL0, {MISCREG_PMEVTYPER1, 0}},
18213553Sjavier.bueno@metempsy.com    {MISCREG_PMEVTYPER2_EL0, {MISCREG_PMEVTYPER2, 0}},
18313554Sjavier.bueno@metempsy.com    {MISCREG_PMEVTYPER3_EL0, {MISCREG_PMEVTYPER3, 0}},
18413624Sjavier.bueno@metempsy.com    {MISCREG_PMEVTYPER4_EL0, {MISCREG_PMEVTYPER4, 0}},
18513624Sjavier.bueno@metempsy.com    {MISCREG_PMEVTYPER5_EL0, {MISCREG_PMEVTYPER5, 0}}, */
18613624Sjavier.bueno@metempsy.com    {MISCREG_PMINTENCLR_EL1, {MISCREG_PMINTENCLR, 0}},
18713624Sjavier.bueno@metempsy.com    {MISCREG_PMINTENSET_EL1, {MISCREG_PMINTENSET, 0}},
18813624Sjavier.bueno@metempsy.com//  {MISCREG_PMOVSCLR_EL0, {MISCREG_PMOVSCLR, 0}},
18913624Sjavier.bueno@metempsy.com    {MISCREG_PMOVSSET_EL0, {MISCREG_PMOVSSET, 0}},
19013624Sjavier.bueno@metempsy.com    {MISCREG_PMSELR_EL0, {MISCREG_PMSELR, 0}},
19113624Sjavier.bueno@metempsy.com    {MISCREG_PMSWINC_EL0, {MISCREG_PMSWINC, 0}},
19213624Sjavier.bueno@metempsy.com    {MISCREG_PMUSERENR_EL0, {MISCREG_PMUSERENR, 0}},
19313624Sjavier.bueno@metempsy.com    {MISCREG_PMXEVCNTR_EL0, {MISCREG_PMXEVCNTR, 0}},
19413624Sjavier.bueno@metempsy.com    {MISCREG_PMXEVTYPER_EL0, {MISCREG_PMXEVTYPER, 0}},
19513624Sjavier.bueno@metempsy.com
19613624Sjavier.bueno@metempsy.com    // from ARM DDI 0487A.i, template text
19713624Sjavier.bueno@metempsy.com    // "AArch64 System register ___ can be mapped to
19813624Sjavier.bueno@metempsy.com    //  AArch32 System register ___, but this is not
19913624Sjavier.bueno@metempsy.com    //  architecturally mandated."
20013624Sjavier.bueno@metempsy.com    {MISCREG_SCR_EL3, {MISCREG_SCR, 0}}, // D7-2005
20113624Sjavier.bueno@metempsy.com    // MDCR_EL3 -> SDCR, D7-2108 (the latter is unimpl. in gem5)
20213624Sjavier.bueno@metempsy.com    {MISCREG_SPSR_EL1, {MISCREG_SPSR_SVC, 0}}, // C5.2.17 SPSR_EL1
20313624Sjavier.bueno@metempsy.com    {MISCREG_SPSR_EL2, {MISCREG_SPSR_HYP, 0}}, // C5.2.18 SPSR_EL2
20413624Sjavier.bueno@metempsy.com    {MISCREG_SPSR_EL3, {MISCREG_SPSR_MON, 0}}, // C5.2.19 SPSR_EL3
20513624Sjavier.bueno@metempsy.com};
20613624Sjavier.bueno@metempsy.com
20713554Sjavier.bueno@metempsy.com
20813554Sjavier.bueno@metempsy.comISA::ISA(Params *p)
20913554Sjavier.bueno@metempsy.com    : SimObject(p),
21013554Sjavier.bueno@metempsy.com      system(NULL),
21113554Sjavier.bueno@metempsy.com      _decoderFlavour(p->decoderFlavour),
21213554Sjavier.bueno@metempsy.com      pmu(p->pmu),
21313554Sjavier.bueno@metempsy.com      lookUpMiscReg(NUM_MISCREGS, {0,0})
21413554Sjavier.bueno@metempsy.com{
21513554Sjavier.bueno@metempsy.com    miscRegs[MISCREG_SCTLR_RST] = 0;
21613554Sjavier.bueno@metempsy.com
21713554Sjavier.bueno@metempsy.com    // Hook up a dummy device if we haven't been configured with a
21813554Sjavier.bueno@metempsy.com    // real PMU. By using a dummy device, we don't need to check that
21913554Sjavier.bueno@metempsy.com    // the PMU exist every time we try to access a PMU register.
22013554Sjavier.bueno@metempsy.com    if (!pmu)
22113554Sjavier.bueno@metempsy.com        pmu = &dummyDevice;
22213554Sjavier.bueno@metempsy.com
22313554Sjavier.bueno@metempsy.com    // Give all ISA devices a pointer to this ISA
22413554Sjavier.bueno@metempsy.com    pmu->setISA(this);
22513554Sjavier.bueno@metempsy.com
22613554Sjavier.bueno@metempsy.com    system = dynamic_cast<ArmSystem *>(p->system);
22713554Sjavier.bueno@metempsy.com
22813554Sjavier.bueno@metempsy.com    // Cache system-level properties
22913554Sjavier.bueno@metempsy.com    if (FullSystem && system) {
23013554Sjavier.bueno@metempsy.com        highestELIs64 = system->highestELIs64();
23113554Sjavier.bueno@metempsy.com        haveSecurity = system->haveSecurity();
23213554Sjavier.bueno@metempsy.com        haveLPAE = system->haveLPAE();
23313554Sjavier.bueno@metempsy.com        haveVirtualization = system->haveVirtualization();
23413554Sjavier.bueno@metempsy.com        haveLargeAsid64 = system->haveLargeAsid64();
23513554Sjavier.bueno@metempsy.com        physAddrRange64 = system->physAddrRange64();
23613554Sjavier.bueno@metempsy.com    } else {
23713554Sjavier.bueno@metempsy.com        highestELIs64 = true; // ArmSystem::highestELIs64 does the same
23813554Sjavier.bueno@metempsy.com        haveSecurity = haveLPAE = haveVirtualization = false;
23913554Sjavier.bueno@metempsy.com        haveLargeAsid64 = false;
240        physAddrRange64 = 32;  // dummy value
241    }
242
243    /** Fill in the miscReg translation table */
244    for (auto sw : MiscRegSwitch) {
245        lookUpMiscReg[sw.index] = sw.entry;
246    }
247
248    preUnflattenMiscReg();
249
250    clear();
251}
252
253const ArmISAParams *
254ISA::params() const
255{
256    return dynamic_cast<const Params *>(_params);
257}
258
259void
260ISA::clear()
261{
262    const Params *p(params());
263
264    SCTLR sctlr_rst = miscRegs[MISCREG_SCTLR_RST];
265    memset(miscRegs, 0, sizeof(miscRegs));
266
267    // Initialize configurable default values
268    miscRegs[MISCREG_MIDR] = p->midr;
269    miscRegs[MISCREG_MIDR_EL1] = p->midr;
270    miscRegs[MISCREG_VPIDR] = p->midr;
271
272    if (FullSystem && system->highestELIs64()) {
273        // Initialize AArch64 state
274        clear64(p);
275        return;
276    }
277
278    // Initialize AArch32 state...
279
280    CPSR cpsr = 0;
281    cpsr.mode = MODE_USER;
282    miscRegs[MISCREG_CPSR] = cpsr;
283    updateRegMap(cpsr);
284
285    SCTLR sctlr = 0;
286    sctlr.te = (bool) sctlr_rst.te;
287    sctlr.nmfi = (bool) sctlr_rst.nmfi;
288    sctlr.v = (bool) sctlr_rst.v;
289    sctlr.u = 1;
290    sctlr.xp = 1;
291    sctlr.rao2 = 1;
292    sctlr.rao3 = 1;
293    sctlr.rao4 = 0xf;  // SCTLR[6:3]
294    sctlr.uci = 1;
295    sctlr.dze = 1;
296    miscRegs[MISCREG_SCTLR_NS] = sctlr;
297    miscRegs[MISCREG_SCTLR_RST] = sctlr_rst;
298    miscRegs[MISCREG_HCPTR] = 0;
299
300    // Start with an event in the mailbox
301    miscRegs[MISCREG_SEV_MAILBOX] = 1;
302
303    // Separate Instruction and Data TLBs
304    miscRegs[MISCREG_TLBTR] = 1;
305
306    MVFR0 mvfr0 = 0;
307    mvfr0.advSimdRegisters = 2;
308    mvfr0.singlePrecision = 2;
309    mvfr0.doublePrecision = 2;
310    mvfr0.vfpExceptionTrapping = 0;
311    mvfr0.divide = 1;
312    mvfr0.squareRoot = 1;
313    mvfr0.shortVectors = 1;
314    mvfr0.roundingModes = 1;
315    miscRegs[MISCREG_MVFR0] = mvfr0;
316
317    MVFR1 mvfr1 = 0;
318    mvfr1.flushToZero = 1;
319    mvfr1.defaultNaN = 1;
320    mvfr1.advSimdLoadStore = 1;
321    mvfr1.advSimdInteger = 1;
322    mvfr1.advSimdSinglePrecision = 1;
323    mvfr1.advSimdHalfPrecision = 1;
324    mvfr1.vfpHalfPrecision = 1;
325    miscRegs[MISCREG_MVFR1] = mvfr1;
326
327    // Reset values of PRRR and NMRR are implementation dependent
328
329    // @todo: PRRR and NMRR in secure state?
330    miscRegs[MISCREG_PRRR_NS] =
331        (1 << 19) | // 19
332        (0 << 18) | // 18
333        (0 << 17) | // 17
334        (1 << 16) | // 16
335        (2 << 14) | // 15:14
336        (0 << 12) | // 13:12
337        (2 << 10) | // 11:10
338        (2 << 8)  | // 9:8
339        (2 << 6)  | // 7:6
340        (2 << 4)  | // 5:4
341        (1 << 2)  | // 3:2
342        0;          // 1:0
343    miscRegs[MISCREG_NMRR_NS] =
344        (1 << 30) | // 31:30
345        (0 << 26) | // 27:26
346        (0 << 24) | // 25:24
347        (3 << 22) | // 23:22
348        (2 << 20) | // 21:20
349        (0 << 18) | // 19:18
350        (0 << 16) | // 17:16
351        (1 << 14) | // 15:14
352        (0 << 12) | // 13:12
353        (2 << 10) | // 11:10
354        (0 << 8)  | // 9:8
355        (3 << 6)  | // 7:6
356        (2 << 4)  | // 5:4
357        (0 << 2)  | // 3:2
358        0;          // 1:0
359
360    miscRegs[MISCREG_CPACR] = 0;
361
362    miscRegs[MISCREG_ID_MMFR0] = p->id_mmfr0;
363    miscRegs[MISCREG_ID_MMFR1] = p->id_mmfr1;
364    miscRegs[MISCREG_ID_MMFR2] = p->id_mmfr2;
365    miscRegs[MISCREG_ID_MMFR3] = p->id_mmfr3;
366
367    miscRegs[MISCREG_ID_ISAR0] = p->id_isar0;
368    miscRegs[MISCREG_ID_ISAR1] = p->id_isar1;
369    miscRegs[MISCREG_ID_ISAR2] = p->id_isar2;
370    miscRegs[MISCREG_ID_ISAR3] = p->id_isar3;
371    miscRegs[MISCREG_ID_ISAR4] = p->id_isar4;
372    miscRegs[MISCREG_ID_ISAR5] = p->id_isar5;
373
374    miscRegs[MISCREG_FPSID] = p->fpsid;
375
376    if (haveLPAE) {
377        TTBCR ttbcr = miscRegs[MISCREG_TTBCR_NS];
378        ttbcr.eae = 0;
379        miscRegs[MISCREG_TTBCR_NS] = ttbcr;
380        // Enforce consistency with system-level settings
381        miscRegs[MISCREG_ID_MMFR0] = (miscRegs[MISCREG_ID_MMFR0] & ~0xf) | 0x5;
382    }
383
384    if (haveSecurity) {
385        miscRegs[MISCREG_SCTLR_S] = sctlr;
386        miscRegs[MISCREG_SCR] = 0;
387        miscRegs[MISCREG_VBAR_S] = 0;
388    } else {
389        // we're always non-secure
390        miscRegs[MISCREG_SCR] = 1;
391    }
392
393    //XXX We need to initialize the rest of the state.
394}
395
396void
397ISA::clear64(const ArmISAParams *p)
398{
399    CPSR cpsr = 0;
400    Addr rvbar = system->resetAddr64();
401    switch (system->highestEL()) {
402        // Set initial EL to highest implemented EL using associated stack
403        // pointer (SP_ELx); set RVBAR_ELx to implementation defined reset
404        // value
405      case EL3:
406        cpsr.mode = MODE_EL3H;
407        miscRegs[MISCREG_RVBAR_EL3] = rvbar;
408        break;
409      case EL2:
410        cpsr.mode = MODE_EL2H;
411        miscRegs[MISCREG_RVBAR_EL2] = rvbar;
412        break;
413      case EL1:
414        cpsr.mode = MODE_EL1H;
415        miscRegs[MISCREG_RVBAR_EL1] = rvbar;
416        break;
417      default:
418        panic("Invalid highest implemented exception level");
419        break;
420    }
421
422    // Initialize rest of CPSR
423    cpsr.daif = 0xf;  // Mask all interrupts
424    cpsr.ss = 0;
425    cpsr.il = 0;
426    miscRegs[MISCREG_CPSR] = cpsr;
427    updateRegMap(cpsr);
428
429    // Initialize other control registers
430    miscRegs[MISCREG_MPIDR_EL1] = 0x80000000;
431    if (haveSecurity) {
432        miscRegs[MISCREG_SCTLR_EL3] = 0x30c50830;
433        miscRegs[MISCREG_SCR_EL3]   = 0x00000030;  // RES1 fields
434    } else if (haveVirtualization) {
435        // also  MISCREG_SCTLR_EL2 (by mapping)
436        miscRegs[MISCREG_HSCTLR] = 0x30c50830;
437    } else {
438        // also  MISCREG_SCTLR_EL1 (by mapping)
439        miscRegs[MISCREG_SCTLR_NS] = 0x30d00800 | 0x00050030; // RES1 | init
440        // Always non-secure
441        miscRegs[MISCREG_SCR_EL3] = 1;
442    }
443
444    // Initialize configurable id registers
445    miscRegs[MISCREG_ID_AA64AFR0_EL1] = p->id_aa64afr0_el1;
446    miscRegs[MISCREG_ID_AA64AFR1_EL1] = p->id_aa64afr1_el1;
447    miscRegs[MISCREG_ID_AA64DFR0_EL1] =
448        (p->id_aa64dfr0_el1 & 0xfffffffffffff0ffULL) |
449        (p->pmu ?             0x0000000000000100ULL : 0); // Enable PMUv3
450
451    miscRegs[MISCREG_ID_AA64DFR1_EL1] = p->id_aa64dfr1_el1;
452    miscRegs[MISCREG_ID_AA64ISAR0_EL1] = p->id_aa64isar0_el1;
453    miscRegs[MISCREG_ID_AA64ISAR1_EL1] = p->id_aa64isar1_el1;
454    miscRegs[MISCREG_ID_AA64MMFR0_EL1] = p->id_aa64mmfr0_el1;
455    miscRegs[MISCREG_ID_AA64MMFR1_EL1] = p->id_aa64mmfr1_el1;
456
457    miscRegs[MISCREG_ID_DFR0_EL1] =
458        (p->pmu ? 0x03000000ULL : 0); // Enable PMUv3
459
460    miscRegs[MISCREG_ID_DFR0] = miscRegs[MISCREG_ID_DFR0_EL1];
461
462    // Enforce consistency with system-level settings...
463
464    // EL3
465    miscRegs[MISCREG_ID_AA64PFR0_EL1] = insertBits(
466        miscRegs[MISCREG_ID_AA64PFR0_EL1], 15, 12,
467        haveSecurity ? 0x2 : 0x0);
468    // EL2
469    miscRegs[MISCREG_ID_AA64PFR0_EL1] = insertBits(
470        miscRegs[MISCREG_ID_AA64PFR0_EL1], 11, 8,
471        haveVirtualization ? 0x2 : 0x0);
472    // Large ASID support
473    miscRegs[MISCREG_ID_AA64MMFR0_EL1] = insertBits(
474        miscRegs[MISCREG_ID_AA64MMFR0_EL1], 7, 4,
475        haveLargeAsid64 ? 0x2 : 0x0);
476    // Physical address size
477    miscRegs[MISCREG_ID_AA64MMFR0_EL1] = insertBits(
478        miscRegs[MISCREG_ID_AA64MMFR0_EL1], 3, 0,
479        encodePhysAddrRange64(physAddrRange64));
480}
481
482MiscReg
483ISA::readMiscRegNoEffect(int misc_reg) const
484{
485    assert(misc_reg < NumMiscRegs);
486
487    auto regs = getMiscIndices(misc_reg);
488    int lower = regs.first, upper = regs.second;
489    return !upper ? miscRegs[lower] : ((miscRegs[lower] & mask(32))
490                                      |(miscRegs[upper] << 32));
491}
492
493
494MiscReg
495ISA::readMiscReg(int misc_reg, ThreadContext *tc)
496{
497    CPSR cpsr = 0;
498    PCState pc = 0;
499    SCR scr = 0;
500
501    if (misc_reg == MISCREG_CPSR) {
502        cpsr = miscRegs[misc_reg];
503        pc = tc->pcState();
504        cpsr.j = pc.jazelle() ? 1 : 0;
505        cpsr.t = pc.thumb() ? 1 : 0;
506        return cpsr;
507    }
508
509#ifndef NDEBUG
510    if (!miscRegInfo[misc_reg][MISCREG_IMPLEMENTED]) {
511        if (miscRegInfo[misc_reg][MISCREG_WARN_NOT_FAIL])
512            warn("Unimplemented system register %s read.\n",
513                 miscRegName[misc_reg]);
514        else
515            panic("Unimplemented system register %s read.\n",
516                  miscRegName[misc_reg]);
517    }
518#endif
519
520    switch (unflattenMiscReg(misc_reg)) {
521      case MISCREG_HCR:
522        {
523            if (!haveVirtualization)
524                return 0;
525            else
526                return readMiscRegNoEffect(MISCREG_HCR);
527        }
528      case MISCREG_CPACR:
529        {
530            const uint32_t ones = (uint32_t)(-1);
531            CPACR cpacrMask = 0;
532            // Only cp10, cp11, and ase are implemented, nothing else should
533            // be readable? (straight copy from the write code)
534            cpacrMask.cp10 = ones;
535            cpacrMask.cp11 = ones;
536            cpacrMask.asedis = ones;
537
538            // Security Extensions may limit the readability of CPACR
539            if (haveSecurity) {
540                scr = readMiscRegNoEffect(MISCREG_SCR);
541                cpsr = readMiscRegNoEffect(MISCREG_CPSR);
542                if (scr.ns && (cpsr.mode != MODE_MON)) {
543                    NSACR nsacr = readMiscRegNoEffect(MISCREG_NSACR);
544                    // NB: Skipping the full loop, here
545                    if (!nsacr.cp10) cpacrMask.cp10 = 0;
546                    if (!nsacr.cp11) cpacrMask.cp11 = 0;
547                }
548            }
549            MiscReg val = readMiscRegNoEffect(MISCREG_CPACR);
550            val &= cpacrMask;
551            DPRINTF(MiscRegs, "Reading misc reg %s: %#x\n",
552                    miscRegName[misc_reg], val);
553            return val;
554        }
555      case MISCREG_MPIDR:
556        cpsr = readMiscRegNoEffect(MISCREG_CPSR);
557        scr  = readMiscRegNoEffect(MISCREG_SCR);
558        if ((cpsr.mode == MODE_HYP) || inSecureState(scr, cpsr)) {
559            return getMPIDR(system, tc);
560        } else {
561            return readMiscReg(MISCREG_VMPIDR, tc);
562        }
563            break;
564      case MISCREG_MPIDR_EL1:
565        // @todo in the absence of v8 virtualization support just return MPIDR_EL1
566        return getMPIDR(system, tc) & 0xffffffff;
567      case MISCREG_VMPIDR:
568        // top bit defined as RES1
569        return readMiscRegNoEffect(misc_reg) | 0x80000000;
570      case MISCREG_ID_AFR0: // not implemented, so alias MIDR
571      case MISCREG_REVIDR:  // not implemented, so alias MIDR
572      case MISCREG_MIDR:
573        cpsr = readMiscRegNoEffect(MISCREG_CPSR);
574        scr  = readMiscRegNoEffect(MISCREG_SCR);
575        if ((cpsr.mode == MODE_HYP) || inSecureState(scr, cpsr)) {
576            return readMiscRegNoEffect(misc_reg);
577        } else {
578            return readMiscRegNoEffect(MISCREG_VPIDR);
579        }
580        break;
581      case MISCREG_JOSCR: // Jazelle trivial implementation, RAZ/WI
582      case MISCREG_JMCR:  // Jazelle trivial implementation, RAZ/WI
583      case MISCREG_JIDR:  // Jazelle trivial implementation, RAZ/WI
584      case MISCREG_AIDR:  // AUX ID set to 0
585      case MISCREG_TCMTR: // No TCM's
586        return 0;
587
588      case MISCREG_CLIDR:
589        warn_once("The clidr register always reports 0 caches.\n");
590        warn_once("clidr LoUIS field of 0b001 to match current "
591                  "ARM implementations.\n");
592        return 0x00200000;
593      case MISCREG_CCSIDR:
594        warn_once("The ccsidr register isn't implemented and "
595                "always reads as 0.\n");
596        break;
597      case MISCREG_CTR:
598        {
599            //all caches have the same line size in gem5
600            //4 byte words in ARM
601            unsigned lineSizeWords =
602                tc->getSystemPtr()->cacheLineSize() / 4;
603            unsigned log2LineSizeWords = 0;
604
605            while (lineSizeWords >>= 1) {
606                ++log2LineSizeWords;
607            }
608
609            CTR ctr = 0;
610            //log2 of minimun i-cache line size (words)
611            ctr.iCacheLineSize = log2LineSizeWords;
612            //b11 - gem5 uses pipt
613            ctr.l1IndexPolicy = 0x3;
614            //log2 of minimum d-cache line size (words)
615            ctr.dCacheLineSize = log2LineSizeWords;
616            //log2 of max reservation size (words)
617            ctr.erg = log2LineSizeWords;
618            //log2 of max writeback size (words)
619            ctr.cwg = log2LineSizeWords;
620            //b100 - gem5 format is ARMv7
621            ctr.format = 0x4;
622
623            return ctr;
624        }
625      case MISCREG_ACTLR:
626        warn("Not doing anything for miscreg ACTLR\n");
627        break;
628
629      case MISCREG_PMXEVTYPER_PMCCFILTR:
630      case MISCREG_PMINTENSET_EL1 ... MISCREG_PMOVSSET_EL0:
631      case MISCREG_PMEVCNTR0_EL0 ... MISCREG_PMEVTYPER5_EL0:
632      case MISCREG_PMCR ... MISCREG_PMOVSSET:
633        return pmu->readMiscReg(misc_reg);
634
635      case MISCREG_CPSR_Q:
636        panic("shouldn't be reading this register seperately\n");
637      case MISCREG_FPSCR_QC:
638        return readMiscRegNoEffect(MISCREG_FPSCR) & ~FpscrQcMask;
639      case MISCREG_FPSCR_EXC:
640        return readMiscRegNoEffect(MISCREG_FPSCR) & ~FpscrExcMask;
641      case MISCREG_FPSR:
642        {
643            const uint32_t ones = (uint32_t)(-1);
644            FPSCR fpscrMask = 0;
645            fpscrMask.ioc = ones;
646            fpscrMask.dzc = ones;
647            fpscrMask.ofc = ones;
648            fpscrMask.ufc = ones;
649            fpscrMask.ixc = ones;
650            fpscrMask.idc = ones;
651            fpscrMask.qc = ones;
652            fpscrMask.v = ones;
653            fpscrMask.c = ones;
654            fpscrMask.z = ones;
655            fpscrMask.n = ones;
656            return readMiscRegNoEffect(MISCREG_FPSCR) & (uint32_t)fpscrMask;
657        }
658      case MISCREG_FPCR:
659        {
660            const uint32_t ones = (uint32_t)(-1);
661            FPSCR fpscrMask  = 0;
662            fpscrMask.ioe = ones;
663            fpscrMask.dze = ones;
664            fpscrMask.ofe = ones;
665            fpscrMask.ufe = ones;
666            fpscrMask.ixe = ones;
667            fpscrMask.ide = ones;
668            fpscrMask.len    = ones;
669            fpscrMask.stride = ones;
670            fpscrMask.rMode  = ones;
671            fpscrMask.fz     = ones;
672            fpscrMask.dn     = ones;
673            fpscrMask.ahp    = ones;
674            return readMiscRegNoEffect(MISCREG_FPSCR) & (uint32_t)fpscrMask;
675        }
676      case MISCREG_NZCV:
677        {
678            CPSR cpsr = 0;
679            cpsr.nz   = tc->readCCReg(CCREG_NZ);
680            cpsr.c    = tc->readCCReg(CCREG_C);
681            cpsr.v    = tc->readCCReg(CCREG_V);
682            return cpsr;
683        }
684      case MISCREG_DAIF:
685        {
686            CPSR cpsr = 0;
687            cpsr.daif = (uint8_t) ((CPSR) miscRegs[MISCREG_CPSR]).daif;
688            return cpsr;
689        }
690      case MISCREG_SP_EL0:
691        {
692            return tc->readIntReg(INTREG_SP0);
693        }
694      case MISCREG_SP_EL1:
695        {
696            return tc->readIntReg(INTREG_SP1);
697        }
698      case MISCREG_SP_EL2:
699        {
700            return tc->readIntReg(INTREG_SP2);
701        }
702      case MISCREG_SPSEL:
703        {
704            return miscRegs[MISCREG_CPSR] & 0x1;
705        }
706      case MISCREG_CURRENTEL:
707        {
708            return miscRegs[MISCREG_CPSR] & 0xc;
709        }
710      case MISCREG_L2CTLR:
711        {
712            // mostly unimplemented, just set NumCPUs field from sim and return
713            L2CTLR l2ctlr = 0;
714            // b00:1CPU to b11:4CPUs
715            l2ctlr.numCPUs = tc->getSystemPtr()->numContexts() - 1;
716            return l2ctlr;
717        }
718      case MISCREG_DBGDIDR:
719        /* For now just implement the version number.
720         * ARMv7, v7.1 Debug architecture (0b0101 --> 0x5)
721         */
722        return 0x5 << 16;
723      case MISCREG_DBGDSCRint:
724        return 0;
725      case MISCREG_ISR:
726        return tc->getCpuPtr()->getInterruptController(tc->threadId())->getISR(
727            readMiscRegNoEffect(MISCREG_HCR),
728            readMiscRegNoEffect(MISCREG_CPSR),
729            readMiscRegNoEffect(MISCREG_SCR));
730      case MISCREG_ISR_EL1:
731        return tc->getCpuPtr()->getInterruptController(tc->threadId())->getISR(
732            readMiscRegNoEffect(MISCREG_HCR_EL2),
733            readMiscRegNoEffect(MISCREG_CPSR),
734            readMiscRegNoEffect(MISCREG_SCR_EL3));
735      case MISCREG_DCZID_EL0:
736        return 0x04;  // DC ZVA clear 64-byte chunks
737      case MISCREG_HCPTR:
738        {
739            MiscReg val = readMiscRegNoEffect(misc_reg);
740            // The trap bit associated with CP14 is defined as RAZ
741            val &= ~(1 << 14);
742            // If a CP bit in NSACR is 0 then the corresponding bit in
743            // HCPTR is RAO/WI
744            bool secure_lookup = haveSecurity &&
745                inSecureState(readMiscRegNoEffect(MISCREG_SCR),
746                              readMiscRegNoEffect(MISCREG_CPSR));
747            if (!secure_lookup) {
748                MiscReg mask = readMiscRegNoEffect(MISCREG_NSACR);
749                val |= (mask ^ 0x7FFF) & 0xBFFF;
750            }
751            // Set the bits for unimplemented coprocessors to RAO/WI
752            val |= 0x33FF;
753            return (val);
754        }
755      case MISCREG_HDFAR: // alias for secure DFAR
756        return readMiscRegNoEffect(MISCREG_DFAR_S);
757      case MISCREG_HIFAR: // alias for secure IFAR
758        return readMiscRegNoEffect(MISCREG_IFAR_S);
759      case MISCREG_HVBAR: // bottom bits reserved
760        return readMiscRegNoEffect(MISCREG_HVBAR) & 0xFFFFFFE0;
761      case MISCREG_SCTLR:
762        return (readMiscRegNoEffect(misc_reg) & 0x72DD39FF) | 0x00C00818;
763      case MISCREG_SCTLR_EL1:
764        return (readMiscRegNoEffect(misc_reg) & 0x37DDDBBF) | 0x30D00800;
765      case MISCREG_SCTLR_EL2:
766      case MISCREG_SCTLR_EL3:
767      case MISCREG_HSCTLR:
768        return (readMiscRegNoEffect(misc_reg) & 0x32CD183F) | 0x30C50830;
769
770      case MISCREG_ID_PFR0:
771        // !ThumbEE | !Jazelle | Thumb | ARM
772        return 0x00000031;
773      case MISCREG_ID_PFR1:
774        {   // Timer | Virti | !M Profile | TrustZone | ARMv4
775            bool haveTimer = (system->getGenericTimer() != NULL);
776            return 0x00000001
777                 | (haveSecurity       ? 0x00000010 : 0x0)
778                 | (haveVirtualization ? 0x00001000 : 0x0)
779                 | (haveTimer          ? 0x00010000 : 0x0);
780        }
781      case MISCREG_ID_AA64PFR0_EL1:
782        return 0x0000000000000002   // AArch{64,32} supported at EL0
783             | 0x0000000000000020                             // EL1
784             | (haveVirtualization ? 0x0000000000000200 : 0)  // EL2
785             | (haveSecurity       ? 0x0000000000002000 : 0); // EL3
786      case MISCREG_ID_AA64PFR1_EL1:
787        return 0; // bits [63:0] RES0 (reserved for future use)
788
789      // Generic Timer registers
790      case MISCREG_CNTFRQ ... MISCREG_CNTHP_CTL:
791      case MISCREG_CNTPCT ... MISCREG_CNTHP_CVAL:
792      case MISCREG_CNTKCTL_EL1 ... MISCREG_CNTV_CVAL_EL0:
793      case MISCREG_CNTVOFF_EL2 ... MISCREG_CNTPS_CVAL_EL1:
794        return getGenericTimer(tc).readMiscReg(misc_reg);
795
796      default:
797        break;
798
799    }
800    return readMiscRegNoEffect(misc_reg);
801}
802
803void
804ISA::setMiscRegNoEffect(int misc_reg, const MiscReg &val)
805{
806    assert(misc_reg < NumMiscRegs);
807
808    auto regs = getMiscIndices(misc_reg);
809    int lower = regs.first, upper = regs.second;
810    if (upper > 0) {
811        miscRegs[lower] = bits(val, 31, 0);
812        miscRegs[upper] = bits(val, 63, 32);
813        DPRINTF(MiscRegs, "Writing to misc reg %d (%d:%d) : %#x\n",
814                misc_reg, lower, upper, val);
815    } else {
816        miscRegs[lower] = val;
817        DPRINTF(MiscRegs, "Writing to misc reg %d (%d) : %#x\n",
818                misc_reg, lower, val);
819    }
820}
821
822void
823ISA::setMiscReg(int misc_reg, const MiscReg &val, ThreadContext *tc)
824{
825
826    MiscReg newVal = val;
827    int x;
828    bool secure_lookup;
829    bool hyp;
830    System *sys;
831    ThreadContext *oc;
832    uint8_t target_el;
833    uint16_t asid;
834    SCR scr;
835
836    if (misc_reg == MISCREG_CPSR) {
837        updateRegMap(val);
838
839
840        CPSR old_cpsr = miscRegs[MISCREG_CPSR];
841        int old_mode = old_cpsr.mode;
842        CPSR cpsr = val;
843        if (old_mode != cpsr.mode) {
844            tc->getITBPtr()->invalidateMiscReg();
845            tc->getDTBPtr()->invalidateMiscReg();
846        }
847
848        DPRINTF(Arm, "Updating CPSR from %#x to %#x f:%d i:%d a:%d mode:%#x\n",
849                miscRegs[misc_reg], cpsr, cpsr.f, cpsr.i, cpsr.a, cpsr.mode);
850        PCState pc = tc->pcState();
851        pc.nextThumb(cpsr.t);
852        pc.nextJazelle(cpsr.j);
853
854        // Follow slightly different semantics if a CheckerCPU object
855        // is connected
856        CheckerCPU *checker = tc->getCheckerCpuPtr();
857        if (checker) {
858            tc->pcStateNoRecord(pc);
859        } else {
860            tc->pcState(pc);
861        }
862    } else {
863#ifndef NDEBUG
864        if (!miscRegInfo[misc_reg][MISCREG_IMPLEMENTED]) {
865            if (miscRegInfo[misc_reg][MISCREG_WARN_NOT_FAIL])
866                warn("Unimplemented system register %s write with %#x.\n",
867                    miscRegName[misc_reg], val);
868            else
869                panic("Unimplemented system register %s write with %#x.\n",
870                    miscRegName[misc_reg], val);
871        }
872#endif
873        switch (unflattenMiscReg(misc_reg)) {
874          case MISCREG_CPACR:
875            {
876
877                const uint32_t ones = (uint32_t)(-1);
878                CPACR cpacrMask = 0;
879                // Only cp10, cp11, and ase are implemented, nothing else should
880                // be writable
881                cpacrMask.cp10 = ones;
882                cpacrMask.cp11 = ones;
883                cpacrMask.asedis = ones;
884
885                // Security Extensions may limit the writability of CPACR
886                if (haveSecurity) {
887                    scr = readMiscRegNoEffect(MISCREG_SCR);
888                    CPSR cpsr = readMiscRegNoEffect(MISCREG_CPSR);
889                    if (scr.ns && (cpsr.mode != MODE_MON)) {
890                        NSACR nsacr = readMiscRegNoEffect(MISCREG_NSACR);
891                        // NB: Skipping the full loop, here
892                        if (!nsacr.cp10) cpacrMask.cp10 = 0;
893                        if (!nsacr.cp11) cpacrMask.cp11 = 0;
894                    }
895                }
896
897                MiscReg old_val = readMiscRegNoEffect(MISCREG_CPACR);
898                newVal &= cpacrMask;
899                newVal |= old_val & ~cpacrMask;
900                DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n",
901                        miscRegName[misc_reg], newVal);
902            }
903            break;
904          case MISCREG_CPACR_EL1:
905            {
906                const uint32_t ones = (uint32_t)(-1);
907                CPACR cpacrMask = 0;
908                cpacrMask.tta = ones;
909                cpacrMask.fpen = ones;
910                newVal &= cpacrMask;
911                DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n",
912                        miscRegName[misc_reg], newVal);
913            }
914            break;
915          case MISCREG_CPTR_EL2:
916            {
917                const uint32_t ones = (uint32_t)(-1);
918                CPTR cptrMask = 0;
919                cptrMask.tcpac = ones;
920                cptrMask.tta = ones;
921                cptrMask.tfp = ones;
922                newVal &= cptrMask;
923                cptrMask = 0;
924                cptrMask.res1_13_12_el2 = ones;
925                cptrMask.res1_9_0_el2 = ones;
926                newVal |= cptrMask;
927                DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n",
928                        miscRegName[misc_reg], newVal);
929            }
930            break;
931          case MISCREG_CPTR_EL3:
932            {
933                const uint32_t ones = (uint32_t)(-1);
934                CPTR cptrMask = 0;
935                cptrMask.tcpac = ones;
936                cptrMask.tta = ones;
937                cptrMask.tfp = ones;
938                newVal &= cptrMask;
939                DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n",
940                        miscRegName[misc_reg], newVal);
941            }
942            break;
943          case MISCREG_CSSELR:
944            warn_once("The csselr register isn't implemented.\n");
945            return;
946
947          case MISCREG_DC_ZVA_Xt:
948            warn("Calling DC ZVA! Not Implemeted! Expect WEIRD results\n");
949            return;
950
951          case MISCREG_FPSCR:
952            {
953                const uint32_t ones = (uint32_t)(-1);
954                FPSCR fpscrMask = 0;
955                fpscrMask.ioc = ones;
956                fpscrMask.dzc = ones;
957                fpscrMask.ofc = ones;
958                fpscrMask.ufc = ones;
959                fpscrMask.ixc = ones;
960                fpscrMask.idc = ones;
961                fpscrMask.ioe = ones;
962                fpscrMask.dze = ones;
963                fpscrMask.ofe = ones;
964                fpscrMask.ufe = ones;
965                fpscrMask.ixe = ones;
966                fpscrMask.ide = ones;
967                fpscrMask.len = ones;
968                fpscrMask.stride = ones;
969                fpscrMask.rMode = ones;
970                fpscrMask.fz = ones;
971                fpscrMask.dn = ones;
972                fpscrMask.ahp = ones;
973                fpscrMask.qc = ones;
974                fpscrMask.v = ones;
975                fpscrMask.c = ones;
976                fpscrMask.z = ones;
977                fpscrMask.n = ones;
978                newVal = (newVal & (uint32_t)fpscrMask) |
979                         (readMiscRegNoEffect(MISCREG_FPSCR) &
980                          ~(uint32_t)fpscrMask);
981                tc->getDecoderPtr()->setContext(newVal);
982            }
983            break;
984          case MISCREG_FPSR:
985            {
986                const uint32_t ones = (uint32_t)(-1);
987                FPSCR fpscrMask = 0;
988                fpscrMask.ioc = ones;
989                fpscrMask.dzc = ones;
990                fpscrMask.ofc = ones;
991                fpscrMask.ufc = ones;
992                fpscrMask.ixc = ones;
993                fpscrMask.idc = ones;
994                fpscrMask.qc = ones;
995                fpscrMask.v = ones;
996                fpscrMask.c = ones;
997                fpscrMask.z = ones;
998                fpscrMask.n = ones;
999                newVal = (newVal & (uint32_t)fpscrMask) |
1000                         (readMiscRegNoEffect(MISCREG_FPSCR) &
1001                          ~(uint32_t)fpscrMask);
1002                misc_reg = MISCREG_FPSCR;
1003            }
1004            break;
1005          case MISCREG_FPCR:
1006            {
1007                const uint32_t ones = (uint32_t)(-1);
1008                FPSCR fpscrMask  = 0;
1009                fpscrMask.ioe = ones;
1010                fpscrMask.dze = ones;
1011                fpscrMask.ofe = ones;
1012                fpscrMask.ufe = ones;
1013                fpscrMask.ixe = ones;
1014                fpscrMask.ide = ones;
1015                fpscrMask.len    = ones;
1016                fpscrMask.stride = ones;
1017                fpscrMask.rMode  = ones;
1018                fpscrMask.fz     = ones;
1019                fpscrMask.dn     = ones;
1020                fpscrMask.ahp    = ones;
1021                newVal = (newVal & (uint32_t)fpscrMask) |
1022                         (readMiscRegNoEffect(MISCREG_FPSCR) &
1023                          ~(uint32_t)fpscrMask);
1024                misc_reg = MISCREG_FPSCR;
1025            }
1026            break;
1027          case MISCREG_CPSR_Q:
1028            {
1029                assert(!(newVal & ~CpsrMaskQ));
1030                newVal = readMiscRegNoEffect(MISCREG_CPSR) | newVal;
1031                misc_reg = MISCREG_CPSR;
1032            }
1033            break;
1034          case MISCREG_FPSCR_QC:
1035            {
1036                newVal = readMiscRegNoEffect(MISCREG_FPSCR) |
1037                         (newVal & FpscrQcMask);
1038                misc_reg = MISCREG_FPSCR;
1039            }
1040            break;
1041          case MISCREG_FPSCR_EXC:
1042            {
1043                newVal = readMiscRegNoEffect(MISCREG_FPSCR) |
1044                         (newVal & FpscrExcMask);
1045                misc_reg = MISCREG_FPSCR;
1046            }
1047            break;
1048          case MISCREG_FPEXC:
1049            {
1050                // vfpv3 architecture, section B.6.1 of DDI04068
1051                // bit 29 - valid only if fpexc[31] is 0
1052                const uint32_t fpexcMask = 0x60000000;
1053                newVal = (newVal & fpexcMask) |
1054                         (readMiscRegNoEffect(MISCREG_FPEXC) & ~fpexcMask);
1055            }
1056            break;
1057          case MISCREG_HCR:
1058            {
1059                if (!haveVirtualization)
1060                    return;
1061            }
1062            break;
1063          case MISCREG_IFSR:
1064            {
1065                // ARM ARM (ARM DDI 0406C.b) B4.1.96
1066                const uint32_t ifsrMask =
1067                    mask(31, 13) | mask(11, 11) | mask(8, 6);
1068                newVal = newVal & ~ifsrMask;
1069            }
1070            break;
1071          case MISCREG_DFSR:
1072            {
1073                // ARM ARM (ARM DDI 0406C.b) B4.1.52
1074                const uint32_t dfsrMask = mask(31, 14) | mask(8, 8);
1075                newVal = newVal & ~dfsrMask;
1076            }
1077            break;
1078          case MISCREG_AMAIR0:
1079          case MISCREG_AMAIR1:
1080            {
1081                // ARM ARM (ARM DDI 0406C.b) B4.1.5
1082                // Valid only with LPAE
1083                if (!haveLPAE)
1084                    return;
1085                DPRINTF(MiscRegs, "Writing AMAIR: %#x\n", newVal);
1086            }
1087            break;
1088          case MISCREG_SCR:
1089            tc->getITBPtr()->invalidateMiscReg();
1090            tc->getDTBPtr()->invalidateMiscReg();
1091            break;
1092          case MISCREG_SCTLR:
1093            {
1094                DPRINTF(MiscRegs, "Writing SCTLR: %#x\n", newVal);
1095                scr = readMiscRegNoEffect(MISCREG_SCR);
1096                MiscRegIndex sctlr_idx = (haveSecurity && !scr.ns)
1097                                         ? MISCREG_SCTLR_S : MISCREG_SCTLR_NS;
1098                SCTLR sctlr = miscRegs[sctlr_idx];
1099                SCTLR new_sctlr = newVal;
1100                new_sctlr.nmfi =  ((bool)sctlr.nmfi) && !haveVirtualization;
1101                miscRegs[sctlr_idx] = (MiscReg)new_sctlr;
1102                tc->getITBPtr()->invalidateMiscReg();
1103                tc->getDTBPtr()->invalidateMiscReg();
1104            }
1105          case MISCREG_MIDR:
1106          case MISCREG_ID_PFR0:
1107          case MISCREG_ID_PFR1:
1108          case MISCREG_ID_DFR0:
1109          case MISCREG_ID_MMFR0:
1110          case MISCREG_ID_MMFR1:
1111          case MISCREG_ID_MMFR2:
1112          case MISCREG_ID_MMFR3:
1113          case MISCREG_ID_ISAR0:
1114          case MISCREG_ID_ISAR1:
1115          case MISCREG_ID_ISAR2:
1116          case MISCREG_ID_ISAR3:
1117          case MISCREG_ID_ISAR4:
1118          case MISCREG_ID_ISAR5:
1119
1120          case MISCREG_MPIDR:
1121          case MISCREG_FPSID:
1122          case MISCREG_TLBTR:
1123          case MISCREG_MVFR0:
1124          case MISCREG_MVFR1:
1125
1126          case MISCREG_ID_AA64AFR0_EL1:
1127          case MISCREG_ID_AA64AFR1_EL1:
1128          case MISCREG_ID_AA64DFR0_EL1:
1129          case MISCREG_ID_AA64DFR1_EL1:
1130          case MISCREG_ID_AA64ISAR0_EL1:
1131          case MISCREG_ID_AA64ISAR1_EL1:
1132          case MISCREG_ID_AA64MMFR0_EL1:
1133          case MISCREG_ID_AA64MMFR1_EL1:
1134          case MISCREG_ID_AA64PFR0_EL1:
1135          case MISCREG_ID_AA64PFR1_EL1:
1136            // ID registers are constants.
1137            return;
1138
1139          // TLBI all entries, EL0&1 inner sharable (ignored)
1140          case MISCREG_TLBIALLIS:
1141          case MISCREG_TLBIALL: // TLBI all entries, EL0&1,
1142            assert32(tc);
1143            target_el = 1; // el 0 and 1 are handled together
1144            scr = readMiscReg(MISCREG_SCR, tc);
1145            secure_lookup = haveSecurity && !scr.ns;
1146            sys = tc->getSystemPtr();
1147            for (x = 0; x < sys->numContexts(); x++) {
1148                oc = sys->getThreadContext(x);
1149                assert(oc->getITBPtr() && oc->getDTBPtr());
1150                oc->getITBPtr()->flushAllSecurity(secure_lookup, target_el);
1151                oc->getDTBPtr()->flushAllSecurity(secure_lookup, target_el);
1152
1153                // If CheckerCPU is connected, need to notify it of a flush
1154                CheckerCPU *checker = oc->getCheckerCpuPtr();
1155                if (checker) {
1156                    checker->getITBPtr()->flushAllSecurity(secure_lookup,
1157                                                           target_el);
1158                    checker->getDTBPtr()->flushAllSecurity(secure_lookup,
1159                                                           target_el);
1160                }
1161            }
1162            return;
1163          // TLBI all entries, EL0&1, instruction side
1164          case MISCREG_ITLBIALL:
1165            assert32(tc);
1166            target_el = 1; // el 0 and 1 are handled together
1167            scr = readMiscReg(MISCREG_SCR, tc);
1168            secure_lookup = haveSecurity && !scr.ns;
1169            tc->getITBPtr()->flushAllSecurity(secure_lookup, target_el);
1170            return;
1171          // TLBI all entries, EL0&1, data side
1172          case MISCREG_DTLBIALL:
1173            assert32(tc);
1174            target_el = 1; // el 0 and 1 are handled together
1175            scr = readMiscReg(MISCREG_SCR, tc);
1176            secure_lookup = haveSecurity && !scr.ns;
1177            tc->getDTBPtr()->flushAllSecurity(secure_lookup, target_el);
1178            return;
1179          // TLBI based on VA, EL0&1 inner sharable (ignored)
1180          case MISCREG_TLBIMVAIS:
1181          case MISCREG_TLBIMVA:
1182            assert32(tc);
1183            target_el = 1; // el 0 and 1 are handled together
1184            scr = readMiscReg(MISCREG_SCR, tc);
1185            secure_lookup = haveSecurity && !scr.ns;
1186            sys = tc->getSystemPtr();
1187            for (x = 0; x < sys->numContexts(); x++) {
1188                oc = sys->getThreadContext(x);
1189                assert(oc->getITBPtr() && oc->getDTBPtr());
1190                oc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
1191                                              bits(newVal, 7,0),
1192                                              secure_lookup, target_el);
1193                oc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
1194                                              bits(newVal, 7,0),
1195                                              secure_lookup, target_el);
1196
1197                CheckerCPU *checker = oc->getCheckerCpuPtr();
1198                if (checker) {
1199                    checker->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
1200                        bits(newVal, 7,0), secure_lookup, target_el);
1201                    checker->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
1202                        bits(newVal, 7,0), secure_lookup, target_el);
1203                }
1204            }
1205            return;
1206          // TLBI by ASID, EL0&1, inner sharable
1207          case MISCREG_TLBIASIDIS:
1208          case MISCREG_TLBIASID:
1209            assert32(tc);
1210            target_el = 1; // el 0 and 1 are handled together
1211            scr = readMiscReg(MISCREG_SCR, tc);
1212            secure_lookup = haveSecurity && !scr.ns;
1213            sys = tc->getSystemPtr();
1214            for (x = 0; x < sys->numContexts(); x++) {
1215                oc = sys->getThreadContext(x);
1216                assert(oc->getITBPtr() && oc->getDTBPtr());
1217                oc->getITBPtr()->flushAsid(bits(newVal, 7,0),
1218                    secure_lookup, target_el);
1219                oc->getDTBPtr()->flushAsid(bits(newVal, 7,0),
1220                    secure_lookup, target_el);
1221                CheckerCPU *checker = oc->getCheckerCpuPtr();
1222                if (checker) {
1223                    checker->getITBPtr()->flushAsid(bits(newVal, 7,0),
1224                        secure_lookup, target_el);
1225                    checker->getDTBPtr()->flushAsid(bits(newVal, 7,0),
1226                        secure_lookup, target_el);
1227                }
1228            }
1229            return;
1230          // TLBI by address, EL0&1, inner sharable (ignored)
1231          case MISCREG_TLBIMVAAIS:
1232          case MISCREG_TLBIMVAA:
1233            assert32(tc);
1234            target_el = 1; // el 0 and 1 are handled together
1235            scr = readMiscReg(MISCREG_SCR, tc);
1236            secure_lookup = haveSecurity && !scr.ns;
1237            hyp = 0;
1238            tlbiMVA(tc, newVal, secure_lookup, hyp, target_el);
1239            return;
1240          // TLBI by address, EL2, hypervisor mode
1241          case MISCREG_TLBIMVAH:
1242          case MISCREG_TLBIMVAHIS:
1243            assert32(tc);
1244            target_el = 1; // aarch32, use hyp bit
1245            scr = readMiscReg(MISCREG_SCR, tc);
1246            secure_lookup = haveSecurity && !scr.ns;
1247            hyp = 1;
1248            tlbiMVA(tc, newVal, secure_lookup, hyp, target_el);
1249            return;
1250          // TLBI by address and asid, EL0&1, instruction side only
1251          case MISCREG_ITLBIMVA:
1252            assert32(tc);
1253            target_el = 1; // el 0 and 1 are handled together
1254            scr = readMiscReg(MISCREG_SCR, tc);
1255            secure_lookup = haveSecurity && !scr.ns;
1256            tc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
1257                bits(newVal, 7,0), secure_lookup, target_el);
1258            return;
1259          // TLBI by address and asid, EL0&1, data side only
1260          case MISCREG_DTLBIMVA:
1261            assert32(tc);
1262            target_el = 1; // el 0 and 1 are handled together
1263            scr = readMiscReg(MISCREG_SCR, tc);
1264            secure_lookup = haveSecurity && !scr.ns;
1265            tc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
1266                bits(newVal, 7,0), secure_lookup, target_el);
1267            return;
1268          // TLBI by ASID, EL0&1, instrution side only
1269          case MISCREG_ITLBIASID:
1270            assert32(tc);
1271            target_el = 1; // el 0 and 1 are handled together
1272            scr = readMiscReg(MISCREG_SCR, tc);
1273            secure_lookup = haveSecurity && !scr.ns;
1274            tc->getITBPtr()->flushAsid(bits(newVal, 7,0), secure_lookup,
1275                                       target_el);
1276            return;
1277          // TLBI by ASID EL0&1 data size only
1278          case MISCREG_DTLBIASID:
1279            assert32(tc);
1280            target_el = 1; // el 0 and 1 are handled together
1281            scr = readMiscReg(MISCREG_SCR, tc);
1282            secure_lookup = haveSecurity && !scr.ns;
1283            tc->getDTBPtr()->flushAsid(bits(newVal, 7,0), secure_lookup,
1284                                       target_el);
1285            return;
1286          // Invalidate entire Non-secure Hyp/Non-Hyp Unified TLB
1287          case MISCREG_TLBIALLNSNH:
1288          case MISCREG_TLBIALLNSNHIS:
1289            assert32(tc);
1290            target_el = 1; // el 0 and 1 are handled together
1291            hyp = 0;
1292            tlbiALLN(tc, hyp, target_el);
1293            return;
1294          // TLBI all entries, EL2, hyp,
1295          case MISCREG_TLBIALLH:
1296          case MISCREG_TLBIALLHIS:
1297            assert32(tc);
1298            target_el = 1; // aarch32, use hyp bit
1299            hyp = 1;
1300            tlbiALLN(tc, hyp, target_el);
1301            return;
1302          // AArch64 TLBI: invalidate all entries EL3
1303          case MISCREG_TLBI_ALLE3IS:
1304          case MISCREG_TLBI_ALLE3:
1305            assert64(tc);
1306            target_el = 3;
1307            secure_lookup = true;
1308            tlbiALL(tc, secure_lookup, target_el);
1309            return;
1310          // @todo: uncomment this to enable Virtualization
1311          // case MISCREG_TLBI_ALLE2IS:
1312          // case MISCREG_TLBI_ALLE2:
1313          // TLBI all entries, EL0&1
1314          case MISCREG_TLBI_ALLE1IS:
1315          case MISCREG_TLBI_ALLE1:
1316          // AArch64 TLBI: invalidate all entries, stage 1, current VMID
1317          case MISCREG_TLBI_VMALLE1IS:
1318          case MISCREG_TLBI_VMALLE1:
1319          // AArch64 TLBI: invalidate all entries, stages 1 & 2, current VMID
1320          case MISCREG_TLBI_VMALLS12E1IS:
1321          case MISCREG_TLBI_VMALLS12E1:
1322            // @todo: handle VMID and stage 2 to enable Virtualization
1323            assert64(tc);
1324            target_el = 1; // el 0 and 1 are handled together
1325            scr = readMiscReg(MISCREG_SCR, tc);
1326            secure_lookup = haveSecurity && !scr.ns;
1327            tlbiALL(tc, secure_lookup, target_el);
1328            return;
1329          // AArch64 TLBI: invalidate by VA and ASID, stage 1, current VMID
1330          // VAEx(IS) and VALEx(IS) are the same because TLBs only store entries
1331          // from the last level of translation table walks
1332          // @todo: handle VMID to enable Virtualization
1333          // TLBI all entries, EL0&1
1334          case MISCREG_TLBI_VAE3IS_Xt:
1335          case MISCREG_TLBI_VAE3_Xt:
1336          // TLBI by VA, EL3  regime stage 1, last level walk
1337          case MISCREG_TLBI_VALE3IS_Xt:
1338          case MISCREG_TLBI_VALE3_Xt:
1339            assert64(tc);
1340            target_el = 3;
1341            asid = 0xbeef; // does not matter, tlbi is global
1342            secure_lookup = true;
1343            tlbiVA(tc, newVal, asid, secure_lookup, target_el);
1344            return;
1345          // TLBI by VA, EL2
1346          case MISCREG_TLBI_VAE2IS_Xt:
1347          case MISCREG_TLBI_VAE2_Xt:
1348          // TLBI by VA, EL2, stage1 last level walk
1349          case MISCREG_TLBI_VALE2IS_Xt:
1350          case MISCREG_TLBI_VALE2_Xt:
1351            assert64(tc);
1352            target_el = 2;
1353            asid = 0xbeef; // does not matter, tlbi is global
1354            scr = readMiscReg(MISCREG_SCR, tc);
1355            secure_lookup = haveSecurity && !scr.ns;
1356            tlbiVA(tc, newVal, asid, secure_lookup, target_el);
1357            return;
1358          // TLBI by VA EL1 & 0, stage1, ASID, current VMID
1359          case MISCREG_TLBI_VAE1IS_Xt:
1360          case MISCREG_TLBI_VAE1_Xt:
1361          case MISCREG_TLBI_VALE1IS_Xt:
1362          case MISCREG_TLBI_VALE1_Xt:
1363            assert64(tc);
1364            asid = bits(newVal, 63, 48);
1365            target_el = 1; // el 0 and 1 are handled together
1366            scr = readMiscReg(MISCREG_SCR, tc);
1367            secure_lookup = haveSecurity && !scr.ns;
1368            tlbiVA(tc, newVal, asid, secure_lookup, target_el);
1369            return;
1370          // AArch64 TLBI: invalidate by ASID, stage 1, current VMID
1371          // @todo: handle VMID to enable Virtualization
1372          case MISCREG_TLBI_ASIDE1IS_Xt:
1373          case MISCREG_TLBI_ASIDE1_Xt:
1374            assert64(tc);
1375            target_el = 1; // el 0 and 1 are handled together
1376            scr = readMiscReg(MISCREG_SCR, tc);
1377            secure_lookup = haveSecurity && !scr.ns;
1378            sys = tc->getSystemPtr();
1379            for (x = 0; x < sys->numContexts(); x++) {
1380                oc = sys->getThreadContext(x);
1381                assert(oc->getITBPtr() && oc->getDTBPtr());
1382                asid = bits(newVal, 63, 48);
1383                if (!haveLargeAsid64)
1384                    asid &= mask(8);
1385                oc->getITBPtr()->flushAsid(asid, secure_lookup, target_el);
1386                oc->getDTBPtr()->flushAsid(asid, secure_lookup, target_el);
1387                CheckerCPU *checker = oc->getCheckerCpuPtr();
1388                if (checker) {
1389                    checker->getITBPtr()->flushAsid(asid,
1390                        secure_lookup, target_el);
1391                    checker->getDTBPtr()->flushAsid(asid,
1392                        secure_lookup, target_el);
1393                }
1394            }
1395            return;
1396          // AArch64 TLBI: invalidate by VA, ASID, stage 1, current VMID
1397          // VAAE1(IS) and VAALE1(IS) are the same because TLBs only store
1398          // entries from the last level of translation table walks
1399          // @todo: handle VMID to enable Virtualization
1400          case MISCREG_TLBI_VAAE1IS_Xt:
1401          case MISCREG_TLBI_VAAE1_Xt:
1402          case MISCREG_TLBI_VAALE1IS_Xt:
1403          case MISCREG_TLBI_VAALE1_Xt:
1404            assert64(tc);
1405            target_el = 1; // el 0 and 1 are handled together
1406            scr = readMiscReg(MISCREG_SCR, tc);
1407            secure_lookup = haveSecurity && !scr.ns;
1408            sys = tc->getSystemPtr();
1409            for (x = 0; x < sys->numContexts(); x++) {
1410                // @todo: extra controls on TLBI broadcast?
1411                oc = sys->getThreadContext(x);
1412                assert(oc->getITBPtr() && oc->getDTBPtr());
1413                Addr va = ((Addr) bits(newVal, 43, 0)) << 12;
1414                oc->getITBPtr()->flushMva(va,
1415                    secure_lookup, false, target_el);
1416                oc->getDTBPtr()->flushMva(va,
1417                    secure_lookup, false, target_el);
1418
1419                CheckerCPU *checker = oc->getCheckerCpuPtr();
1420                if (checker) {
1421                    checker->getITBPtr()->flushMva(va,
1422                        secure_lookup, false, target_el);
1423                    checker->getDTBPtr()->flushMva(va,
1424                        secure_lookup, false, target_el);
1425                }
1426            }
1427            return;
1428          // AArch64 TLBI: invalidate by IPA, stage 2, current VMID
1429          case MISCREG_TLBI_IPAS2LE1IS_Xt:
1430          case MISCREG_TLBI_IPAS2LE1_Xt:
1431          case MISCREG_TLBI_IPAS2E1IS_Xt:
1432          case MISCREG_TLBI_IPAS2E1_Xt:
1433            assert64(tc);
1434            target_el = 1; // EL 0 and 1 are handled together
1435            scr = readMiscReg(MISCREG_SCR, tc);
1436            secure_lookup = haveSecurity && !scr.ns;
1437            sys = tc->getSystemPtr();
1438            for (x = 0; x < sys->numContexts(); x++) {
1439                oc = sys->getThreadContext(x);
1440                assert(oc->getITBPtr() && oc->getDTBPtr());
1441                Addr ipa = ((Addr) bits(newVal, 35, 0)) << 12;
1442                oc->getITBPtr()->flushIpaVmid(ipa,
1443                    secure_lookup, false, target_el);
1444                oc->getDTBPtr()->flushIpaVmid(ipa,
1445                    secure_lookup, false, target_el);
1446
1447                CheckerCPU *checker = oc->getCheckerCpuPtr();
1448                if (checker) {
1449                    checker->getITBPtr()->flushIpaVmid(ipa,
1450                        secure_lookup, false, target_el);
1451                    checker->getDTBPtr()->flushIpaVmid(ipa,
1452                        secure_lookup, false, target_el);
1453                }
1454            }
1455            return;
1456          case MISCREG_ACTLR:
1457            warn("Not doing anything for write of miscreg ACTLR\n");
1458            break;
1459
1460          case MISCREG_PMXEVTYPER_PMCCFILTR:
1461          case MISCREG_PMINTENSET_EL1 ... MISCREG_PMOVSSET_EL0:
1462          case MISCREG_PMEVCNTR0_EL0 ... MISCREG_PMEVTYPER5_EL0:
1463          case MISCREG_PMCR ... MISCREG_PMOVSSET:
1464            pmu->setMiscReg(misc_reg, newVal);
1465            break;
1466
1467
1468          case MISCREG_HSTR: // TJDBX, now redifined to be RES0
1469            {
1470                HSTR hstrMask = 0;
1471                hstrMask.tjdbx = 1;
1472                newVal &= ~((uint32_t) hstrMask);
1473                break;
1474            }
1475          case MISCREG_HCPTR:
1476            {
1477                // If a CP bit in NSACR is 0 then the corresponding bit in
1478                // HCPTR is RAO/WI. Same applies to NSASEDIS
1479                secure_lookup = haveSecurity &&
1480                    inSecureState(readMiscRegNoEffect(MISCREG_SCR),
1481                                  readMiscRegNoEffect(MISCREG_CPSR));
1482                if (!secure_lookup) {
1483                    MiscReg oldValue = readMiscRegNoEffect(MISCREG_HCPTR);
1484                    MiscReg mask = (readMiscRegNoEffect(MISCREG_NSACR) ^ 0x7FFF) & 0xBFFF;
1485                    newVal = (newVal & ~mask) | (oldValue & mask);
1486                }
1487                break;
1488            }
1489          case MISCREG_HDFAR: // alias for secure DFAR
1490            misc_reg = MISCREG_DFAR_S;
1491            break;
1492          case MISCREG_HIFAR: // alias for secure IFAR
1493            misc_reg = MISCREG_IFAR_S;
1494            break;
1495          case MISCREG_ATS1CPR:
1496          case MISCREG_ATS1CPW:
1497          case MISCREG_ATS1CUR:
1498          case MISCREG_ATS1CUW:
1499          case MISCREG_ATS12NSOPR:
1500          case MISCREG_ATS12NSOPW:
1501          case MISCREG_ATS12NSOUR:
1502          case MISCREG_ATS12NSOUW:
1503          case MISCREG_ATS1HR:
1504          case MISCREG_ATS1HW:
1505            {
1506              Request::Flags flags = 0;
1507              BaseTLB::Mode mode = BaseTLB::Read;
1508              TLB::ArmTranslationType tranType = TLB::NormalTran;
1509              Fault fault;
1510              switch(misc_reg) {
1511                case MISCREG_ATS1CPR:
1512                  flags    = TLB::MustBeOne;
1513                  tranType = TLB::S1CTran;
1514                  mode     = BaseTLB::Read;
1515                  break;
1516                case MISCREG_ATS1CPW:
1517                  flags    = TLB::MustBeOne;
1518                  tranType = TLB::S1CTran;
1519                  mode     = BaseTLB::Write;
1520                  break;
1521                case MISCREG_ATS1CUR:
1522                  flags    = TLB::MustBeOne | TLB::UserMode;
1523                  tranType = TLB::S1CTran;
1524                  mode     = BaseTLB::Read;
1525                  break;
1526                case MISCREG_ATS1CUW:
1527                  flags    = TLB::MustBeOne | TLB::UserMode;
1528                  tranType = TLB::S1CTran;
1529                  mode     = BaseTLB::Write;
1530                  break;
1531                case MISCREG_ATS12NSOPR:
1532                  if (!haveSecurity)
1533                      panic("Security Extensions required for ATS12NSOPR");
1534                  flags    = TLB::MustBeOne;
1535                  tranType = TLB::S1S2NsTran;
1536                  mode     = BaseTLB::Read;
1537                  break;
1538                case MISCREG_ATS12NSOPW:
1539                  if (!haveSecurity)
1540                      panic("Security Extensions required for ATS12NSOPW");
1541                  flags    = TLB::MustBeOne;
1542                  tranType = TLB::S1S2NsTran;
1543                  mode     = BaseTLB::Write;
1544                  break;
1545                case MISCREG_ATS12NSOUR:
1546                  if (!haveSecurity)
1547                      panic("Security Extensions required for ATS12NSOUR");
1548                  flags    = TLB::MustBeOne | TLB::UserMode;
1549                  tranType = TLB::S1S2NsTran;
1550                  mode     = BaseTLB::Read;
1551                  break;
1552                case MISCREG_ATS12NSOUW:
1553                  if (!haveSecurity)
1554                      panic("Security Extensions required for ATS12NSOUW");
1555                  flags    = TLB::MustBeOne | TLB::UserMode;
1556                  tranType = TLB::S1S2NsTran;
1557                  mode     = BaseTLB::Write;
1558                  break;
1559                case MISCREG_ATS1HR: // only really useful from secure mode.
1560                  flags    = TLB::MustBeOne;
1561                  tranType = TLB::HypMode;
1562                  mode     = BaseTLB::Read;
1563                  break;
1564                case MISCREG_ATS1HW:
1565                  flags    = TLB::MustBeOne;
1566                  tranType = TLB::HypMode;
1567                  mode     = BaseTLB::Write;
1568                  break;
1569              }
1570              // If we're in timing mode then doing the translation in
1571              // functional mode then we're slightly distorting performance
1572              // results obtained from simulations. The translation should be
1573              // done in the same mode the core is running in. NOTE: This
1574              // can't be an atomic translation because that causes problems
1575              // with unexpected atomic snoop requests.
1576              warn("Translating via MISCREG(%d) in functional mode! Fix Me!\n", misc_reg);
1577              Request req(0, val, 0, flags,  Request::funcMasterId,
1578                          tc->pcState().pc(), tc->contextId());
1579              fault = tc->getDTBPtr()->translateFunctional(&req, tc, mode, tranType);
1580              TTBCR ttbcr = readMiscRegNoEffect(MISCREG_TTBCR);
1581              HCR   hcr   = readMiscRegNoEffect(MISCREG_HCR);
1582
1583              MiscReg newVal;
1584              if (fault == NoFault) {
1585                  Addr paddr = req.getPaddr();
1586                  if (haveLPAE && (ttbcr.eae || tranType & TLB::HypMode ||
1587                     ((tranType & TLB::S1S2NsTran) && hcr.vm) )) {
1588                      newVal = (paddr & mask(39, 12)) |
1589                               (tc->getDTBPtr()->getAttr());
1590                  } else {
1591                      newVal = (paddr & 0xfffff000) |
1592                               (tc->getDTBPtr()->getAttr());
1593                  }
1594                  DPRINTF(MiscRegs,
1595                          "MISCREG: Translated addr 0x%08x: PAR: 0x%08x\n",
1596                          val, newVal);
1597              } else {
1598                  ArmFault *armFault = reinterpret_cast<ArmFault *>(fault.get());
1599                  // Set fault bit and FSR
1600                  FSR fsr = armFault->getFsr(tc);
1601
1602                  newVal = ((fsr >> 9) & 1) << 11;
1603                  if (newVal) {
1604                    // LPAE - rearange fault status
1605                    newVal |= ((fsr >>  0) & 0x3f) << 1;
1606                  } else {
1607                    // VMSA - rearange fault status
1608                    newVal |= ((fsr >>  0) & 0xf) << 1;
1609                    newVal |= ((fsr >> 10) & 0x1) << 5;
1610                    newVal |= ((fsr >> 12) & 0x1) << 6;
1611                  }
1612                  newVal |= 0x1; // F bit
1613                  newVal |= ((armFault->iss() >> 7) & 0x1) << 8;
1614                  newVal |= armFault->isStage2() ? 0x200 : 0;
1615                  DPRINTF(MiscRegs,
1616                          "MISCREG: Translated addr 0x%08x fault fsr %#x: PAR: 0x%08x\n",
1617                          val, fsr, newVal);
1618              }
1619              setMiscRegNoEffect(MISCREG_PAR, newVal);
1620              return;
1621            }
1622          case MISCREG_TTBCR:
1623            {
1624                TTBCR ttbcr = readMiscRegNoEffect(MISCREG_TTBCR);
1625                const uint32_t ones = (uint32_t)(-1);
1626                TTBCR ttbcrMask = 0;
1627                TTBCR ttbcrNew = newVal;
1628
1629                // ARM DDI 0406C.b, ARMv7-32
1630                ttbcrMask.n = ones; // T0SZ
1631                if (haveSecurity) {
1632                    ttbcrMask.pd0 = ones;
1633                    ttbcrMask.pd1 = ones;
1634                }
1635                ttbcrMask.epd0 = ones;
1636                ttbcrMask.irgn0 = ones;
1637                ttbcrMask.orgn0 = ones;
1638                ttbcrMask.sh0 = ones;
1639                ttbcrMask.ps = ones; // T1SZ
1640                ttbcrMask.a1 = ones;
1641                ttbcrMask.epd1 = ones;
1642                ttbcrMask.irgn1 = ones;
1643                ttbcrMask.orgn1 = ones;
1644                ttbcrMask.sh1 = ones;
1645                if (haveLPAE)
1646                    ttbcrMask.eae = ones;
1647
1648                if (haveLPAE && ttbcrNew.eae) {
1649                    newVal = newVal & ttbcrMask;
1650                } else {
1651                    newVal = (newVal & ttbcrMask) | (ttbcr & (~ttbcrMask));
1652                }
1653            }
1654          case MISCREG_TTBR0:
1655          case MISCREG_TTBR1:
1656            {
1657                TTBCR ttbcr = readMiscRegNoEffect(MISCREG_TTBCR);
1658                if (haveLPAE) {
1659                    if (ttbcr.eae) {
1660                        // ARMv7 bit 63-56, 47-40 reserved, UNK/SBZP
1661                        // ARMv8 AArch32 bit 63-56 only
1662                        uint64_t ttbrMask = mask(63,56) | mask(47,40);
1663                        newVal = (newVal & (~ttbrMask));
1664                    }
1665                }
1666            }
1667          case MISCREG_SCTLR_EL1:
1668            {
1669                tc->getITBPtr()->invalidateMiscReg();
1670                tc->getDTBPtr()->invalidateMiscReg();
1671                setMiscRegNoEffect(misc_reg, newVal);
1672            }
1673          case MISCREG_CONTEXTIDR:
1674          case MISCREG_PRRR:
1675          case MISCREG_NMRR:
1676          case MISCREG_MAIR0:
1677          case MISCREG_MAIR1:
1678          case MISCREG_DACR:
1679          case MISCREG_VTTBR:
1680          case MISCREG_SCR_EL3:
1681          case MISCREG_HCR_EL2:
1682          case MISCREG_TCR_EL1:
1683          case MISCREG_TCR_EL2:
1684          case MISCREG_TCR_EL3:
1685          case MISCREG_SCTLR_EL2:
1686          case MISCREG_SCTLR_EL3:
1687          case MISCREG_HSCTLR:
1688          case MISCREG_TTBR0_EL1:
1689          case MISCREG_TTBR1_EL1:
1690          case MISCREG_TTBR0_EL2:
1691          case MISCREG_TTBR0_EL3:
1692            tc->getITBPtr()->invalidateMiscReg();
1693            tc->getDTBPtr()->invalidateMiscReg();
1694            break;
1695          case MISCREG_NZCV:
1696            {
1697                CPSR cpsr = val;
1698
1699                tc->setCCReg(CCREG_NZ, cpsr.nz);
1700                tc->setCCReg(CCREG_C,  cpsr.c);
1701                tc->setCCReg(CCREG_V,  cpsr.v);
1702            }
1703            break;
1704          case MISCREG_DAIF:
1705            {
1706                CPSR cpsr = miscRegs[MISCREG_CPSR];
1707                cpsr.daif = (uint8_t) ((CPSR) newVal).daif;
1708                newVal = cpsr;
1709                misc_reg = MISCREG_CPSR;
1710            }
1711            break;
1712          case MISCREG_SP_EL0:
1713            tc->setIntReg(INTREG_SP0, newVal);
1714            break;
1715          case MISCREG_SP_EL1:
1716            tc->setIntReg(INTREG_SP1, newVal);
1717            break;
1718          case MISCREG_SP_EL2:
1719            tc->setIntReg(INTREG_SP2, newVal);
1720            break;
1721          case MISCREG_SPSEL:
1722            {
1723                CPSR cpsr = miscRegs[MISCREG_CPSR];
1724                cpsr.sp = (uint8_t) ((CPSR) newVal).sp;
1725                newVal = cpsr;
1726                misc_reg = MISCREG_CPSR;
1727            }
1728            break;
1729          case MISCREG_CURRENTEL:
1730            {
1731                CPSR cpsr = miscRegs[MISCREG_CPSR];
1732                cpsr.el = (uint8_t) ((CPSR) newVal).el;
1733                newVal = cpsr;
1734                misc_reg = MISCREG_CPSR;
1735            }
1736            break;
1737          case MISCREG_AT_S1E1R_Xt:
1738          case MISCREG_AT_S1E1W_Xt:
1739          case MISCREG_AT_S1E0R_Xt:
1740          case MISCREG_AT_S1E0W_Xt:
1741          case MISCREG_AT_S1E2R_Xt:
1742          case MISCREG_AT_S1E2W_Xt:
1743          case MISCREG_AT_S12E1R_Xt:
1744          case MISCREG_AT_S12E1W_Xt:
1745          case MISCREG_AT_S12E0R_Xt:
1746          case MISCREG_AT_S12E0W_Xt:
1747          case MISCREG_AT_S1E3R_Xt:
1748          case MISCREG_AT_S1E3W_Xt:
1749            {
1750                RequestPtr req = new Request;
1751                Request::Flags flags = 0;
1752                BaseTLB::Mode mode = BaseTLB::Read;
1753                TLB::ArmTranslationType tranType = TLB::NormalTran;
1754                Fault fault;
1755                switch(misc_reg) {
1756                  case MISCREG_AT_S1E1R_Xt:
1757                    flags    = TLB::MustBeOne;
1758                    tranType = TLB::S1E1Tran;
1759                    mode     = BaseTLB::Read;
1760                    break;
1761                  case MISCREG_AT_S1E1W_Xt:
1762                    flags    = TLB::MustBeOne;
1763                    tranType = TLB::S1E1Tran;
1764                    mode     = BaseTLB::Write;
1765                    break;
1766                  case MISCREG_AT_S1E0R_Xt:
1767                    flags    = TLB::MustBeOne | TLB::UserMode;
1768                    tranType = TLB::S1E0Tran;
1769                    mode     = BaseTLB::Read;
1770                    break;
1771                  case MISCREG_AT_S1E0W_Xt:
1772                    flags    = TLB::MustBeOne | TLB::UserMode;
1773                    tranType = TLB::S1E0Tran;
1774                    mode     = BaseTLB::Write;
1775                    break;
1776                  case MISCREG_AT_S1E2R_Xt:
1777                    flags    = TLB::MustBeOne;
1778                    tranType = TLB::S1E2Tran;
1779                    mode     = BaseTLB::Read;
1780                    break;
1781                  case MISCREG_AT_S1E2W_Xt:
1782                    flags    = TLB::MustBeOne;
1783                    tranType = TLB::S1E2Tran;
1784                    mode     = BaseTLB::Write;
1785                    break;
1786                  case MISCREG_AT_S12E0R_Xt:
1787                    flags    = TLB::MustBeOne | TLB::UserMode;
1788                    tranType = TLB::S12E0Tran;
1789                    mode     = BaseTLB::Read;
1790                    break;
1791                  case MISCREG_AT_S12E0W_Xt:
1792                    flags    = TLB::MustBeOne | TLB::UserMode;
1793                    tranType = TLB::S12E0Tran;
1794                    mode     = BaseTLB::Write;
1795                    break;
1796                  case MISCREG_AT_S12E1R_Xt:
1797                    flags    = TLB::MustBeOne;
1798                    tranType = TLB::S12E1Tran;
1799                    mode     = BaseTLB::Read;
1800                    break;
1801                  case MISCREG_AT_S12E1W_Xt:
1802                    flags    = TLB::MustBeOne;
1803                    tranType = TLB::S12E1Tran;
1804                    mode     = BaseTLB::Write;
1805                    break;
1806                  case MISCREG_AT_S1E3R_Xt:
1807                    flags    = TLB::MustBeOne;
1808                    tranType = TLB::S1E3Tran;
1809                    mode     = BaseTLB::Read;
1810                    break;
1811                  case MISCREG_AT_S1E3W_Xt:
1812                    flags    = TLB::MustBeOne;
1813                    tranType = TLB::S1E3Tran;
1814                    mode     = BaseTLB::Write;
1815                    break;
1816                }
1817                // If we're in timing mode then doing the translation in
1818                // functional mode then we're slightly distorting performance
1819                // results obtained from simulations. The translation should be
1820                // done in the same mode the core is running in. NOTE: This
1821                // can't be an atomic translation because that causes problems
1822                // with unexpected atomic snoop requests.
1823                warn("Translating via MISCREG(%d) in functional mode! Fix Me!\n", misc_reg);
1824                req->setVirt(0, val, 0, flags,  Request::funcMasterId,
1825                               tc->pcState().pc());
1826                req->setContext(tc->contextId());
1827                fault = tc->getDTBPtr()->translateFunctional(req, tc, mode,
1828                                                             tranType);
1829
1830                MiscReg newVal;
1831                if (fault == NoFault) {
1832                    Addr paddr = req->getPaddr();
1833                    uint64_t attr = tc->getDTBPtr()->getAttr();
1834                    uint64_t attr1 = attr >> 56;
1835                    if (!attr1 || attr1 ==0x44) {
1836                        attr |= 0x100;
1837                        attr &= ~ uint64_t(0x80);
1838                    }
1839                    newVal = (paddr & mask(47, 12)) | attr;
1840                    DPRINTF(MiscRegs,
1841                          "MISCREG: Translated addr %#x: PAR_EL1: %#xx\n",
1842                          val, newVal);
1843                } else {
1844                    ArmFault *armFault = reinterpret_cast<ArmFault *>(fault.get());
1845                    // Set fault bit and FSR
1846                    FSR fsr = armFault->getFsr(tc);
1847
1848                    CPSR cpsr = tc->readMiscReg(MISCREG_CPSR);
1849                    if (cpsr.width) { // AArch32
1850                        newVal = ((fsr >> 9) & 1) << 11;
1851                        // rearrange fault status
1852                        newVal |= ((fsr >>  0) & 0x3f) << 1;
1853                        newVal |= 0x1; // F bit
1854                        newVal |= ((armFault->iss() >> 7) & 0x1) << 8;
1855                        newVal |= armFault->isStage2() ? 0x200 : 0;
1856                    } else { // AArch64
1857                        newVal = 1; // F bit
1858                        newVal |= fsr << 1; // FST
1859                        // TODO: DDI 0487A.f D7-2083, AbortFault's s1ptw bit.
1860                        newVal |= armFault->isStage2() ? 1 << 8 : 0; // PTW
1861                        newVal |= armFault->isStage2() ? 1 << 9 : 0; // S
1862                        newVal |= 1 << 11; // RES1
1863                    }
1864                    DPRINTF(MiscRegs,
1865                            "MISCREG: Translated addr %#x fault fsr %#x: PAR: %#x\n",
1866                            val, fsr, newVal);
1867                }
1868                delete req;
1869                setMiscRegNoEffect(MISCREG_PAR_EL1, newVal);
1870                return;
1871            }
1872          case MISCREG_SPSR_EL3:
1873          case MISCREG_SPSR_EL2:
1874          case MISCREG_SPSR_EL1:
1875            // Force bits 23:21 to 0
1876            newVal = val & ~(0x7 << 21);
1877            break;
1878          case MISCREG_L2CTLR:
1879            warn("miscreg L2CTLR (%s) written with %#x. ignored...\n",
1880                 miscRegName[misc_reg], uint32_t(val));
1881            break;
1882
1883          // Generic Timer registers
1884          case MISCREG_CNTFRQ ... MISCREG_CNTHP_CTL:
1885          case MISCREG_CNTPCT ... MISCREG_CNTHP_CVAL:
1886          case MISCREG_CNTKCTL_EL1 ... MISCREG_CNTV_CVAL_EL0:
1887          case MISCREG_CNTVOFF_EL2 ... MISCREG_CNTPS_CVAL_EL1:
1888            getGenericTimer(tc).setMiscReg(misc_reg, newVal);
1889            break;
1890        }
1891    }
1892    setMiscRegNoEffect(misc_reg, newVal);
1893}
1894
1895void
1896ISA::tlbiVA(ThreadContext *tc, MiscReg newVal, uint16_t asid,
1897            bool secure_lookup, uint8_t target_el)
1898{
1899    if (!haveLargeAsid64)
1900        asid &= mask(8);
1901    Addr va = ((Addr) bits(newVal, 43, 0)) << 12;
1902    System *sys = tc->getSystemPtr();
1903    for (int x = 0; x < sys->numContexts(); x++) {
1904        ThreadContext *oc = sys->getThreadContext(x);
1905        assert(oc->getITBPtr() && oc->getDTBPtr());
1906        oc->getITBPtr()->flushMvaAsid(va, asid,
1907                                      secure_lookup, target_el);
1908        oc->getDTBPtr()->flushMvaAsid(va, asid,
1909                                      secure_lookup, target_el);
1910
1911        CheckerCPU *checker = oc->getCheckerCpuPtr();
1912        if (checker) {
1913            checker->getITBPtr()->flushMvaAsid(
1914                va, asid, secure_lookup, target_el);
1915            checker->getDTBPtr()->flushMvaAsid(
1916                va, asid, secure_lookup, target_el);
1917        }
1918    }
1919}
1920
1921void
1922ISA::tlbiALL(ThreadContext *tc, bool secure_lookup, uint8_t target_el)
1923{
1924    System *sys = tc->getSystemPtr();
1925    for (int x = 0; x < sys->numContexts(); x++) {
1926        ThreadContext *oc = sys->getThreadContext(x);
1927        assert(oc->getITBPtr() && oc->getDTBPtr());
1928        oc->getITBPtr()->flushAllSecurity(secure_lookup, target_el);
1929        oc->getDTBPtr()->flushAllSecurity(secure_lookup, target_el);
1930
1931        // If CheckerCPU is connected, need to notify it of a flush
1932        CheckerCPU *checker = oc->getCheckerCpuPtr();
1933        if (checker) {
1934            checker->getITBPtr()->flushAllSecurity(secure_lookup,
1935                                                   target_el);
1936            checker->getDTBPtr()->flushAllSecurity(secure_lookup,
1937                                                   target_el);
1938        }
1939    }
1940}
1941
1942void
1943ISA::tlbiALLN(ThreadContext *tc, bool hyp, uint8_t target_el)
1944{
1945    System *sys = tc->getSystemPtr();
1946    for (int x = 0; x < sys->numContexts(); x++) {
1947      ThreadContext *oc = sys->getThreadContext(x);
1948      assert(oc->getITBPtr() && oc->getDTBPtr());
1949      oc->getITBPtr()->flushAllNs(hyp, target_el);
1950      oc->getDTBPtr()->flushAllNs(hyp, target_el);
1951
1952      CheckerCPU *checker = oc->getCheckerCpuPtr();
1953      if (checker) {
1954          checker->getITBPtr()->flushAllNs(hyp, target_el);
1955          checker->getDTBPtr()->flushAllNs(hyp, target_el);
1956      }
1957    }
1958}
1959
1960void
1961ISA::tlbiMVA(ThreadContext *tc, MiscReg newVal, bool secure_lookup, bool hyp,
1962             uint8_t target_el)
1963{
1964    System *sys = tc->getSystemPtr();
1965    for (int x = 0; x < sys->numContexts(); x++) {
1966        ThreadContext *oc = sys->getThreadContext(x);
1967        assert(oc->getITBPtr() && oc->getDTBPtr());
1968        oc->getITBPtr()->flushMva(mbits(newVal, 31,12),
1969            secure_lookup, hyp, target_el);
1970        oc->getDTBPtr()->flushMva(mbits(newVal, 31,12),
1971            secure_lookup, hyp, target_el);
1972
1973        CheckerCPU *checker = oc->getCheckerCpuPtr();
1974        if (checker) {
1975            checker->getITBPtr()->flushMva(mbits(newVal, 31,12),
1976                secure_lookup, hyp, target_el);
1977            checker->getDTBPtr()->flushMva(mbits(newVal, 31,12),
1978                secure_lookup, hyp, target_el);
1979        }
1980    }
1981}
1982
1983BaseISADevice &
1984ISA::getGenericTimer(ThreadContext *tc)
1985{
1986    // We only need to create an ISA interface the first time we try
1987    // to access the timer.
1988    if (timer)
1989        return *timer.get();
1990
1991    assert(system);
1992    GenericTimer *generic_timer(system->getGenericTimer());
1993    if (!generic_timer) {
1994        panic("Trying to get a generic timer from a system that hasn't "
1995              "been configured to use a generic timer.\n");
1996    }
1997
1998    timer.reset(new GenericTimerISA(*generic_timer, tc->contextId()));
1999    return *timer.get();
2000}
2001
2002}
2003
2004ArmISA::ISA *
2005ArmISAParams::create()
2006{
2007    return new ArmISA::ISA(this);
2008}
2009