isa.cc revision 10037
17405SAli.Saidi@ARM.com/*
29814Sandreas.hansson@arm.com * Copyright (c) 2010-2013 ARM Limited
37405SAli.Saidi@ARM.com * All rights reserved
47405SAli.Saidi@ARM.com *
57405SAli.Saidi@ARM.com * The license below extends only to copyright in the software and shall
67405SAli.Saidi@ARM.com * not be construed as granting a license to any other intellectual
77405SAli.Saidi@ARM.com * property including but not limited to intellectual property relating
87405SAli.Saidi@ARM.com * to a hardware implementation of the functionality of the software
97405SAli.Saidi@ARM.com * licensed hereunder.  You may use the software subject to the license
107405SAli.Saidi@ARM.com * terms below provided that you ensure that this notice is replicated
117405SAli.Saidi@ARM.com * unmodified and in its entirety in all distributions of the software,
127405SAli.Saidi@ARM.com * modified or unmodified, in source code or in binary form.
137405SAli.Saidi@ARM.com *
147405SAli.Saidi@ARM.com * Redistribution and use in source and binary forms, with or without
157405SAli.Saidi@ARM.com * modification, are permitted provided that the following conditions are
167405SAli.Saidi@ARM.com * met: redistributions of source code must retain the above copyright
177405SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer;
187405SAli.Saidi@ARM.com * redistributions in binary form must reproduce the above copyright
197405SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer in the
207405SAli.Saidi@ARM.com * documentation and/or other materials provided with the distribution;
217405SAli.Saidi@ARM.com * neither the name of the copyright holders nor the names of its
227405SAli.Saidi@ARM.com * contributors may be used to endorse or promote products derived from
237405SAli.Saidi@ARM.com * this software without specific prior written permission.
247405SAli.Saidi@ARM.com *
257405SAli.Saidi@ARM.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
267405SAli.Saidi@ARM.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
277405SAli.Saidi@ARM.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
287405SAli.Saidi@ARM.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
297405SAli.Saidi@ARM.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
307405SAli.Saidi@ARM.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
317405SAli.Saidi@ARM.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
327405SAli.Saidi@ARM.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
337405SAli.Saidi@ARM.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
347405SAli.Saidi@ARM.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
357405SAli.Saidi@ARM.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
367405SAli.Saidi@ARM.com *
377405SAli.Saidi@ARM.com * Authors: Gabe Black
387405SAli.Saidi@ARM.com *          Ali Saidi
397405SAli.Saidi@ARM.com */
407405SAli.Saidi@ARM.com
417405SAli.Saidi@ARM.com#include "arch/arm/isa.hh"
429050Schander.sudanthi@arm.com#include "arch/arm/system.hh"
438887Sgeoffrey.blake@arm.com#include "cpu/checker/cpu.hh"
448232Snate@binkert.org#include "debug/Arm.hh"
458232Snate@binkert.org#include "debug/MiscRegs.hh"
469384SAndreas.Sandberg@arm.com#include "params/ArmISA.hh"
477678Sgblack@eecs.umich.edu#include "sim/faults.hh"
488059SAli.Saidi@ARM.com#include "sim/stat_control.hh"
498284SAli.Saidi@ARM.com#include "sim/system.hh"
507405SAli.Saidi@ARM.com
517405SAli.Saidi@ARM.comnamespace ArmISA
527405SAli.Saidi@ARM.com{
537405SAli.Saidi@ARM.com
5410037SARM gem5 Developers
5510037SARM gem5 Developers/**
5610037SARM gem5 Developers * Some registers aliase with others, and therefore need to be translated.
5710037SARM gem5 Developers * For each entry:
5810037SARM gem5 Developers * The first value is the misc register that is to be looked up
5910037SARM gem5 Developers * the second value is the lower part of the translation
6010037SARM gem5 Developers * the third the upper part
6110037SARM gem5 Developers */
6210037SARM gem5 Developersconst struct ISA::MiscRegInitializerEntry
6310037SARM gem5 Developers    ISA::MiscRegSwitch[miscRegTranslateMax] = {
6410037SARM gem5 Developers    {MISCREG_CSSELR_EL1, {MISCREG_CSSELR, 0}},
6510037SARM gem5 Developers    {MISCREG_SCTLR_EL1, {MISCREG_SCTLR, 0}},
6610037SARM gem5 Developers    {MISCREG_SCTLR_EL2, {MISCREG_HSCTLR, 0}},
6710037SARM gem5 Developers    {MISCREG_ACTLR_EL1, {MISCREG_ACTLR, 0}},
6810037SARM gem5 Developers    {MISCREG_ACTLR_EL2, {MISCREG_HACTLR, 0}},
6910037SARM gem5 Developers    {MISCREG_CPACR_EL1, {MISCREG_CPACR, 0}},
7010037SARM gem5 Developers    {MISCREG_CPTR_EL2, {MISCREG_HCPTR, 0}},
7110037SARM gem5 Developers    {MISCREG_HCR_EL2, {MISCREG_HCR, 0}},
7210037SARM gem5 Developers    {MISCREG_MDCR_EL2, {MISCREG_HDCR, 0}},
7310037SARM gem5 Developers    {MISCREG_HSTR_EL2, {MISCREG_HSTR, 0}},
7410037SARM gem5 Developers    {MISCREG_HACR_EL2, {MISCREG_HACR, 0}},
7510037SARM gem5 Developers    {MISCREG_TTBR0_EL1, {MISCREG_TTBR0, 0}},
7610037SARM gem5 Developers    {MISCREG_TTBR1_EL1, {MISCREG_TTBR1, 0}},
7710037SARM gem5 Developers    {MISCREG_TTBR0_EL2, {MISCREG_HTTBR, 0}},
7810037SARM gem5 Developers    {MISCREG_VTTBR_EL2, {MISCREG_VTTBR, 0}},
7910037SARM gem5 Developers    {MISCREG_TCR_EL1, {MISCREG_TTBCR, 0}},
8010037SARM gem5 Developers    {MISCREG_TCR_EL2, {MISCREG_HTCR, 0}},
8110037SARM gem5 Developers    {MISCREG_VTCR_EL2, {MISCREG_VTCR, 0}},
8210037SARM gem5 Developers    {MISCREG_AFSR0_EL1, {MISCREG_ADFSR, 0}},
8310037SARM gem5 Developers    {MISCREG_AFSR1_EL1, {MISCREG_AIFSR, 0}},
8410037SARM gem5 Developers    {MISCREG_AFSR0_EL2, {MISCREG_HADFSR, 0}},
8510037SARM gem5 Developers    {MISCREG_AFSR1_EL2, {MISCREG_HAIFSR, 0}},
8610037SARM gem5 Developers    {MISCREG_ESR_EL2, {MISCREG_HSR, 0}},
8710037SARM gem5 Developers    {MISCREG_FAR_EL1, {MISCREG_DFAR, MISCREG_IFAR}},
8810037SARM gem5 Developers    {MISCREG_FAR_EL2, {MISCREG_HDFAR, MISCREG_HIFAR}},
8910037SARM gem5 Developers    {MISCREG_HPFAR_EL2, {MISCREG_HPFAR, 0}},
9010037SARM gem5 Developers    {MISCREG_PAR_EL1, {MISCREG_PAR, 0}},
9110037SARM gem5 Developers    {MISCREG_MAIR_EL1, {MISCREG_PRRR, MISCREG_NMRR}},
9210037SARM gem5 Developers    {MISCREG_MAIR_EL2, {MISCREG_HMAIR0, MISCREG_HMAIR1}},
9310037SARM gem5 Developers    {MISCREG_AMAIR_EL1, {MISCREG_AMAIR0, MISCREG_AMAIR1}},
9410037SARM gem5 Developers    {MISCREG_VBAR_EL1, {MISCREG_VBAR, 0}},
9510037SARM gem5 Developers    {MISCREG_VBAR_EL2, {MISCREG_HVBAR, 0}},
9610037SARM gem5 Developers    {MISCREG_CONTEXTIDR_EL1, {MISCREG_CONTEXTIDR, 0}},
9710037SARM gem5 Developers    {MISCREG_TPIDR_EL0, {MISCREG_TPIDRURW, 0}},
9810037SARM gem5 Developers    {MISCREG_TPIDRRO_EL0, {MISCREG_TPIDRURO, 0}},
9910037SARM gem5 Developers    {MISCREG_TPIDR_EL1, {MISCREG_TPIDRPRW, 0}},
10010037SARM gem5 Developers    {MISCREG_TPIDR_EL2, {MISCREG_HTPIDR, 0}},
10110037SARM gem5 Developers    {MISCREG_TEECR32_EL1, {MISCREG_TEECR, 0}},
10210037SARM gem5 Developers    {MISCREG_CNTFRQ_EL0, {MISCREG_CNTFRQ, 0}},
10310037SARM gem5 Developers    {MISCREG_CNTPCT_EL0, {MISCREG_CNTPCT, 0}},
10410037SARM gem5 Developers    {MISCREG_CNTVCT_EL0, {MISCREG_CNTVCT, 0}},
10510037SARM gem5 Developers    {MISCREG_CNTVOFF_EL2, {MISCREG_CNTVOFF, 0}},
10610037SARM gem5 Developers    {MISCREG_CNTKCTL_EL1, {MISCREG_CNTKCTL, 0}},
10710037SARM gem5 Developers    {MISCREG_CNTHCTL_EL2, {MISCREG_CNTHCTL, 0}},
10810037SARM gem5 Developers    {MISCREG_CNTP_TVAL_EL0, {MISCREG_CNTP_TVAL, 0}},
10910037SARM gem5 Developers    {MISCREG_CNTP_CTL_EL0, {MISCREG_CNTP_CTL, 0}},
11010037SARM gem5 Developers    {MISCREG_CNTP_CVAL_EL0, {MISCREG_CNTP_CVAL, 0}},
11110037SARM gem5 Developers    {MISCREG_CNTV_TVAL_EL0, {MISCREG_CNTV_TVAL, 0}},
11210037SARM gem5 Developers    {MISCREG_CNTV_CTL_EL0, {MISCREG_CNTV_CTL, 0}},
11310037SARM gem5 Developers    {MISCREG_CNTV_CVAL_EL0, {MISCREG_CNTV_CVAL, 0}},
11410037SARM gem5 Developers    {MISCREG_CNTHP_TVAL_EL2, {MISCREG_CNTHP_TVAL, 0}},
11510037SARM gem5 Developers    {MISCREG_CNTHP_CTL_EL2, {MISCREG_CNTHP_CTL, 0}},
11610037SARM gem5 Developers    {MISCREG_CNTHP_CVAL_EL2, {MISCREG_CNTHP_CVAL, 0}},
11710037SARM gem5 Developers    {MISCREG_DACR32_EL2, {MISCREG_DACR, 0}},
11810037SARM gem5 Developers    {MISCREG_IFSR32_EL2, {MISCREG_IFSR, 0}},
11910037SARM gem5 Developers    {MISCREG_TEEHBR32_EL1, {MISCREG_TEEHBR, 0}},
12010037SARM gem5 Developers    {MISCREG_SDER32_EL3, {MISCREG_SDER, 0}}
12110037SARM gem5 Developers};
12210037SARM gem5 Developers
12310037SARM gem5 Developers
1249384SAndreas.Sandberg@arm.comISA::ISA(Params *p)
12510037SARM gem5 Developers    : SimObject(p), system(NULL), lookUpMiscReg(NUM_MISCREGS, {0,0})
1269384SAndreas.Sandberg@arm.com{
1279384SAndreas.Sandberg@arm.com    SCTLR sctlr;
1289384SAndreas.Sandberg@arm.com    sctlr = 0;
1299384SAndreas.Sandberg@arm.com    miscRegs[MISCREG_SCTLR_RST] = sctlr;
13010037SARM gem5 Developers
13110037SARM gem5 Developers    system = dynamic_cast<ArmSystem *>(p->system);
13210037SARM gem5 Developers    DPRINTFN("ISA system set to: %p %p\n", system, p->system);
13310037SARM gem5 Developers
13410037SARM gem5 Developers    // Cache system-level properties
13510037SARM gem5 Developers    if (FullSystem && system) {
13610037SARM gem5 Developers        haveSecurity = system->haveSecurity();
13710037SARM gem5 Developers        haveLPAE = system->haveLPAE();
13810037SARM gem5 Developers        haveVirtualization = system->haveVirtualization();
13910037SARM gem5 Developers        haveLargeAsid64 = system->haveLargeAsid64();
14010037SARM gem5 Developers        physAddrRange64 = system->physAddrRange64();
14110037SARM gem5 Developers    } else {
14210037SARM gem5 Developers        haveSecurity = haveLPAE = haveVirtualization = false;
14310037SARM gem5 Developers        haveLargeAsid64 = false;
14410037SARM gem5 Developers        physAddrRange64 = 32;  // dummy value
14510037SARM gem5 Developers    }
14610037SARM gem5 Developers
14710037SARM gem5 Developers    /** Fill in the miscReg translation table */
14810037SARM gem5 Developers    for (uint32_t i = 0; i < miscRegTranslateMax; i++) {
14910037SARM gem5 Developers        struct MiscRegLUTEntry new_entry;
15010037SARM gem5 Developers
15110037SARM gem5 Developers        uint32_t select = MiscRegSwitch[i].index;
15210037SARM gem5 Developers        new_entry = MiscRegSwitch[i].entry;
15310037SARM gem5 Developers
15410037SARM gem5 Developers        lookUpMiscReg[select] = new_entry;
15510037SARM gem5 Developers    }
15610037SARM gem5 Developers
15710037SARM gem5 Developers    preUnflattenMiscReg();
15810037SARM gem5 Developers
1599384SAndreas.Sandberg@arm.com    clear();
1609384SAndreas.Sandberg@arm.com}
1619384SAndreas.Sandberg@arm.com
1629384SAndreas.Sandberg@arm.comconst ArmISAParams *
1639384SAndreas.Sandberg@arm.comISA::params() const
1649384SAndreas.Sandberg@arm.com{
1659384SAndreas.Sandberg@arm.com    return dynamic_cast<const Params *>(_params);
1669384SAndreas.Sandberg@arm.com}
1679384SAndreas.Sandberg@arm.com
1687427Sgblack@eecs.umich.eduvoid
1697427Sgblack@eecs.umich.eduISA::clear()
1707427Sgblack@eecs.umich.edu{
1719385SAndreas.Sandberg@arm.com    const Params *p(params());
1729385SAndreas.Sandberg@arm.com
1737427Sgblack@eecs.umich.edu    SCTLR sctlr_rst = miscRegs[MISCREG_SCTLR_RST];
1747427Sgblack@eecs.umich.edu    memset(miscRegs, 0, sizeof(miscRegs));
17510037SARM gem5 Developers
17610037SARM gem5 Developers    // Initialize configurable default values
17710037SARM gem5 Developers    miscRegs[MISCREG_MIDR] = p->midr;
17810037SARM gem5 Developers    miscRegs[MISCREG_MIDR_EL1] = p->midr;
17910037SARM gem5 Developers    miscRegs[MISCREG_VPIDR] = p->midr;
18010037SARM gem5 Developers
18110037SARM gem5 Developers    if (FullSystem && system->highestELIs64()) {
18210037SARM gem5 Developers        // Initialize AArch64 state
18310037SARM gem5 Developers        clear64(p);
18410037SARM gem5 Developers        return;
18510037SARM gem5 Developers    }
18610037SARM gem5 Developers
18710037SARM gem5 Developers    // Initialize AArch32 state...
18810037SARM gem5 Developers
1897427Sgblack@eecs.umich.edu    CPSR cpsr = 0;
1907427Sgblack@eecs.umich.edu    cpsr.mode = MODE_USER;
1917427Sgblack@eecs.umich.edu    miscRegs[MISCREG_CPSR] = cpsr;
1927427Sgblack@eecs.umich.edu    updateRegMap(cpsr);
1937427Sgblack@eecs.umich.edu
1947427Sgblack@eecs.umich.edu    SCTLR sctlr = 0;
19510037SARM gem5 Developers    sctlr.te = (bool) sctlr_rst.te;
19610037SARM gem5 Developers    sctlr.nmfi = (bool) sctlr_rst.nmfi;
19710037SARM gem5 Developers    sctlr.v = (bool) sctlr_rst.v;
19810037SARM gem5 Developers    sctlr.u = 1;
1997427Sgblack@eecs.umich.edu    sctlr.xp = 1;
2007427Sgblack@eecs.umich.edu    sctlr.rao2 = 1;
2017427Sgblack@eecs.umich.edu    sctlr.rao3 = 1;
20210037SARM gem5 Developers    sctlr.rao4 = 0xf;  // SCTLR[6:3]
20310037SARM gem5 Developers    miscRegs[MISCREG_SCTLR_NS] = sctlr;
2047427Sgblack@eecs.umich.edu    miscRegs[MISCREG_SCTLR_RST] = sctlr_rst;
20510037SARM gem5 Developers    miscRegs[MISCREG_HCPTR] = 0;
2067427Sgblack@eecs.umich.edu
20710037SARM gem5 Developers    // Start with an event in the mailbox
2087427Sgblack@eecs.umich.edu    miscRegs[MISCREG_SEV_MAILBOX] = 1;
2097427Sgblack@eecs.umich.edu
21010037SARM gem5 Developers    // Separate Instruction and Data TLBs
2117427Sgblack@eecs.umich.edu    miscRegs[MISCREG_TLBTR] = 1;
2127427Sgblack@eecs.umich.edu
2137427Sgblack@eecs.umich.edu    MVFR0 mvfr0 = 0;
2147427Sgblack@eecs.umich.edu    mvfr0.advSimdRegisters = 2;
2157427Sgblack@eecs.umich.edu    mvfr0.singlePrecision = 2;
2167427Sgblack@eecs.umich.edu    mvfr0.doublePrecision = 2;
2177427Sgblack@eecs.umich.edu    mvfr0.vfpExceptionTrapping = 0;
2187427Sgblack@eecs.umich.edu    mvfr0.divide = 1;
2197427Sgblack@eecs.umich.edu    mvfr0.squareRoot = 1;
2207427Sgblack@eecs.umich.edu    mvfr0.shortVectors = 1;
2217427Sgblack@eecs.umich.edu    mvfr0.roundingModes = 1;
2227427Sgblack@eecs.umich.edu    miscRegs[MISCREG_MVFR0] = mvfr0;
2237427Sgblack@eecs.umich.edu
2247427Sgblack@eecs.umich.edu    MVFR1 mvfr1 = 0;
2257427Sgblack@eecs.umich.edu    mvfr1.flushToZero = 1;
2267427Sgblack@eecs.umich.edu    mvfr1.defaultNaN = 1;
2277427Sgblack@eecs.umich.edu    mvfr1.advSimdLoadStore = 1;
2287427Sgblack@eecs.umich.edu    mvfr1.advSimdInteger = 1;
2297427Sgblack@eecs.umich.edu    mvfr1.advSimdSinglePrecision = 1;
2307427Sgblack@eecs.umich.edu    mvfr1.advSimdHalfPrecision = 1;
2317427Sgblack@eecs.umich.edu    mvfr1.vfpHalfPrecision = 1;
2327427Sgblack@eecs.umich.edu    miscRegs[MISCREG_MVFR1] = mvfr1;
2337427Sgblack@eecs.umich.edu
2347436Sdam.sunwoo@arm.com    // Reset values of PRRR and NMRR are implementation dependent
2357436Sdam.sunwoo@arm.com
23610037SARM gem5 Developers    // @todo: PRRR and NMRR in secure state?
23710037SARM gem5 Developers    miscRegs[MISCREG_PRRR_NS] =
2387436Sdam.sunwoo@arm.com        (1 << 19) | // 19
2397436Sdam.sunwoo@arm.com        (0 << 18) | // 18
2407436Sdam.sunwoo@arm.com        (0 << 17) | // 17
2417436Sdam.sunwoo@arm.com        (1 << 16) | // 16
2427436Sdam.sunwoo@arm.com        (2 << 14) | // 15:14
2437436Sdam.sunwoo@arm.com        (0 << 12) | // 13:12
2447436Sdam.sunwoo@arm.com        (2 << 10) | // 11:10
2457436Sdam.sunwoo@arm.com        (2 << 8)  | // 9:8
2467436Sdam.sunwoo@arm.com        (2 << 6)  | // 7:6
2477436Sdam.sunwoo@arm.com        (2 << 4)  | // 5:4
2487436Sdam.sunwoo@arm.com        (1 << 2)  | // 3:2
2497436Sdam.sunwoo@arm.com        0;          // 1:0
25010037SARM gem5 Developers    miscRegs[MISCREG_NMRR_NS] =
2517436Sdam.sunwoo@arm.com        (1 << 30) | // 31:30
2527436Sdam.sunwoo@arm.com        (0 << 26) | // 27:26
2537436Sdam.sunwoo@arm.com        (0 << 24) | // 25:24
2547436Sdam.sunwoo@arm.com        (3 << 22) | // 23:22
2557436Sdam.sunwoo@arm.com        (2 << 20) | // 21:20
2567436Sdam.sunwoo@arm.com        (0 << 18) | // 19:18
2577436Sdam.sunwoo@arm.com        (0 << 16) | // 17:16
2587436Sdam.sunwoo@arm.com        (1 << 14) | // 15:14
2597436Sdam.sunwoo@arm.com        (0 << 12) | // 13:12
2607436Sdam.sunwoo@arm.com        (2 << 10) | // 11:10
2617436Sdam.sunwoo@arm.com        (0 << 8)  | // 9:8
2627436Sdam.sunwoo@arm.com        (3 << 6)  | // 7:6
2637436Sdam.sunwoo@arm.com        (2 << 4)  | // 5:4
2647436Sdam.sunwoo@arm.com        (0 << 2)  | // 3:2
2657436Sdam.sunwoo@arm.com        0;          // 1:0
2667436Sdam.sunwoo@arm.com
2677644Sali.saidi@arm.com    miscRegs[MISCREG_CPACR] = 0;
2688147SAli.Saidi@ARM.com
2699385SAndreas.Sandberg@arm.com
2709385SAndreas.Sandberg@arm.com    miscRegs[MISCREG_ID_PFR0] = p->id_pfr0;
2719385SAndreas.Sandberg@arm.com    miscRegs[MISCREG_ID_PFR1] = p->id_pfr1;
2729385SAndreas.Sandberg@arm.com
2739385SAndreas.Sandberg@arm.com    miscRegs[MISCREG_ID_MMFR0] = p->id_mmfr0;
2749385SAndreas.Sandberg@arm.com    miscRegs[MISCREG_ID_MMFR1] = p->id_mmfr1;
2759385SAndreas.Sandberg@arm.com    miscRegs[MISCREG_ID_MMFR2] = p->id_mmfr2;
2769385SAndreas.Sandberg@arm.com    miscRegs[MISCREG_ID_MMFR3] = p->id_mmfr3;
2779385SAndreas.Sandberg@arm.com
2789385SAndreas.Sandberg@arm.com    miscRegs[MISCREG_ID_ISAR0] = p->id_isar0;
2799385SAndreas.Sandberg@arm.com    miscRegs[MISCREG_ID_ISAR1] = p->id_isar1;
2809385SAndreas.Sandberg@arm.com    miscRegs[MISCREG_ID_ISAR2] = p->id_isar2;
2819385SAndreas.Sandberg@arm.com    miscRegs[MISCREG_ID_ISAR3] = p->id_isar3;
2829385SAndreas.Sandberg@arm.com    miscRegs[MISCREG_ID_ISAR4] = p->id_isar4;
2839385SAndreas.Sandberg@arm.com    miscRegs[MISCREG_ID_ISAR5] = p->id_isar5;
2849385SAndreas.Sandberg@arm.com
2859385SAndreas.Sandberg@arm.com    miscRegs[MISCREG_FPSID] = p->fpsid;
2869385SAndreas.Sandberg@arm.com
28710037SARM gem5 Developers    if (haveLPAE) {
28810037SARM gem5 Developers        TTBCR ttbcr = miscRegs[MISCREG_TTBCR_NS];
28910037SARM gem5 Developers        ttbcr.eae = 0;
29010037SARM gem5 Developers        miscRegs[MISCREG_TTBCR_NS] = ttbcr;
29110037SARM gem5 Developers        // Enforce consistency with system-level settings
29210037SARM gem5 Developers        miscRegs[MISCREG_ID_MMFR0] = (miscRegs[MISCREG_ID_MMFR0] & ~0xf) | 0x5;
29310037SARM gem5 Developers    }
29410037SARM gem5 Developers
29510037SARM gem5 Developers    if (haveSecurity) {
29610037SARM gem5 Developers        miscRegs[MISCREG_SCTLR_S] = sctlr;
29710037SARM gem5 Developers        miscRegs[MISCREG_SCR] = 0;
29810037SARM gem5 Developers        miscRegs[MISCREG_VBAR_S] = 0;
29910037SARM gem5 Developers    } else {
30010037SARM gem5 Developers        // we're always non-secure
30110037SARM gem5 Developers        miscRegs[MISCREG_SCR] = 1;
30210037SARM gem5 Developers    }
3038147SAli.Saidi@ARM.com
3047427Sgblack@eecs.umich.edu    //XXX We need to initialize the rest of the state.
3057427Sgblack@eecs.umich.edu}
3067427Sgblack@eecs.umich.edu
30710037SARM gem5 Developersvoid
30810037SARM gem5 DevelopersISA::clear64(const ArmISAParams *p)
30910037SARM gem5 Developers{
31010037SARM gem5 Developers    CPSR cpsr = 0;
31110037SARM gem5 Developers    Addr rvbar = system->resetAddr64();
31210037SARM gem5 Developers    switch (system->highestEL()) {
31310037SARM gem5 Developers        // Set initial EL to highest implemented EL using associated stack
31410037SARM gem5 Developers        // pointer (SP_ELx); set RVBAR_ELx to implementation defined reset
31510037SARM gem5 Developers        // value
31610037SARM gem5 Developers      case EL3:
31710037SARM gem5 Developers        cpsr.mode = MODE_EL3H;
31810037SARM gem5 Developers        miscRegs[MISCREG_RVBAR_EL3] = rvbar;
31910037SARM gem5 Developers        break;
32010037SARM gem5 Developers      case EL2:
32110037SARM gem5 Developers        cpsr.mode = MODE_EL2H;
32210037SARM gem5 Developers        miscRegs[MISCREG_RVBAR_EL2] = rvbar;
32310037SARM gem5 Developers        break;
32410037SARM gem5 Developers      case EL1:
32510037SARM gem5 Developers        cpsr.mode = MODE_EL1H;
32610037SARM gem5 Developers        miscRegs[MISCREG_RVBAR_EL1] = rvbar;
32710037SARM gem5 Developers        break;
32810037SARM gem5 Developers      default:
32910037SARM gem5 Developers        panic("Invalid highest implemented exception level");
33010037SARM gem5 Developers        break;
33110037SARM gem5 Developers    }
33210037SARM gem5 Developers
33310037SARM gem5 Developers    // Initialize rest of CPSR
33410037SARM gem5 Developers    cpsr.daif = 0xf;  // Mask all interrupts
33510037SARM gem5 Developers    cpsr.ss = 0;
33610037SARM gem5 Developers    cpsr.il = 0;
33710037SARM gem5 Developers    miscRegs[MISCREG_CPSR] = cpsr;
33810037SARM gem5 Developers    updateRegMap(cpsr);
33910037SARM gem5 Developers
34010037SARM gem5 Developers    // Initialize other control registers
34110037SARM gem5 Developers    miscRegs[MISCREG_MPIDR_EL1] = 0x80000000;
34210037SARM gem5 Developers    if (haveSecurity) {
34310037SARM gem5 Developers        miscRegs[MISCREG_SCTLR_EL3] = 0x30c50870;
34410037SARM gem5 Developers        miscRegs[MISCREG_SCR_EL3]   = 0x00000030;  // RES1 fields
34510037SARM gem5 Developers    // @todo: uncomment this to enable Virtualization
34610037SARM gem5 Developers    // } else if (haveVirtualization) {
34710037SARM gem5 Developers    //     miscRegs[MISCREG_SCTLR_EL2] = 0x30c50870;
34810037SARM gem5 Developers    } else {
34910037SARM gem5 Developers        miscRegs[MISCREG_SCTLR_EL1] = 0x30c50870;
35010037SARM gem5 Developers        // Always non-secure
35110037SARM gem5 Developers        miscRegs[MISCREG_SCR_EL3] = 1;
35210037SARM gem5 Developers    }
35310037SARM gem5 Developers
35410037SARM gem5 Developers    // Initialize configurable id registers
35510037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64AFR0_EL1] = p->id_aa64afr0_el1;
35610037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64AFR1_EL1] = p->id_aa64afr1_el1;
35710037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64DFR0_EL1] = p->id_aa64dfr0_el1;
35810037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64DFR1_EL1] = p->id_aa64dfr1_el1;
35910037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64ISAR0_EL1] = p->id_aa64isar0_el1;
36010037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64ISAR1_EL1] = p->id_aa64isar1_el1;
36110037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64MMFR0_EL1] = p->id_aa64mmfr0_el1;
36210037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64MMFR1_EL1] = p->id_aa64mmfr1_el1;
36310037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64PFR0_EL1] = p->id_aa64pfr0_el1;
36410037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64PFR1_EL1] = p->id_aa64pfr1_el1;
36510037SARM gem5 Developers
36610037SARM gem5 Developers    // Enforce consistency with system-level settings...
36710037SARM gem5 Developers
36810037SARM gem5 Developers    // EL3
36910037SARM gem5 Developers    // (no AArch32/64 interprocessing support for now)
37010037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64PFR0_EL1] = insertBits(
37110037SARM gem5 Developers        miscRegs[MISCREG_ID_AA64PFR0_EL1], 15, 12,
37210037SARM gem5 Developers        haveSecurity ? 0x1 : 0x0);
37310037SARM gem5 Developers    // EL2
37410037SARM gem5 Developers    // (no AArch32/64 interprocessing support for now)
37510037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64PFR0_EL1] = insertBits(
37610037SARM gem5 Developers        miscRegs[MISCREG_ID_AA64PFR0_EL1], 11, 8,
37710037SARM gem5 Developers        haveVirtualization ? 0x1 : 0x0);
37810037SARM gem5 Developers    // Large ASID support
37910037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64MMFR0_EL1] = insertBits(
38010037SARM gem5 Developers        miscRegs[MISCREG_ID_AA64MMFR0_EL1], 7, 4,
38110037SARM gem5 Developers        haveLargeAsid64 ? 0x2 : 0x0);
38210037SARM gem5 Developers    // Physical address size
38310037SARM gem5 Developers    miscRegs[MISCREG_ID_AA64MMFR0_EL1] = insertBits(
38410037SARM gem5 Developers        miscRegs[MISCREG_ID_AA64MMFR0_EL1], 3, 0,
38510037SARM gem5 Developers        encodePhysAddrRange64(physAddrRange64));
38610037SARM gem5 Developers}
38710037SARM gem5 Developers
3887405SAli.Saidi@ARM.comMiscReg
38910035Sandreas.hansson@arm.comISA::readMiscRegNoEffect(int misc_reg) const
3907405SAli.Saidi@ARM.com{
3917405SAli.Saidi@ARM.com    assert(misc_reg < NumMiscRegs);
3927614Sminkyu.jeong@arm.com
39310037SARM gem5 Developers    int flat_idx = flattenMiscIndex(misc_reg);  // Note: indexes of AArch64
39410037SARM gem5 Developers                                                // registers are left unchanged
39510037SARM gem5 Developers    MiscReg val;
3967614Sminkyu.jeong@arm.com
39710037SARM gem5 Developers    if (lookUpMiscReg[flat_idx].lower == 0 || flat_idx == MISCREG_SPSR
39810037SARM gem5 Developers            || flat_idx == MISCREG_SCTLR_EL1) {
39910037SARM gem5 Developers        if (flat_idx == MISCREG_SPSR)
40010037SARM gem5 Developers            flat_idx = flattenMiscIndex(MISCREG_SPSR);
40110037SARM gem5 Developers        if (flat_idx == MISCREG_SCTLR_EL1)
40210037SARM gem5 Developers            flat_idx = flattenMiscIndex(MISCREG_SCTLR);
40310037SARM gem5 Developers        val = miscRegs[flat_idx];
40410037SARM gem5 Developers    } else
40510037SARM gem5 Developers        if (lookUpMiscReg[flat_idx].upper > 0)
40610037SARM gem5 Developers            val = ((miscRegs[lookUpMiscReg[flat_idx].lower] & mask(32))
40710037SARM gem5 Developers                    | (miscRegs[lookUpMiscReg[flat_idx].upper] << 32));
40810037SARM gem5 Developers        else
40910037SARM gem5 Developers            val = miscRegs[lookUpMiscReg[flat_idx].lower];
41010037SARM gem5 Developers
4117614Sminkyu.jeong@arm.com    return val;
4127405SAli.Saidi@ARM.com}
4137405SAli.Saidi@ARM.com
4147405SAli.Saidi@ARM.com
4157405SAli.Saidi@ARM.comMiscReg
4167405SAli.Saidi@ARM.comISA::readMiscReg(int misc_reg, ThreadContext *tc)
4177405SAli.Saidi@ARM.com{
41810037SARM gem5 Developers    CPSR cpsr = 0;
41910037SARM gem5 Developers    PCState pc = 0;
42010037SARM gem5 Developers    SCR scr = 0;
4219050Schander.sudanthi@arm.com
4227405SAli.Saidi@ARM.com    if (misc_reg == MISCREG_CPSR) {
42310037SARM gem5 Developers        cpsr = miscRegs[misc_reg];
42410037SARM gem5 Developers        pc = tc->pcState();
4257720Sgblack@eecs.umich.edu        cpsr.j = pc.jazelle() ? 1 : 0;
4267720Sgblack@eecs.umich.edu        cpsr.t = pc.thumb() ? 1 : 0;
4277405SAli.Saidi@ARM.com        return cpsr;
4287405SAli.Saidi@ARM.com    }
4297757SAli.Saidi@ARM.com
43010037SARM gem5 Developers#ifndef NDEBUG
43110037SARM gem5 Developers    if (!miscRegInfo[misc_reg][MISCREG_IMPLEMENTED]) {
43210037SARM gem5 Developers        if (miscRegInfo[misc_reg][MISCREG_WARN_NOT_FAIL])
43310037SARM gem5 Developers            warn("Unimplemented system register %s read.\n",
43410037SARM gem5 Developers                 miscRegName[misc_reg]);
43510037SARM gem5 Developers        else
43610037SARM gem5 Developers            panic("Unimplemented system register %s read.\n",
43710037SARM gem5 Developers                  miscRegName[misc_reg]);
43810037SARM gem5 Developers    }
43910037SARM gem5 Developers#endif
44010037SARM gem5 Developers
44110037SARM gem5 Developers    switch (unflattenMiscReg(misc_reg)) {
44210037SARM gem5 Developers      case MISCREG_HCR:
44310037SARM gem5 Developers        {
44410037SARM gem5 Developers            if (!haveVirtualization)
44510037SARM gem5 Developers                return 0;
44610037SARM gem5 Developers            else
44710037SARM gem5 Developers                return readMiscRegNoEffect(MISCREG_HCR);
44810037SARM gem5 Developers        }
44910037SARM gem5 Developers      case MISCREG_CPACR:
45010037SARM gem5 Developers        {
45110037SARM gem5 Developers            const uint32_t ones = (uint32_t)(-1);
45210037SARM gem5 Developers            CPACR cpacrMask = 0;
45310037SARM gem5 Developers            // Only cp10, cp11, and ase are implemented, nothing else should
45410037SARM gem5 Developers            // be readable? (straight copy from the write code)
45510037SARM gem5 Developers            cpacrMask.cp10 = ones;
45610037SARM gem5 Developers            cpacrMask.cp11 = ones;
45710037SARM gem5 Developers            cpacrMask.asedis = ones;
45810037SARM gem5 Developers
45910037SARM gem5 Developers            // Security Extensions may limit the readability of CPACR
46010037SARM gem5 Developers            if (haveSecurity) {
46110037SARM gem5 Developers                scr = readMiscRegNoEffect(MISCREG_SCR);
46210037SARM gem5 Developers                cpsr = readMiscRegNoEffect(MISCREG_CPSR);
46310037SARM gem5 Developers                if (scr.ns && (cpsr.mode != MODE_MON)) {
46410037SARM gem5 Developers                    NSACR nsacr = readMiscRegNoEffect(MISCREG_NSACR);
46510037SARM gem5 Developers                    // NB: Skipping the full loop, here
46610037SARM gem5 Developers                    if (!nsacr.cp10) cpacrMask.cp10 = 0;
46710037SARM gem5 Developers                    if (!nsacr.cp11) cpacrMask.cp11 = 0;
46810037SARM gem5 Developers                }
46910037SARM gem5 Developers            }
47010037SARM gem5 Developers            MiscReg val = readMiscRegNoEffect(MISCREG_CPACR);
47110037SARM gem5 Developers            val &= cpacrMask;
47210037SARM gem5 Developers            DPRINTF(MiscRegs, "Reading misc reg %s: %#x\n",
47310037SARM gem5 Developers                    miscRegName[misc_reg], val);
47410037SARM gem5 Developers            return val;
47510037SARM gem5 Developers        }
4768284SAli.Saidi@ARM.com      case MISCREG_MPIDR:
47710037SARM gem5 Developers        cpsr = readMiscRegNoEffect(MISCREG_CPSR);
47810037SARM gem5 Developers        scr  = readMiscRegNoEffect(MISCREG_SCR);
47910037SARM gem5 Developers        if ((cpsr.mode == MODE_HYP) || inSecureState(scr, cpsr)) {
48010037SARM gem5 Developers            return getMPIDR(system, tc);
4819050Schander.sudanthi@arm.com        } else {
48210037SARM gem5 Developers            return readMiscReg(MISCREG_VMPIDR, tc);
48310037SARM gem5 Developers        }
48410037SARM gem5 Developers            break;
48510037SARM gem5 Developers      case MISCREG_MPIDR_EL1:
48610037SARM gem5 Developers        // @todo in the absence of v8 virtualization support just return MPIDR_EL1
48710037SARM gem5 Developers        return getMPIDR(system, tc) & 0xffffffff;
48810037SARM gem5 Developers      case MISCREG_VMPIDR:
48910037SARM gem5 Developers        // top bit defined as RES1
49010037SARM gem5 Developers        return readMiscRegNoEffect(misc_reg) | 0x80000000;
49110037SARM gem5 Developers      case MISCREG_ID_AFR0: // not implemented, so alias MIDR
49210037SARM gem5 Developers      case MISCREG_ID_DFR0: // not implemented, so alias MIDR
49310037SARM gem5 Developers      case MISCREG_REVIDR:  // not implemented, so alias MIDR
49410037SARM gem5 Developers      case MISCREG_MIDR:
49510037SARM gem5 Developers        cpsr = readMiscRegNoEffect(MISCREG_CPSR);
49610037SARM gem5 Developers        scr  = readMiscRegNoEffect(MISCREG_SCR);
49710037SARM gem5 Developers        if ((cpsr.mode == MODE_HYP) || inSecureState(scr, cpsr)) {
49810037SARM gem5 Developers            return readMiscRegNoEffect(misc_reg);
49910037SARM gem5 Developers        } else {
50010037SARM gem5 Developers            return readMiscRegNoEffect(MISCREG_VPIDR);
5019050Schander.sudanthi@arm.com        }
5028284SAli.Saidi@ARM.com        break;
50310037SARM gem5 Developers      case MISCREG_JOSCR: // Jazelle trivial implementation, RAZ/WI
50410037SARM gem5 Developers      case MISCREG_JMCR:  // Jazelle trivial implementation, RAZ/WI
50510037SARM gem5 Developers      case MISCREG_JIDR:  // Jazelle trivial implementation, RAZ/WI
50610037SARM gem5 Developers      case MISCREG_AIDR:  // AUX ID set to 0
50710037SARM gem5 Developers      case MISCREG_TCMTR: // No TCM's
50810037SARM gem5 Developers        return 0;
50910037SARM gem5 Developers
5107405SAli.Saidi@ARM.com      case MISCREG_CLIDR:
5117731SAli.Saidi@ARM.com        warn_once("The clidr register always reports 0 caches.\n");
5128468Swade.walker@arm.com        warn_once("clidr LoUIS field of 0b001 to match current "
5138468Swade.walker@arm.com                  "ARM implementations.\n");
5148468Swade.walker@arm.com        return 0x00200000;
5157405SAli.Saidi@ARM.com      case MISCREG_CCSIDR:
5167731SAli.Saidi@ARM.com        warn_once("The ccsidr register isn't implemented and "
5177405SAli.Saidi@ARM.com                "always reads as 0.\n");
5187405SAli.Saidi@ARM.com        break;
5197583SAli.Saidi@arm.com      case MISCREG_CTR:
5209130Satgutier@umich.edu        {
5219130Satgutier@umich.edu            //all caches have the same line size in gem5
5229130Satgutier@umich.edu            //4 byte words in ARM
5239130Satgutier@umich.edu            unsigned lineSizeWords =
5249814Sandreas.hansson@arm.com                tc->getSystemPtr()->cacheLineSize() / 4;
5259130Satgutier@umich.edu            unsigned log2LineSizeWords = 0;
5269130Satgutier@umich.edu
5279130Satgutier@umich.edu            while (lineSizeWords >>= 1) {
5289130Satgutier@umich.edu                ++log2LineSizeWords;
5299130Satgutier@umich.edu            }
5309130Satgutier@umich.edu
5319130Satgutier@umich.edu            CTR ctr = 0;
5329130Satgutier@umich.edu            //log2 of minimun i-cache line size (words)
5339130Satgutier@umich.edu            ctr.iCacheLineSize = log2LineSizeWords;
5349130Satgutier@umich.edu            //b11 - gem5 uses pipt
5359130Satgutier@umich.edu            ctr.l1IndexPolicy = 0x3;
5369130Satgutier@umich.edu            //log2 of minimum d-cache line size (words)
5379130Satgutier@umich.edu            ctr.dCacheLineSize = log2LineSizeWords;
5389130Satgutier@umich.edu            //log2 of max reservation size (words)
5399130Satgutier@umich.edu            ctr.erg = log2LineSizeWords;
5409130Satgutier@umich.edu            //log2 of max writeback size (words)
5419130Satgutier@umich.edu            ctr.cwg = log2LineSizeWords;
5429130Satgutier@umich.edu            //b100 - gem5 format is ARMv7
5439130Satgutier@umich.edu            ctr.format = 0x4;
5449130Satgutier@umich.edu
5459130Satgutier@umich.edu            return ctr;
5469130Satgutier@umich.edu        }
5477583SAli.Saidi@arm.com      case MISCREG_ACTLR:
5487583SAli.Saidi@arm.com        warn("Not doing anything for miscreg ACTLR\n");
5497583SAli.Saidi@arm.com        break;
5507583SAli.Saidi@arm.com      case MISCREG_PMCR:
5517583SAli.Saidi@arm.com      case MISCREG_PMCCNTR:
5527583SAli.Saidi@arm.com      case MISCREG_PMSELR:
5538299Schander.sudanthi@arm.com        warn("Not doing anything for read to miscreg %s\n",
5547583SAli.Saidi@arm.com                miscRegName[misc_reg]);
5557583SAli.Saidi@arm.com        break;
5568302SAli.Saidi@ARM.com      case MISCREG_CPSR_Q:
5578302SAli.Saidi@ARM.com        panic("shouldn't be reading this register seperately\n");
5587783SGiacomo.Gabrielli@arm.com      case MISCREG_FPSCR_QC:
5597783SGiacomo.Gabrielli@arm.com        return readMiscRegNoEffect(MISCREG_FPSCR) & ~FpscrQcMask;
5607783SGiacomo.Gabrielli@arm.com      case MISCREG_FPSCR_EXC:
5617783SGiacomo.Gabrielli@arm.com        return readMiscRegNoEffect(MISCREG_FPSCR) & ~FpscrExcMask;
56210037SARM gem5 Developers      case MISCREG_FPSR:
56310037SARM gem5 Developers        {
56410037SARM gem5 Developers            const uint32_t ones = (uint32_t)(-1);
56510037SARM gem5 Developers            FPSCR fpscrMask = 0;
56610037SARM gem5 Developers            fpscrMask.ioc = ones;
56710037SARM gem5 Developers            fpscrMask.dzc = ones;
56810037SARM gem5 Developers            fpscrMask.ofc = ones;
56910037SARM gem5 Developers            fpscrMask.ufc = ones;
57010037SARM gem5 Developers            fpscrMask.ixc = ones;
57110037SARM gem5 Developers            fpscrMask.idc = ones;
57210037SARM gem5 Developers            fpscrMask.qc = ones;
57310037SARM gem5 Developers            fpscrMask.v = ones;
57410037SARM gem5 Developers            fpscrMask.c = ones;
57510037SARM gem5 Developers            fpscrMask.z = ones;
57610037SARM gem5 Developers            fpscrMask.n = ones;
57710037SARM gem5 Developers            return readMiscRegNoEffect(MISCREG_FPSCR) & (uint32_t)fpscrMask;
57810037SARM gem5 Developers        }
57910037SARM gem5 Developers      case MISCREG_FPCR:
58010037SARM gem5 Developers        {
58110037SARM gem5 Developers            const uint32_t ones = (uint32_t)(-1);
58210037SARM gem5 Developers            FPSCR fpscrMask  = 0;
58310037SARM gem5 Developers            fpscrMask.ioe = ones;
58410037SARM gem5 Developers            fpscrMask.dze = ones;
58510037SARM gem5 Developers            fpscrMask.ofe = ones;
58610037SARM gem5 Developers            fpscrMask.ufe = ones;
58710037SARM gem5 Developers            fpscrMask.ixe = ones;
58810037SARM gem5 Developers            fpscrMask.ide = ones;
58910037SARM gem5 Developers            fpscrMask.len    = ones;
59010037SARM gem5 Developers            fpscrMask.stride = ones;
59110037SARM gem5 Developers            fpscrMask.rMode  = ones;
59210037SARM gem5 Developers            fpscrMask.fz     = ones;
59310037SARM gem5 Developers            fpscrMask.dn     = ones;
59410037SARM gem5 Developers            fpscrMask.ahp    = ones;
59510037SARM gem5 Developers            return readMiscRegNoEffect(MISCREG_FPSCR) & (uint32_t)fpscrMask;
59610037SARM gem5 Developers        }
59710037SARM gem5 Developers      case MISCREG_NZCV:
59810037SARM gem5 Developers        {
59910037SARM gem5 Developers            CPSR cpsr = 0;
60010037SARM gem5 Developers            cpsr.nz   = tc->readIntReg(INTREG_CONDCODES_NZ);
60110037SARM gem5 Developers            cpsr.c    = tc->readIntReg(INTREG_CONDCODES_C);
60210037SARM gem5 Developers            cpsr.v    = tc->readIntReg(INTREG_CONDCODES_V);
60310037SARM gem5 Developers            return cpsr;
60410037SARM gem5 Developers        }
60510037SARM gem5 Developers      case MISCREG_DAIF:
60610037SARM gem5 Developers        {
60710037SARM gem5 Developers            CPSR cpsr = 0;
60810037SARM gem5 Developers            cpsr.daif = (uint8_t) ((CPSR) miscRegs[MISCREG_CPSR]).daif;
60910037SARM gem5 Developers            return cpsr;
61010037SARM gem5 Developers        }
61110037SARM gem5 Developers      case MISCREG_SP_EL0:
61210037SARM gem5 Developers        {
61310037SARM gem5 Developers            return tc->readIntReg(INTREG_SP0);
61410037SARM gem5 Developers        }
61510037SARM gem5 Developers      case MISCREG_SP_EL1:
61610037SARM gem5 Developers        {
61710037SARM gem5 Developers            return tc->readIntReg(INTREG_SP1);
61810037SARM gem5 Developers        }
61910037SARM gem5 Developers      case MISCREG_SP_EL2:
62010037SARM gem5 Developers        {
62110037SARM gem5 Developers            return tc->readIntReg(INTREG_SP2);
62210037SARM gem5 Developers        }
62310037SARM gem5 Developers      case MISCREG_SPSEL:
62410037SARM gem5 Developers        {
62510037SARM gem5 Developers            return miscRegs[MISCREG_CPSR] & 0x1;
62610037SARM gem5 Developers        }
62710037SARM gem5 Developers      case MISCREG_CURRENTEL:
62810037SARM gem5 Developers        {
62910037SARM gem5 Developers            return miscRegs[MISCREG_CPSR] & 0xc;
63010037SARM gem5 Developers        }
6318549Sdaniel.johnson@arm.com      case MISCREG_L2CTLR:
6328868SMatt.Horsnell@arm.com        {
6338868SMatt.Horsnell@arm.com            // mostly unimplemented, just set NumCPUs field from sim and return
6348868SMatt.Horsnell@arm.com            L2CTLR l2ctlr = 0;
6358868SMatt.Horsnell@arm.com            // b00:1CPU to b11:4CPUs
6368868SMatt.Horsnell@arm.com            l2ctlr.numCPUs = tc->getSystemPtr()->numContexts() - 1;
6378868SMatt.Horsnell@arm.com            return l2ctlr;
6388868SMatt.Horsnell@arm.com        }
6398868SMatt.Horsnell@arm.com      case MISCREG_DBGDIDR:
6408868SMatt.Horsnell@arm.com        /* For now just implement the version number.
6418868SMatt.Horsnell@arm.com         * Return 0 as we don't support debug architecture yet.
6428868SMatt.Horsnell@arm.com         */
6439130Satgutier@umich.edu        return 0;
64410037SARM gem5 Developers      case MISCREG_DBGDSCRint:
6458868SMatt.Horsnell@arm.com        return 0;
64610037SARM gem5 Developers      case MISCREG_ISR:
64710037SARM gem5 Developers        return tc->getCpuPtr()->getInterruptController()->getISR(
64810037SARM gem5 Developers            readMiscRegNoEffect(MISCREG_HCR),
64910037SARM gem5 Developers            readMiscRegNoEffect(MISCREG_CPSR),
65010037SARM gem5 Developers            readMiscRegNoEffect(MISCREG_SCR));
65110037SARM gem5 Developers      case MISCREG_ISR_EL1:
65210037SARM gem5 Developers        return tc->getCpuPtr()->getInterruptController()->getISR(
65310037SARM gem5 Developers            readMiscRegNoEffect(MISCREG_HCR_EL2),
65410037SARM gem5 Developers            readMiscRegNoEffect(MISCREG_CPSR),
65510037SARM gem5 Developers            readMiscRegNoEffect(MISCREG_SCR_EL3));
65610037SARM gem5 Developers      case MISCREG_DCZID_EL0:
65710037SARM gem5 Developers        return 0x04;  // DC ZVA clear 64-byte chunks
65810037SARM gem5 Developers      case MISCREG_HCPTR:
65910037SARM gem5 Developers        {
66010037SARM gem5 Developers            MiscReg val = readMiscRegNoEffect(misc_reg);
66110037SARM gem5 Developers            // The trap bit associated with CP14 is defined as RAZ
66210037SARM gem5 Developers            val &= ~(1 << 14);
66310037SARM gem5 Developers            // If a CP bit in NSACR is 0 then the corresponding bit in
66410037SARM gem5 Developers            // HCPTR is RAO/WI
66510037SARM gem5 Developers            bool secure_lookup = haveSecurity &&
66610037SARM gem5 Developers                inSecureState(readMiscRegNoEffect(MISCREG_SCR),
66710037SARM gem5 Developers                              readMiscRegNoEffect(MISCREG_CPSR));
66810037SARM gem5 Developers            if (!secure_lookup) {
66910037SARM gem5 Developers                MiscReg mask = readMiscRegNoEffect(MISCREG_NSACR);
67010037SARM gem5 Developers                val |= (mask ^ 0x7FFF) & 0xBFFF;
67110037SARM gem5 Developers            }
67210037SARM gem5 Developers            // Set the bits for unimplemented coprocessors to RAO/WI
67310037SARM gem5 Developers            val |= 0x33FF;
67410037SARM gem5 Developers            return (val);
67510037SARM gem5 Developers        }
67610037SARM gem5 Developers      case MISCREG_HDFAR: // alias for secure DFAR
67710037SARM gem5 Developers        return readMiscRegNoEffect(MISCREG_DFAR_S);
67810037SARM gem5 Developers      case MISCREG_HIFAR: // alias for secure IFAR
67910037SARM gem5 Developers        return readMiscRegNoEffect(MISCREG_IFAR_S);
68010037SARM gem5 Developers      case MISCREG_HVBAR: // bottom bits reserved
68110037SARM gem5 Developers        return readMiscRegNoEffect(MISCREG_HVBAR) & 0xFFFFFFE0;
68210037SARM gem5 Developers      case MISCREG_SCTLR: // Some bits hardwired
68310037SARM gem5 Developers        // The FI field (bit 21) is common between S/NS versions of the register
68410037SARM gem5 Developers        return (readMiscRegNoEffect(MISCREG_SCTLR_S) & (1 << 21))  |
68510037SARM gem5 Developers               (readMiscRegNoEffect(misc_reg)        & 0x72DD39FF) | 0x00C00818; // V8 SCTLR
68610037SARM gem5 Developers      case MISCREG_SCTLR_EL1:
68710037SARM gem5 Developers        // The FI field (bit 21) is common between S/NS versions of the register
68810037SARM gem5 Developers        return (readMiscRegNoEffect(MISCREG_SCTLR_S) & (1 << 21))  |
68910037SARM gem5 Developers               (readMiscRegNoEffect(misc_reg)        & 0x37DDDBFF) | 0x30D00800; // V8 SCTLR_EL1
69010037SARM gem5 Developers      case MISCREG_SCTLR_EL3:
69110037SARM gem5 Developers        // The FI field (bit 21) is common between S/NS versions of the register
69210037SARM gem5 Developers        return (readMiscRegNoEffect(MISCREG_SCTLR_S) & (1 << 21))  |
69310037SARM gem5 Developers               (readMiscRegNoEffect(misc_reg)        & 0x32CD183F) | 0x30C50830; // V8 SCTLR_EL3
69410037SARM gem5 Developers      case MISCREG_HSCTLR: // FI comes from SCTLR
69510037SARM gem5 Developers        {
69610037SARM gem5 Developers            uint32_t mask = 1 << 27;
69710037SARM gem5 Developers            return (readMiscRegNoEffect(MISCREG_HSCTLR) & ~mask) |
69810037SARM gem5 Developers                (readMiscRegNoEffect(MISCREG_SCTLR)  &  mask);
69910037SARM gem5 Developers        }
70010037SARM gem5 Developers      case MISCREG_SCR:
70110037SARM gem5 Developers        {
70210037SARM gem5 Developers            CPSR cpsr = readMiscRegNoEffect(MISCREG_CPSR);
70310037SARM gem5 Developers            if (cpsr.width) {
70410037SARM gem5 Developers                return readMiscRegNoEffect(MISCREG_SCR);
70510037SARM gem5 Developers            } else {
70610037SARM gem5 Developers                return readMiscRegNoEffect(MISCREG_SCR_EL3);
70710037SARM gem5 Developers            }
70810037SARM gem5 Developers        }
70910037SARM gem5 Developers      // Generic Timer registers
71010037SARM gem5 Developers      case MISCREG_CNTFRQ:
71110037SARM gem5 Developers      case MISCREG_CNTFRQ_EL0:
71210037SARM gem5 Developers        inform_once("Read CNTFREQ_EL0 frequency\n");
71310037SARM gem5 Developers        return getSystemCounter(tc)->freq();
71410037SARM gem5 Developers      case MISCREG_CNTPCT:
71510037SARM gem5 Developers      case MISCREG_CNTPCT_EL0:
71610037SARM gem5 Developers        return getSystemCounter(tc)->value();
71710037SARM gem5 Developers      case MISCREG_CNTVCT:
71810037SARM gem5 Developers        return getSystemCounter(tc)->value();
71910037SARM gem5 Developers      case MISCREG_CNTVCT_EL0:
72010037SARM gem5 Developers        return getSystemCounter(tc)->value();
72110037SARM gem5 Developers      case MISCREG_CNTP_CVAL:
72210037SARM gem5 Developers      case MISCREG_CNTP_CVAL_EL0:
72310037SARM gem5 Developers        return getArchTimer(tc, tc->cpuId())->compareValue();
72410037SARM gem5 Developers      case MISCREG_CNTP_TVAL:
72510037SARM gem5 Developers      case MISCREG_CNTP_TVAL_EL0:
72610037SARM gem5 Developers        return getArchTimer(tc, tc->cpuId())->timerValue();
72710037SARM gem5 Developers      case MISCREG_CNTP_CTL:
72810037SARM gem5 Developers      case MISCREG_CNTP_CTL_EL0:
72910037SARM gem5 Developers        return getArchTimer(tc, tc->cpuId())->control();
73010037SARM gem5 Developers      // PL1 phys. timer, secure
73110037SARM gem5 Developers      //   AArch64
73210037SARM gem5 Developers      case MISCREG_CNTPS_CVAL_EL1:
73310037SARM gem5 Developers      case MISCREG_CNTPS_TVAL_EL1:
73410037SARM gem5 Developers      case MISCREG_CNTPS_CTL_EL1:
73510037SARM gem5 Developers      // PL2 phys. timer, non-secure
73610037SARM gem5 Developers      //   AArch32
73710037SARM gem5 Developers      case MISCREG_CNTHCTL:
73810037SARM gem5 Developers      case MISCREG_CNTHP_CVAL:
73910037SARM gem5 Developers      case MISCREG_CNTHP_TVAL:
74010037SARM gem5 Developers      case MISCREG_CNTHP_CTL:
74110037SARM gem5 Developers      //   AArch64
74210037SARM gem5 Developers      case MISCREG_CNTHCTL_EL2:
74310037SARM gem5 Developers      case MISCREG_CNTHP_CVAL_EL2:
74410037SARM gem5 Developers      case MISCREG_CNTHP_TVAL_EL2:
74510037SARM gem5 Developers      case MISCREG_CNTHP_CTL_EL2:
74610037SARM gem5 Developers      // Virtual timer
74710037SARM gem5 Developers      //   AArch32
74810037SARM gem5 Developers      case MISCREG_CNTV_CVAL:
74910037SARM gem5 Developers      case MISCREG_CNTV_TVAL:
75010037SARM gem5 Developers      case MISCREG_CNTV_CTL:
75110037SARM gem5 Developers      //   AArch64
75210037SARM gem5 Developers      // case MISCREG_CNTV_CVAL_EL2:
75310037SARM gem5 Developers      // case MISCREG_CNTV_TVAL_EL2:
75410037SARM gem5 Developers      // case MISCREG_CNTV_CTL_EL2:
75510037SARM gem5 Developers        panic("Generic Timer register not implemented\n");
75610037SARM gem5 Developers        break;
75710037SARM gem5 Developers
7587405SAli.Saidi@ARM.com    }
7597405SAli.Saidi@ARM.com    return readMiscRegNoEffect(misc_reg);
7607405SAli.Saidi@ARM.com}
7617405SAli.Saidi@ARM.com
7627405SAli.Saidi@ARM.comvoid
7637405SAli.Saidi@ARM.comISA::setMiscRegNoEffect(int misc_reg, const MiscReg &val)
7647405SAli.Saidi@ARM.com{
7657405SAli.Saidi@ARM.com    assert(misc_reg < NumMiscRegs);
7667614Sminkyu.jeong@arm.com
76710037SARM gem5 Developers    int flat_idx = flattenMiscIndex(misc_reg);  // Note: indexes of AArch64
76810037SARM gem5 Developers                                                // registers are left unchanged
7697614Sminkyu.jeong@arm.com
77010037SARM gem5 Developers    int flat_idx2 = lookUpMiscReg[flat_idx].upper;
77110037SARM gem5 Developers
77210037SARM gem5 Developers    if (flat_idx2 > 0) {
77310037SARM gem5 Developers        miscRegs[lookUpMiscReg[flat_idx].lower] = bits(val, 31, 0);
77410037SARM gem5 Developers        miscRegs[flat_idx2] = bits(val, 63, 32);
77510037SARM gem5 Developers        DPRINTF(MiscRegs, "Writing to misc reg %d (%d:%d) : %#x\n",
77610037SARM gem5 Developers                misc_reg, flat_idx, flat_idx2, val);
77710037SARM gem5 Developers    } else {
77810037SARM gem5 Developers        if (flat_idx == MISCREG_SPSR)
77910037SARM gem5 Developers            flat_idx = flattenMiscIndex(MISCREG_SPSR);
78010037SARM gem5 Developers        else if (flat_idx == MISCREG_SCTLR_EL1)
78110037SARM gem5 Developers            flat_idx = flattenMiscIndex(MISCREG_SCTLR);
78210037SARM gem5 Developers        else
78310037SARM gem5 Developers            flat_idx = (lookUpMiscReg[flat_idx].lower > 0) ?
78410037SARM gem5 Developers                       lookUpMiscReg[flat_idx].lower : flat_idx;
78510037SARM gem5 Developers        miscRegs[flat_idx] = val;
78610037SARM gem5 Developers        DPRINTF(MiscRegs, "Writing to misc reg %d (%d) : %#x\n",
78710037SARM gem5 Developers                misc_reg, flat_idx, val);
78810037SARM gem5 Developers    }
7897405SAli.Saidi@ARM.com}
7907405SAli.Saidi@ARM.com
7917405SAli.Saidi@ARM.comvoid
7927405SAli.Saidi@ARM.comISA::setMiscReg(int misc_reg, const MiscReg &val, ThreadContext *tc)
7937405SAli.Saidi@ARM.com{
7947749SAli.Saidi@ARM.com
7957405SAli.Saidi@ARM.com    MiscReg newVal = val;
7968284SAli.Saidi@ARM.com    int x;
79710037SARM gem5 Developers    bool secure_lookup;
79810037SARM gem5 Developers    bool hyp;
7998284SAli.Saidi@ARM.com    System *sys;
8008284SAli.Saidi@ARM.com    ThreadContext *oc;
80110037SARM gem5 Developers    uint8_t target_el;
80210037SARM gem5 Developers    uint16_t asid;
80310037SARM gem5 Developers    SCR scr;
8048284SAli.Saidi@ARM.com
8057405SAli.Saidi@ARM.com    if (misc_reg == MISCREG_CPSR) {
8067405SAli.Saidi@ARM.com        updateRegMap(val);
8077749SAli.Saidi@ARM.com
8087749SAli.Saidi@ARM.com
8097749SAli.Saidi@ARM.com        CPSR old_cpsr = miscRegs[MISCREG_CPSR];
8107749SAli.Saidi@ARM.com        int old_mode = old_cpsr.mode;
8117405SAli.Saidi@ARM.com        CPSR cpsr = val;
8127749SAli.Saidi@ARM.com        if (old_mode != cpsr.mode) {
8137749SAli.Saidi@ARM.com            tc->getITBPtr()->invalidateMiscReg();
8147749SAli.Saidi@ARM.com            tc->getDTBPtr()->invalidateMiscReg();
8157749SAli.Saidi@ARM.com        }
8167749SAli.Saidi@ARM.com
8177614Sminkyu.jeong@arm.com        DPRINTF(Arm, "Updating CPSR from %#x to %#x f:%d i:%d a:%d mode:%#x\n",
8187614Sminkyu.jeong@arm.com                miscRegs[misc_reg], cpsr, cpsr.f, cpsr.i, cpsr.a, cpsr.mode);
8197720Sgblack@eecs.umich.edu        PCState pc = tc->pcState();
8207720Sgblack@eecs.umich.edu        pc.nextThumb(cpsr.t);
8217720Sgblack@eecs.umich.edu        pc.nextJazelle(cpsr.j);
8228887Sgeoffrey.blake@arm.com
8238887Sgeoffrey.blake@arm.com        // Follow slightly different semantics if a CheckerCPU object
8248887Sgeoffrey.blake@arm.com        // is connected
8258887Sgeoffrey.blake@arm.com        CheckerCPU *checker = tc->getCheckerCpuPtr();
8268887Sgeoffrey.blake@arm.com        if (checker) {
8278887Sgeoffrey.blake@arm.com            tc->pcStateNoRecord(pc);
8288887Sgeoffrey.blake@arm.com        } else {
8298887Sgeoffrey.blake@arm.com            tc->pcState(pc);
8308887Sgeoffrey.blake@arm.com        }
8317408Sgblack@eecs.umich.edu    } else {
83210037SARM gem5 Developers#ifndef NDEBUG
83310037SARM gem5 Developers        if (!miscRegInfo[misc_reg][MISCREG_IMPLEMENTED]) {
83410037SARM gem5 Developers            if (miscRegInfo[misc_reg][MISCREG_WARN_NOT_FAIL])
83510037SARM gem5 Developers                warn("Unimplemented system register %s write with %#x.\n",
83610037SARM gem5 Developers                    miscRegName[misc_reg], val);
83710037SARM gem5 Developers            else
83810037SARM gem5 Developers                panic("Unimplemented system register %s write with %#x.\n",
83910037SARM gem5 Developers                    miscRegName[misc_reg], val);
84010037SARM gem5 Developers        }
84110037SARM gem5 Developers#endif
84210037SARM gem5 Developers        switch (unflattenMiscReg(misc_reg)) {
8437408Sgblack@eecs.umich.edu          case MISCREG_CPACR:
8447408Sgblack@eecs.umich.edu            {
8458206SWilliam.Wang@arm.com
8468206SWilliam.Wang@arm.com                const uint32_t ones = (uint32_t)(-1);
8478206SWilliam.Wang@arm.com                CPACR cpacrMask = 0;
8488206SWilliam.Wang@arm.com                // Only cp10, cp11, and ase are implemented, nothing else should
8498206SWilliam.Wang@arm.com                // be writable
8508206SWilliam.Wang@arm.com                cpacrMask.cp10 = ones;
8518206SWilliam.Wang@arm.com                cpacrMask.cp11 = ones;
8528206SWilliam.Wang@arm.com                cpacrMask.asedis = ones;
85310037SARM gem5 Developers
85410037SARM gem5 Developers                // Security Extensions may limit the writability of CPACR
85510037SARM gem5 Developers                if (haveSecurity) {
85610037SARM gem5 Developers                    scr = readMiscRegNoEffect(MISCREG_SCR);
85710037SARM gem5 Developers                    CPSR cpsr = readMiscRegNoEffect(MISCREG_CPSR);
85810037SARM gem5 Developers                    if (scr.ns && (cpsr.mode != MODE_MON)) {
85910037SARM gem5 Developers                        NSACR nsacr = readMiscRegNoEffect(MISCREG_NSACR);
86010037SARM gem5 Developers                        // NB: Skipping the full loop, here
86110037SARM gem5 Developers                        if (!nsacr.cp10) cpacrMask.cp10 = 0;
86210037SARM gem5 Developers                        if (!nsacr.cp11) cpacrMask.cp11 = 0;
86310037SARM gem5 Developers                    }
86410037SARM gem5 Developers                }
86510037SARM gem5 Developers
86610037SARM gem5 Developers                MiscReg old_val = readMiscRegNoEffect(MISCREG_CPACR);
8678206SWilliam.Wang@arm.com                newVal &= cpacrMask;
86810037SARM gem5 Developers                newVal |= old_val & ~cpacrMask;
86910037SARM gem5 Developers                DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n",
87010037SARM gem5 Developers                        miscRegName[misc_reg], newVal);
87110037SARM gem5 Developers            }
87210037SARM gem5 Developers            break;
87310037SARM gem5 Developers          case MISCREG_CPACR_EL1:
87410037SARM gem5 Developers            {
87510037SARM gem5 Developers                const uint32_t ones = (uint32_t)(-1);
87610037SARM gem5 Developers                CPACR cpacrMask = 0;
87710037SARM gem5 Developers                cpacrMask.tta = ones;
87810037SARM gem5 Developers                cpacrMask.fpen = ones;
87910037SARM gem5 Developers                newVal &= cpacrMask;
88010037SARM gem5 Developers                DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n",
88110037SARM gem5 Developers                        miscRegName[misc_reg], newVal);
88210037SARM gem5 Developers            }
88310037SARM gem5 Developers            break;
88410037SARM gem5 Developers          case MISCREG_CPTR_EL2:
88510037SARM gem5 Developers            {
88610037SARM gem5 Developers                const uint32_t ones = (uint32_t)(-1);
88710037SARM gem5 Developers                CPTR cptrMask = 0;
88810037SARM gem5 Developers                cptrMask.tcpac = ones;
88910037SARM gem5 Developers                cptrMask.tta = ones;
89010037SARM gem5 Developers                cptrMask.tfp = ones;
89110037SARM gem5 Developers                newVal &= cptrMask;
89210037SARM gem5 Developers                cptrMask = 0;
89310037SARM gem5 Developers                cptrMask.res1_13_12_el2 = ones;
89410037SARM gem5 Developers                cptrMask.res1_9_0_el2 = ones;
89510037SARM gem5 Developers                newVal |= cptrMask;
89610037SARM gem5 Developers                DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n",
89710037SARM gem5 Developers                        miscRegName[misc_reg], newVal);
89810037SARM gem5 Developers            }
89910037SARM gem5 Developers            break;
90010037SARM gem5 Developers          case MISCREG_CPTR_EL3:
90110037SARM gem5 Developers            {
90210037SARM gem5 Developers                const uint32_t ones = (uint32_t)(-1);
90310037SARM gem5 Developers                CPTR cptrMask = 0;
90410037SARM gem5 Developers                cptrMask.tcpac = ones;
90510037SARM gem5 Developers                cptrMask.tta = ones;
90610037SARM gem5 Developers                cptrMask.tfp = ones;
90710037SARM gem5 Developers                newVal &= cptrMask;
9088206SWilliam.Wang@arm.com                DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n",
9098206SWilliam.Wang@arm.com                        miscRegName[misc_reg], newVal);
9107408Sgblack@eecs.umich.edu            }
9117408Sgblack@eecs.umich.edu            break;
9127408Sgblack@eecs.umich.edu          case MISCREG_CSSELR:
9137731SAli.Saidi@ARM.com            warn_once("The csselr register isn't implemented.\n");
9148206SWilliam.Wang@arm.com            return;
91510037SARM gem5 Developers
91610037SARM gem5 Developers          case MISCREG_DC_ZVA_Xt:
91710037SARM gem5 Developers            warn("Calling DC ZVA! Not Implemeted! Expect WEIRD results\n");
91810037SARM gem5 Developers            return;
91910037SARM gem5 Developers
9207408Sgblack@eecs.umich.edu          case MISCREG_FPSCR:
9217408Sgblack@eecs.umich.edu            {
9227408Sgblack@eecs.umich.edu                const uint32_t ones = (uint32_t)(-1);
9237408Sgblack@eecs.umich.edu                FPSCR fpscrMask = 0;
9247408Sgblack@eecs.umich.edu                fpscrMask.ioc = ones;
9257408Sgblack@eecs.umich.edu                fpscrMask.dzc = ones;
9267408Sgblack@eecs.umich.edu                fpscrMask.ofc = ones;
9277408Sgblack@eecs.umich.edu                fpscrMask.ufc = ones;
9287408Sgblack@eecs.umich.edu                fpscrMask.ixc = ones;
9297408Sgblack@eecs.umich.edu                fpscrMask.idc = ones;
93010037SARM gem5 Developers                fpscrMask.ioe = ones;
93110037SARM gem5 Developers                fpscrMask.dze = ones;
93210037SARM gem5 Developers                fpscrMask.ofe = ones;
93310037SARM gem5 Developers                fpscrMask.ufe = ones;
93410037SARM gem5 Developers                fpscrMask.ixe = ones;
93510037SARM gem5 Developers                fpscrMask.ide = ones;
9367408Sgblack@eecs.umich.edu                fpscrMask.len = ones;
9377408Sgblack@eecs.umich.edu                fpscrMask.stride = ones;
9387408Sgblack@eecs.umich.edu                fpscrMask.rMode = ones;
9397408Sgblack@eecs.umich.edu                fpscrMask.fz = ones;
9407408Sgblack@eecs.umich.edu                fpscrMask.dn = ones;
9417408Sgblack@eecs.umich.edu                fpscrMask.ahp = ones;
9427408Sgblack@eecs.umich.edu                fpscrMask.qc = ones;
9437408Sgblack@eecs.umich.edu                fpscrMask.v = ones;
9447408Sgblack@eecs.umich.edu                fpscrMask.c = ones;
9457408Sgblack@eecs.umich.edu                fpscrMask.z = ones;
9467408Sgblack@eecs.umich.edu                fpscrMask.n = ones;
9477408Sgblack@eecs.umich.edu                newVal = (newVal & (uint32_t)fpscrMask) |
94810037SARM gem5 Developers                         (readMiscRegNoEffect(MISCREG_FPSCR) &
94910037SARM gem5 Developers                          ~(uint32_t)fpscrMask);
9509377Sgblack@eecs.umich.edu                tc->getDecoderPtr()->setContext(newVal);
9517408Sgblack@eecs.umich.edu            }
9527408Sgblack@eecs.umich.edu            break;
95310037SARM gem5 Developers          case MISCREG_FPSR:
95410037SARM gem5 Developers            {
95510037SARM gem5 Developers                const uint32_t ones = (uint32_t)(-1);
95610037SARM gem5 Developers                FPSCR fpscrMask = 0;
95710037SARM gem5 Developers                fpscrMask.ioc = ones;
95810037SARM gem5 Developers                fpscrMask.dzc = ones;
95910037SARM gem5 Developers                fpscrMask.ofc = ones;
96010037SARM gem5 Developers                fpscrMask.ufc = ones;
96110037SARM gem5 Developers                fpscrMask.ixc = ones;
96210037SARM gem5 Developers                fpscrMask.idc = ones;
96310037SARM gem5 Developers                fpscrMask.qc = ones;
96410037SARM gem5 Developers                fpscrMask.v = ones;
96510037SARM gem5 Developers                fpscrMask.c = ones;
96610037SARM gem5 Developers                fpscrMask.z = ones;
96710037SARM gem5 Developers                fpscrMask.n = ones;
96810037SARM gem5 Developers                newVal = (newVal & (uint32_t)fpscrMask) |
96910037SARM gem5 Developers                         (readMiscRegNoEffect(MISCREG_FPSCR) &
97010037SARM gem5 Developers                          ~(uint32_t)fpscrMask);
97110037SARM gem5 Developers                misc_reg = MISCREG_FPSCR;
97210037SARM gem5 Developers            }
97310037SARM gem5 Developers            break;
97410037SARM gem5 Developers          case MISCREG_FPCR:
97510037SARM gem5 Developers            {
97610037SARM gem5 Developers                const uint32_t ones = (uint32_t)(-1);
97710037SARM gem5 Developers                FPSCR fpscrMask  = 0;
97810037SARM gem5 Developers                fpscrMask.ioe = ones;
97910037SARM gem5 Developers                fpscrMask.dze = ones;
98010037SARM gem5 Developers                fpscrMask.ofe = ones;
98110037SARM gem5 Developers                fpscrMask.ufe = ones;
98210037SARM gem5 Developers                fpscrMask.ixe = ones;
98310037SARM gem5 Developers                fpscrMask.ide = ones;
98410037SARM gem5 Developers                fpscrMask.len    = ones;
98510037SARM gem5 Developers                fpscrMask.stride = ones;
98610037SARM gem5 Developers                fpscrMask.rMode  = ones;
98710037SARM gem5 Developers                fpscrMask.fz     = ones;
98810037SARM gem5 Developers                fpscrMask.dn     = ones;
98910037SARM gem5 Developers                fpscrMask.ahp    = ones;
99010037SARM gem5 Developers                newVal = (newVal & (uint32_t)fpscrMask) |
99110037SARM gem5 Developers                         (readMiscRegNoEffect(MISCREG_FPSCR) &
99210037SARM gem5 Developers                          ~(uint32_t)fpscrMask);
99310037SARM gem5 Developers                misc_reg = MISCREG_FPSCR;
99410037SARM gem5 Developers            }
99510037SARM gem5 Developers            break;
9968302SAli.Saidi@ARM.com          case MISCREG_CPSR_Q:
9978302SAli.Saidi@ARM.com            {
9988302SAli.Saidi@ARM.com                assert(!(newVal & ~CpsrMaskQ));
99910037SARM gem5 Developers                newVal = readMiscRegNoEffect(MISCREG_CPSR) | newVal;
10008302SAli.Saidi@ARM.com                misc_reg = MISCREG_CPSR;
10018302SAli.Saidi@ARM.com            }
10028302SAli.Saidi@ARM.com            break;
10037783SGiacomo.Gabrielli@arm.com          case MISCREG_FPSCR_QC:
10047783SGiacomo.Gabrielli@arm.com            {
100510037SARM gem5 Developers                newVal = readMiscRegNoEffect(MISCREG_FPSCR) |
100610037SARM gem5 Developers                         (newVal & FpscrQcMask);
10077783SGiacomo.Gabrielli@arm.com                misc_reg = MISCREG_FPSCR;
10087783SGiacomo.Gabrielli@arm.com            }
10097783SGiacomo.Gabrielli@arm.com            break;
10107783SGiacomo.Gabrielli@arm.com          case MISCREG_FPSCR_EXC:
10117783SGiacomo.Gabrielli@arm.com            {
101210037SARM gem5 Developers                newVal = readMiscRegNoEffect(MISCREG_FPSCR) |
101310037SARM gem5 Developers                         (newVal & FpscrExcMask);
10147783SGiacomo.Gabrielli@arm.com                misc_reg = MISCREG_FPSCR;
10157783SGiacomo.Gabrielli@arm.com            }
10167783SGiacomo.Gabrielli@arm.com            break;
10177408Sgblack@eecs.umich.edu          case MISCREG_FPEXC:
10187408Sgblack@eecs.umich.edu            {
10198206SWilliam.Wang@arm.com                // vfpv3 architecture, section B.6.1 of DDI04068
10208206SWilliam.Wang@arm.com                // bit 29 - valid only if fpexc[31] is 0
10217408Sgblack@eecs.umich.edu                const uint32_t fpexcMask = 0x60000000;
10227408Sgblack@eecs.umich.edu                newVal = (newVal & fpexcMask) |
102310037SARM gem5 Developers                         (readMiscRegNoEffect(MISCREG_FPEXC) & ~fpexcMask);
10247408Sgblack@eecs.umich.edu            }
10257408Sgblack@eecs.umich.edu            break;
102610037SARM gem5 Developers          case MISCREG_HCR:
102710037SARM gem5 Developers            {
102810037SARM gem5 Developers                if (!haveVirtualization)
102910037SARM gem5 Developers                    return;
103010037SARM gem5 Developers            }
103110037SARM gem5 Developers            break;
103210037SARM gem5 Developers          case MISCREG_IFSR:
103310037SARM gem5 Developers            {
103410037SARM gem5 Developers                // ARM ARM (ARM DDI 0406C.b) B4.1.96
103510037SARM gem5 Developers                const uint32_t ifsrMask =
103610037SARM gem5 Developers                    mask(31, 13) | mask(11, 11) | mask(8, 6);
103710037SARM gem5 Developers                newVal = newVal & ~ifsrMask;
103810037SARM gem5 Developers            }
103910037SARM gem5 Developers            break;
104010037SARM gem5 Developers          case MISCREG_DFSR:
104110037SARM gem5 Developers            {
104210037SARM gem5 Developers                // ARM ARM (ARM DDI 0406C.b) B4.1.52
104310037SARM gem5 Developers                const uint32_t dfsrMask = mask(31, 14) | mask(8, 8);
104410037SARM gem5 Developers                newVal = newVal & ~dfsrMask;
104510037SARM gem5 Developers            }
104610037SARM gem5 Developers            break;
104710037SARM gem5 Developers          case MISCREG_AMAIR0:
104810037SARM gem5 Developers          case MISCREG_AMAIR1:
104910037SARM gem5 Developers            {
105010037SARM gem5 Developers                // ARM ARM (ARM DDI 0406C.b) B4.1.5
105110037SARM gem5 Developers                // Valid only with LPAE
105210037SARM gem5 Developers                if (!haveLPAE)
105310037SARM gem5 Developers                    return;
105410037SARM gem5 Developers                DPRINTF(MiscRegs, "Writing AMAIR: %#x\n", newVal);
105510037SARM gem5 Developers            }
105610037SARM gem5 Developers            break;
105710037SARM gem5 Developers          case MISCREG_SCR:
105810037SARM gem5 Developers            tc->getITBPtr()->invalidateMiscReg();
105910037SARM gem5 Developers            tc->getDTBPtr()->invalidateMiscReg();
106010037SARM gem5 Developers            break;
10617408Sgblack@eecs.umich.edu          case MISCREG_SCTLR:
10627408Sgblack@eecs.umich.edu            {
10637408Sgblack@eecs.umich.edu                DPRINTF(MiscRegs, "Writing SCTLR: %#x\n", newVal);
106410037SARM gem5 Developers                MiscRegIndex sctlr_idx;
106510037SARM gem5 Developers                scr = readMiscRegNoEffect(MISCREG_SCR);
106610037SARM gem5 Developers                if (haveSecurity && !scr.ns) {
106710037SARM gem5 Developers                    sctlr_idx = MISCREG_SCTLR_S;
106810037SARM gem5 Developers                } else {
106910037SARM gem5 Developers                    sctlr_idx = MISCREG_SCTLR_NS;
107010037SARM gem5 Developers                    // The FI field (bit 21) is common between S/NS versions
107110037SARM gem5 Developers                    // of the register, we store this in the secure copy of
107210037SARM gem5 Developers                    // the reg
107310037SARM gem5 Developers                    miscRegs[MISCREG_SCTLR_S] &=         ~(1 << 21);
107410037SARM gem5 Developers                    miscRegs[MISCREG_SCTLR_S] |= newVal & (1 << 21);
107510037SARM gem5 Developers                }
107610037SARM gem5 Developers                SCTLR sctlr = miscRegs[sctlr_idx];
10777408Sgblack@eecs.umich.edu                SCTLR new_sctlr = newVal;
107810037SARM gem5 Developers                new_sctlr.nmfi =  ((bool)sctlr.nmfi) && !haveVirtualization;
107910037SARM gem5 Developers                miscRegs[sctlr_idx] = (MiscReg)new_sctlr;
10807749SAli.Saidi@ARM.com                tc->getITBPtr()->invalidateMiscReg();
10817749SAli.Saidi@ARM.com                tc->getDTBPtr()->invalidateMiscReg();
10828527SAli.Saidi@ARM.com
10838527SAli.Saidi@ARM.com                // Check if all CPUs are booted with caches enabled
10848527SAli.Saidi@ARM.com                // so we can stop enforcing coherency of some kernel
10858527SAli.Saidi@ARM.com                // structures manually.
10868527SAli.Saidi@ARM.com                sys = tc->getSystemPtr();
10878527SAli.Saidi@ARM.com                for (x = 0; x < sys->numContexts(); x++) {
10888527SAli.Saidi@ARM.com                    oc = sys->getThreadContext(x);
108910037SARM gem5 Developers                    // @todo: double check this for security
10908527SAli.Saidi@ARM.com                    SCTLR other_sctlr = oc->readMiscRegNoEffect(MISCREG_SCTLR);
10918527SAli.Saidi@ARM.com                    if (!other_sctlr.c && oc->status() != ThreadContext::Halted)
10928527SAli.Saidi@ARM.com                        return;
10938527SAli.Saidi@ARM.com                }
10948527SAli.Saidi@ARM.com
10958527SAli.Saidi@ARM.com                for (x = 0; x < sys->numContexts(); x++) {
10968527SAli.Saidi@ARM.com                    oc = sys->getThreadContext(x);
10978527SAli.Saidi@ARM.com                    oc->getDTBPtr()->allCpusCaching();
10988527SAli.Saidi@ARM.com                    oc->getITBPtr()->allCpusCaching();
10998887Sgeoffrey.blake@arm.com
11008887Sgeoffrey.blake@arm.com                    // If CheckerCPU is connected, need to notify it.
11018887Sgeoffrey.blake@arm.com                    CheckerCPU *checker = oc->getCheckerCpuPtr();
11028733Sgeoffrey.blake@arm.com                    if (checker) {
11038733Sgeoffrey.blake@arm.com                        checker->getDTBPtr()->allCpusCaching();
11048733Sgeoffrey.blake@arm.com                        checker->getITBPtr()->allCpusCaching();
11058733Sgeoffrey.blake@arm.com                    }
11068527SAli.Saidi@ARM.com                }
11077408Sgblack@eecs.umich.edu                return;
11087408Sgblack@eecs.umich.edu            }
11099385SAndreas.Sandberg@arm.com
11109385SAndreas.Sandberg@arm.com          case MISCREG_MIDR:
11119385SAndreas.Sandberg@arm.com          case MISCREG_ID_PFR0:
11129385SAndreas.Sandberg@arm.com          case MISCREG_ID_PFR1:
11139385SAndreas.Sandberg@arm.com          case MISCREG_ID_MMFR0:
11149385SAndreas.Sandberg@arm.com          case MISCREG_ID_MMFR1:
11159385SAndreas.Sandberg@arm.com          case MISCREG_ID_MMFR2:
11169385SAndreas.Sandberg@arm.com          case MISCREG_ID_MMFR3:
11179385SAndreas.Sandberg@arm.com          case MISCREG_ID_ISAR0:
11189385SAndreas.Sandberg@arm.com          case MISCREG_ID_ISAR1:
11199385SAndreas.Sandberg@arm.com          case MISCREG_ID_ISAR2:
11209385SAndreas.Sandberg@arm.com          case MISCREG_ID_ISAR3:
11219385SAndreas.Sandberg@arm.com          case MISCREG_ID_ISAR4:
11229385SAndreas.Sandberg@arm.com          case MISCREG_ID_ISAR5:
11239385SAndreas.Sandberg@arm.com
11249385SAndreas.Sandberg@arm.com          case MISCREG_MPIDR:
11259385SAndreas.Sandberg@arm.com          case MISCREG_FPSID:
11267408Sgblack@eecs.umich.edu          case MISCREG_TLBTR:
11277408Sgblack@eecs.umich.edu          case MISCREG_MVFR0:
11287408Sgblack@eecs.umich.edu          case MISCREG_MVFR1:
112910037SARM gem5 Developers
113010037SARM gem5 Developers          case MISCREG_ID_AA64AFR0_EL1:
113110037SARM gem5 Developers          case MISCREG_ID_AA64AFR1_EL1:
113210037SARM gem5 Developers          case MISCREG_ID_AA64DFR0_EL1:
113310037SARM gem5 Developers          case MISCREG_ID_AA64DFR1_EL1:
113410037SARM gem5 Developers          case MISCREG_ID_AA64ISAR0_EL1:
113510037SARM gem5 Developers          case MISCREG_ID_AA64ISAR1_EL1:
113610037SARM gem5 Developers          case MISCREG_ID_AA64MMFR0_EL1:
113710037SARM gem5 Developers          case MISCREG_ID_AA64MMFR1_EL1:
113810037SARM gem5 Developers          case MISCREG_ID_AA64PFR0_EL1:
113910037SARM gem5 Developers          case MISCREG_ID_AA64PFR1_EL1:
11409385SAndreas.Sandberg@arm.com            // ID registers are constants.
11417408Sgblack@eecs.umich.edu            return;
11429385SAndreas.Sandberg@arm.com
114310037SARM gem5 Developers          // TLBI all entries, EL0&1 inner sharable (ignored)
11447408Sgblack@eecs.umich.edu          case MISCREG_TLBIALLIS:
114510037SARM gem5 Developers          case MISCREG_TLBIALL: // TLBI all entries, EL0&1,
114610037SARM gem5 Developers            assert32(tc);
114710037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
114810037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
114910037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
11508284SAli.Saidi@ARM.com            sys = tc->getSystemPtr();
11518284SAli.Saidi@ARM.com            for (x = 0; x < sys->numContexts(); x++) {
11528284SAli.Saidi@ARM.com                oc = sys->getThreadContext(x);
11538284SAli.Saidi@ARM.com                assert(oc->getITBPtr() && oc->getDTBPtr());
115410037SARM gem5 Developers                oc->getITBPtr()->flushAllSecurity(secure_lookup, target_el);
115510037SARM gem5 Developers                oc->getDTBPtr()->flushAllSecurity(secure_lookup, target_el);
11568887Sgeoffrey.blake@arm.com
11578887Sgeoffrey.blake@arm.com                // If CheckerCPU is connected, need to notify it of a flush
11588887Sgeoffrey.blake@arm.com                CheckerCPU *checker = oc->getCheckerCpuPtr();
11598733Sgeoffrey.blake@arm.com                if (checker) {
116010037SARM gem5 Developers                    checker->getITBPtr()->flushAllSecurity(secure_lookup,
116110037SARM gem5 Developers                                                           target_el);
116210037SARM gem5 Developers                    checker->getDTBPtr()->flushAllSecurity(secure_lookup,
116310037SARM gem5 Developers                                                           target_el);
11648733Sgeoffrey.blake@arm.com                }
11658284SAli.Saidi@ARM.com            }
11667408Sgblack@eecs.umich.edu            return;
116710037SARM gem5 Developers          // TLBI all entries, EL0&1, instruction side
11687408Sgblack@eecs.umich.edu          case MISCREG_ITLBIALL:
116910037SARM gem5 Developers            assert32(tc);
117010037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
117110037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
117210037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
117310037SARM gem5 Developers            tc->getITBPtr()->flushAllSecurity(secure_lookup, target_el);
11747408Sgblack@eecs.umich.edu            return;
117510037SARM gem5 Developers          // TLBI all entries, EL0&1, data side
11767408Sgblack@eecs.umich.edu          case MISCREG_DTLBIALL:
117710037SARM gem5 Developers            assert32(tc);
117810037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
117910037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
118010037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
118110037SARM gem5 Developers            tc->getDTBPtr()->flushAllSecurity(secure_lookup, target_el);
11827408Sgblack@eecs.umich.edu            return;
118310037SARM gem5 Developers          // TLBI based on VA, EL0&1 inner sharable (ignored)
11847408Sgblack@eecs.umich.edu          case MISCREG_TLBIMVAIS:
11857408Sgblack@eecs.umich.edu          case MISCREG_TLBIMVA:
118610037SARM gem5 Developers            assert32(tc);
118710037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
118810037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
118910037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
11908284SAli.Saidi@ARM.com            sys = tc->getSystemPtr();
11918284SAli.Saidi@ARM.com            for (x = 0; x < sys->numContexts(); x++) {
11928284SAli.Saidi@ARM.com                oc = sys->getThreadContext(x);
11938284SAli.Saidi@ARM.com                assert(oc->getITBPtr() && oc->getDTBPtr());
11948284SAli.Saidi@ARM.com                oc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
119510037SARM gem5 Developers                                              bits(newVal, 7,0),
119610037SARM gem5 Developers                                              secure_lookup, target_el);
11978284SAli.Saidi@ARM.com                oc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
119810037SARM gem5 Developers                                              bits(newVal, 7,0),
119910037SARM gem5 Developers                                              secure_lookup, target_el);
12008887Sgeoffrey.blake@arm.com
12018887Sgeoffrey.blake@arm.com                CheckerCPU *checker = oc->getCheckerCpuPtr();
12028733Sgeoffrey.blake@arm.com                if (checker) {
12038733Sgeoffrey.blake@arm.com                    checker->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
120410037SARM gem5 Developers                        bits(newVal, 7,0), secure_lookup, target_el);
12058733Sgeoffrey.blake@arm.com                    checker->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
120610037SARM gem5 Developers                        bits(newVal, 7,0), secure_lookup, target_el);
12078733Sgeoffrey.blake@arm.com                }
12088284SAli.Saidi@ARM.com            }
12097408Sgblack@eecs.umich.edu            return;
121010037SARM gem5 Developers          // TLBI by ASID, EL0&1, inner sharable
12117408Sgblack@eecs.umich.edu          case MISCREG_TLBIASIDIS:
12127408Sgblack@eecs.umich.edu          case MISCREG_TLBIASID:
121310037SARM gem5 Developers            assert32(tc);
121410037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
121510037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
121610037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
12178284SAli.Saidi@ARM.com            sys = tc->getSystemPtr();
12188284SAli.Saidi@ARM.com            for (x = 0; x < sys->numContexts(); x++) {
12198284SAli.Saidi@ARM.com                oc = sys->getThreadContext(x);
12208284SAli.Saidi@ARM.com                assert(oc->getITBPtr() && oc->getDTBPtr());
122110037SARM gem5 Developers                oc->getITBPtr()->flushAsid(bits(newVal, 7,0),
122210037SARM gem5 Developers                    secure_lookup, target_el);
122310037SARM gem5 Developers                oc->getDTBPtr()->flushAsid(bits(newVal, 7,0),
122410037SARM gem5 Developers                    secure_lookup, target_el);
12258887Sgeoffrey.blake@arm.com                CheckerCPU *checker = oc->getCheckerCpuPtr();
12268733Sgeoffrey.blake@arm.com                if (checker) {
122710037SARM gem5 Developers                    checker->getITBPtr()->flushAsid(bits(newVal, 7,0),
122810037SARM gem5 Developers                        secure_lookup, target_el);
122910037SARM gem5 Developers                    checker->getDTBPtr()->flushAsid(bits(newVal, 7,0),
123010037SARM gem5 Developers                        secure_lookup, target_el);
12318733Sgeoffrey.blake@arm.com                }
12328284SAli.Saidi@ARM.com            }
12337408Sgblack@eecs.umich.edu            return;
123410037SARM gem5 Developers          // TLBI by address, EL0&1, inner sharable (ignored)
12357408Sgblack@eecs.umich.edu          case MISCREG_TLBIMVAAIS:
12367408Sgblack@eecs.umich.edu          case MISCREG_TLBIMVAA:
123710037SARM gem5 Developers            assert32(tc);
123810037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
123910037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
124010037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
124110037SARM gem5 Developers            hyp = 0;
124210037SARM gem5 Developers            tlbiMVA(tc, newVal, secure_lookup, hyp, target_el);
124310037SARM gem5 Developers            return;
124410037SARM gem5 Developers          // TLBI by address, EL2, hypervisor mode
124510037SARM gem5 Developers          case MISCREG_TLBIMVAH:
124610037SARM gem5 Developers          case MISCREG_TLBIMVAHIS:
124710037SARM gem5 Developers            assert32(tc);
124810037SARM gem5 Developers            target_el = 1; // aarch32, use hyp bit
124910037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
125010037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
125110037SARM gem5 Developers            hyp = 1;
125210037SARM gem5 Developers            tlbiMVA(tc, newVal, secure_lookup, hyp, target_el);
125310037SARM gem5 Developers            return;
125410037SARM gem5 Developers          // TLBI by address and asid, EL0&1, instruction side only
125510037SARM gem5 Developers          case MISCREG_ITLBIMVA:
125610037SARM gem5 Developers            assert32(tc);
125710037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
125810037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
125910037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
126010037SARM gem5 Developers            tc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
126110037SARM gem5 Developers                bits(newVal, 7,0), secure_lookup, target_el);
126210037SARM gem5 Developers            return;
126310037SARM gem5 Developers          // TLBI by address and asid, EL0&1, data side only
126410037SARM gem5 Developers          case MISCREG_DTLBIMVA:
126510037SARM gem5 Developers            assert32(tc);
126610037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
126710037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
126810037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
126910037SARM gem5 Developers            tc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
127010037SARM gem5 Developers                bits(newVal, 7,0), secure_lookup, target_el);
127110037SARM gem5 Developers            return;
127210037SARM gem5 Developers          // TLBI by ASID, EL0&1, instrution side only
127310037SARM gem5 Developers          case MISCREG_ITLBIASID:
127410037SARM gem5 Developers            assert32(tc);
127510037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
127610037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
127710037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
127810037SARM gem5 Developers            tc->getITBPtr()->flushAsid(bits(newVal, 7,0), secure_lookup,
127910037SARM gem5 Developers                                       target_el);
128010037SARM gem5 Developers            return;
128110037SARM gem5 Developers          // TLBI by ASID EL0&1 data size only
128210037SARM gem5 Developers          case MISCREG_DTLBIASID:
128310037SARM gem5 Developers            assert32(tc);
128410037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
128510037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
128610037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
128710037SARM gem5 Developers            tc->getDTBPtr()->flushAsid(bits(newVal, 7,0), secure_lookup,
128810037SARM gem5 Developers                                       target_el);
128910037SARM gem5 Developers            return;
129010037SARM gem5 Developers          // Invalidate entire Non-secure Hyp/Non-Hyp Unified TLB
129110037SARM gem5 Developers          case MISCREG_TLBIALLNSNH:
129210037SARM gem5 Developers          case MISCREG_TLBIALLNSNHIS:
129310037SARM gem5 Developers            assert32(tc);
129410037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
129510037SARM gem5 Developers            hyp = 0;
129610037SARM gem5 Developers            tlbiALLN(tc, hyp, target_el);
129710037SARM gem5 Developers            return;
129810037SARM gem5 Developers          // TLBI all entries, EL2, hyp,
129910037SARM gem5 Developers          case MISCREG_TLBIALLH:
130010037SARM gem5 Developers          case MISCREG_TLBIALLHIS:
130110037SARM gem5 Developers            assert32(tc);
130210037SARM gem5 Developers            target_el = 1; // aarch32, use hyp bit
130310037SARM gem5 Developers            hyp = 1;
130410037SARM gem5 Developers            tlbiALLN(tc, hyp, target_el);
130510037SARM gem5 Developers            return;
130610037SARM gem5 Developers          // AArch64 TLBI: invalidate all entries EL3
130710037SARM gem5 Developers          case MISCREG_TLBI_ALLE3IS:
130810037SARM gem5 Developers          case MISCREG_TLBI_ALLE3:
130910037SARM gem5 Developers            assert64(tc);
131010037SARM gem5 Developers            target_el = 3;
131110037SARM gem5 Developers            secure_lookup = true;
131210037SARM gem5 Developers            tlbiALL(tc, secure_lookup, target_el);
131310037SARM gem5 Developers            return;
131410037SARM gem5 Developers          // @todo: uncomment this to enable Virtualization
131510037SARM gem5 Developers          // case MISCREG_TLBI_ALLE2IS:
131610037SARM gem5 Developers          // case MISCREG_TLBI_ALLE2:
131710037SARM gem5 Developers          // TLBI all entries, EL0&1
131810037SARM gem5 Developers          case MISCREG_TLBI_ALLE1IS:
131910037SARM gem5 Developers          case MISCREG_TLBI_ALLE1:
132010037SARM gem5 Developers          // AArch64 TLBI: invalidate all entries, stage 1, current VMID
132110037SARM gem5 Developers          case MISCREG_TLBI_VMALLE1IS:
132210037SARM gem5 Developers          case MISCREG_TLBI_VMALLE1:
132310037SARM gem5 Developers          // AArch64 TLBI: invalidate all entries, stages 1 & 2, current VMID
132410037SARM gem5 Developers          case MISCREG_TLBI_VMALLS12E1IS:
132510037SARM gem5 Developers          case MISCREG_TLBI_VMALLS12E1:
132610037SARM gem5 Developers            // @todo: handle VMID and stage 2 to enable Virtualization
132710037SARM gem5 Developers            assert64(tc);
132810037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
132910037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
133010037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
133110037SARM gem5 Developers            tlbiALL(tc, secure_lookup, target_el);
133210037SARM gem5 Developers            return;
133310037SARM gem5 Developers          // AArch64 TLBI: invalidate by VA and ASID, stage 1, current VMID
133410037SARM gem5 Developers          // VAEx(IS) and VALEx(IS) are the same because TLBs only store entries
133510037SARM gem5 Developers          // from the last level of translation table walks
133610037SARM gem5 Developers          // @todo: handle VMID to enable Virtualization
133710037SARM gem5 Developers          // TLBI all entries, EL0&1
133810037SARM gem5 Developers          case MISCREG_TLBI_VAE3IS_Xt:
133910037SARM gem5 Developers          case MISCREG_TLBI_VAE3_Xt:
134010037SARM gem5 Developers          // TLBI by VA, EL3  regime stage 1, last level walk
134110037SARM gem5 Developers          case MISCREG_TLBI_VALE3IS_Xt:
134210037SARM gem5 Developers          case MISCREG_TLBI_VALE3_Xt:
134310037SARM gem5 Developers            assert64(tc);
134410037SARM gem5 Developers            target_el = 3;
134510037SARM gem5 Developers            asid = 0xbeef; // does not matter, tlbi is global
134610037SARM gem5 Developers            secure_lookup = true;
134710037SARM gem5 Developers            tlbiVA(tc, newVal, asid, secure_lookup, target_el);
134810037SARM gem5 Developers            return;
134910037SARM gem5 Developers          // TLBI by VA, EL2
135010037SARM gem5 Developers          case MISCREG_TLBI_VAE2IS_Xt:
135110037SARM gem5 Developers          case MISCREG_TLBI_VAE2_Xt:
135210037SARM gem5 Developers          // TLBI by VA, EL2, stage1 last level walk
135310037SARM gem5 Developers          case MISCREG_TLBI_VALE2IS_Xt:
135410037SARM gem5 Developers          case MISCREG_TLBI_VALE2_Xt:
135510037SARM gem5 Developers            assert64(tc);
135610037SARM gem5 Developers            target_el = 2;
135710037SARM gem5 Developers            asid = 0xbeef; // does not matter, tlbi is global
135810037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
135910037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
136010037SARM gem5 Developers            tlbiVA(tc, newVal, asid, secure_lookup, target_el);
136110037SARM gem5 Developers            return;
136210037SARM gem5 Developers          // TLBI by VA EL1 & 0, stage1, ASID, current VMID
136310037SARM gem5 Developers          case MISCREG_TLBI_VAE1IS_Xt:
136410037SARM gem5 Developers          case MISCREG_TLBI_VAE1_Xt:
136510037SARM gem5 Developers          case MISCREG_TLBI_VALE1IS_Xt:
136610037SARM gem5 Developers          case MISCREG_TLBI_VALE1_Xt:
136710037SARM gem5 Developers            assert64(tc);
136810037SARM gem5 Developers            asid = bits(newVal, 63, 48);
136910037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
137010037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
137110037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
137210037SARM gem5 Developers            tlbiVA(tc, newVal, asid, secure_lookup, target_el);
137310037SARM gem5 Developers            return;
137410037SARM gem5 Developers          // AArch64 TLBI: invalidate by ASID, stage 1, current VMID
137510037SARM gem5 Developers          // @todo: handle VMID to enable Virtualization
137610037SARM gem5 Developers          case MISCREG_TLBI_ASIDE1IS_Xt:
137710037SARM gem5 Developers          case MISCREG_TLBI_ASIDE1_Xt:
137810037SARM gem5 Developers            assert64(tc);
137910037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
138010037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
138110037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
13828284SAli.Saidi@ARM.com            sys = tc->getSystemPtr();
13838284SAli.Saidi@ARM.com            for (x = 0; x < sys->numContexts(); x++) {
13848284SAli.Saidi@ARM.com                oc = sys->getThreadContext(x);
13858284SAli.Saidi@ARM.com                assert(oc->getITBPtr() && oc->getDTBPtr());
138610037SARM gem5 Developers                asid = bits(newVal, 63, 48);
138710037SARM gem5 Developers                if (haveLargeAsid64)
138810037SARM gem5 Developers                    asid &= mask(8);
138910037SARM gem5 Developers                oc->getITBPtr()->flushAsid(asid, secure_lookup, target_el);
139010037SARM gem5 Developers                oc->getDTBPtr()->flushAsid(asid, secure_lookup, target_el);
139110037SARM gem5 Developers                CheckerCPU *checker = oc->getCheckerCpuPtr();
139210037SARM gem5 Developers                if (checker) {
139310037SARM gem5 Developers                    checker->getITBPtr()->flushAsid(asid,
139410037SARM gem5 Developers                        secure_lookup, target_el);
139510037SARM gem5 Developers                    checker->getDTBPtr()->flushAsid(asid,
139610037SARM gem5 Developers                        secure_lookup, target_el);
139710037SARM gem5 Developers                }
139810037SARM gem5 Developers            }
139910037SARM gem5 Developers            return;
140010037SARM gem5 Developers          // AArch64 TLBI: invalidate by VA, ASID, stage 1, current VMID
140110037SARM gem5 Developers          // VAAE1(IS) and VAALE1(IS) are the same because TLBs only store
140210037SARM gem5 Developers          // entries from the last level of translation table walks
140310037SARM gem5 Developers          // @todo: handle VMID to enable Virtualization
140410037SARM gem5 Developers          case MISCREG_TLBI_VAAE1IS_Xt:
140510037SARM gem5 Developers          case MISCREG_TLBI_VAAE1_Xt:
140610037SARM gem5 Developers          case MISCREG_TLBI_VAALE1IS_Xt:
140710037SARM gem5 Developers          case MISCREG_TLBI_VAALE1_Xt:
140810037SARM gem5 Developers            assert64(tc);
140910037SARM gem5 Developers            target_el = 1; // el 0 and 1 are handled together
141010037SARM gem5 Developers            scr = readMiscReg(MISCREG_SCR, tc);
141110037SARM gem5 Developers            secure_lookup = haveSecurity && !scr.ns;
141210037SARM gem5 Developers            sys = tc->getSystemPtr();
141310037SARM gem5 Developers            for (x = 0; x < sys->numContexts(); x++) {
141410037SARM gem5 Developers                // @todo: extra controls on TLBI broadcast?
141510037SARM gem5 Developers                oc = sys->getThreadContext(x);
141610037SARM gem5 Developers                assert(oc->getITBPtr() && oc->getDTBPtr());
141710037SARM gem5 Developers                Addr va = ((Addr) bits(newVal, 43, 0)) << 12;
141810037SARM gem5 Developers                oc->getITBPtr()->flushMva(va,
141910037SARM gem5 Developers                    secure_lookup, false, target_el);
142010037SARM gem5 Developers                oc->getDTBPtr()->flushMva(va,
142110037SARM gem5 Developers                    secure_lookup, false, target_el);
14228887Sgeoffrey.blake@arm.com
14238887Sgeoffrey.blake@arm.com                CheckerCPU *checker = oc->getCheckerCpuPtr();
14248733Sgeoffrey.blake@arm.com                if (checker) {
142510037SARM gem5 Developers                    checker->getITBPtr()->flushMva(va,
142610037SARM gem5 Developers                        secure_lookup, false, target_el);
142710037SARM gem5 Developers                    checker->getDTBPtr()->flushMva(va,
142810037SARM gem5 Developers                        secure_lookup, false, target_el);
14298733Sgeoffrey.blake@arm.com                }
14308284SAli.Saidi@ARM.com            }
14317408Sgblack@eecs.umich.edu            return;
143210037SARM gem5 Developers          // AArch64 TLBI: invalidate by IPA, stage 2, current VMID
143310037SARM gem5 Developers          case MISCREG_TLBI_IPAS2LE1IS_Xt:
143410037SARM gem5 Developers          case MISCREG_TLBI_IPAS2LE1_Xt:
143510037SARM gem5 Developers          case MISCREG_TLBI_IPAS2E1IS_Xt:
143610037SARM gem5 Developers          case MISCREG_TLBI_IPAS2E1_Xt:
143710037SARM gem5 Developers            assert64(tc);
143810037SARM gem5 Developers            // @todo: implement these as part of Virtualization
143910037SARM gem5 Developers            warn("Not doing anything for write of miscreg ITLB_IPAS2\n");
14407405SAli.Saidi@ARM.com            return;
14417583SAli.Saidi@arm.com          case MISCREG_ACTLR:
14427583SAli.Saidi@arm.com            warn("Not doing anything for write of miscreg ACTLR\n");
14437583SAli.Saidi@arm.com            break;
14447583SAli.Saidi@arm.com          case MISCREG_PMCR:
14458059SAli.Saidi@ARM.com            {
14468059SAli.Saidi@ARM.com              // Performance counters not implemented.  Instead, interpret
14478059SAli.Saidi@ARM.com              //   a reset command to this register to reset the simulator
14488059SAli.Saidi@ARM.com              //   statistics.
14498059SAli.Saidi@ARM.com              // PMCR_E | PMCR_P | PMCR_C
14508059SAli.Saidi@ARM.com              const int ResetAndEnableCounters = 0x7;
14518059SAli.Saidi@ARM.com              if (newVal == ResetAndEnableCounters) {
14528059SAli.Saidi@ARM.com                  inform("Resetting all simobject stats\n");
14538059SAli.Saidi@ARM.com                  Stats::schedStatEvent(false, true);
14548059SAli.Saidi@ARM.com                  break;
14558059SAli.Saidi@ARM.com              }
14568059SAli.Saidi@ARM.com            }
14577583SAli.Saidi@arm.com          case MISCREG_PMCCNTR:
14587583SAli.Saidi@arm.com          case MISCREG_PMSELR:
14597583SAli.Saidi@arm.com            warn("Not doing anything for write to miscreg %s\n",
14607583SAli.Saidi@arm.com                    miscRegName[misc_reg]);
14617583SAli.Saidi@arm.com            break;
146210037SARM gem5 Developers          case MISCREG_HSTR: // TJDBX, now redifined to be RES0
146310037SARM gem5 Developers            {
146410037SARM gem5 Developers                HSTR hstrMask = 0;
146510037SARM gem5 Developers                hstrMask.tjdbx = 1;
146610037SARM gem5 Developers                newVal &= ~((uint32_t) hstrMask);
146710037SARM gem5 Developers                break;
146810037SARM gem5 Developers            }
146910037SARM gem5 Developers          case MISCREG_HCPTR:
147010037SARM gem5 Developers            {
147110037SARM gem5 Developers                // If a CP bit in NSACR is 0 then the corresponding bit in
147210037SARM gem5 Developers                // HCPTR is RAO/WI. Same applies to NSASEDIS
147310037SARM gem5 Developers                secure_lookup = haveSecurity &&
147410037SARM gem5 Developers                    inSecureState(readMiscRegNoEffect(MISCREG_SCR),
147510037SARM gem5 Developers                                  readMiscRegNoEffect(MISCREG_CPSR));
147610037SARM gem5 Developers                if (!secure_lookup) {
147710037SARM gem5 Developers                    MiscReg oldValue = readMiscRegNoEffect(MISCREG_HCPTR);
147810037SARM gem5 Developers                    MiscReg mask = (readMiscRegNoEffect(MISCREG_NSACR) ^ 0x7FFF) & 0xBFFF;
147910037SARM gem5 Developers                    newVal = (newVal & ~mask) | (oldValue & mask);
148010037SARM gem5 Developers                }
148110037SARM gem5 Developers                break;
148210037SARM gem5 Developers            }
148310037SARM gem5 Developers          case MISCREG_HDFAR: // alias for secure DFAR
148410037SARM gem5 Developers            misc_reg = MISCREG_DFAR_S;
148510037SARM gem5 Developers            break;
148610037SARM gem5 Developers          case MISCREG_HIFAR: // alias for secure IFAR
148710037SARM gem5 Developers            misc_reg = MISCREG_IFAR_S;
148810037SARM gem5 Developers            break;
148910037SARM gem5 Developers          case MISCREG_ATS1CPR:
149010037SARM gem5 Developers          case MISCREG_ATS1CPW:
149110037SARM gem5 Developers          case MISCREG_ATS1CUR:
149210037SARM gem5 Developers          case MISCREG_ATS1CUW:
149310037SARM gem5 Developers          case MISCREG_ATS12NSOPR:
149410037SARM gem5 Developers          case MISCREG_ATS12NSOPW:
149510037SARM gem5 Developers          case MISCREG_ATS12NSOUR:
149610037SARM gem5 Developers          case MISCREG_ATS12NSOUW:
149710037SARM gem5 Developers          case MISCREG_ATS1HR:
149810037SARM gem5 Developers          case MISCREG_ATS1HW:
14997436Sdam.sunwoo@arm.com            {
15007436Sdam.sunwoo@arm.com              RequestPtr req = new Request;
150110037SARM gem5 Developers              unsigned flags = 0;
150210037SARM gem5 Developers              BaseTLB::Mode mode = BaseTLB::Read;
150310037SARM gem5 Developers              TLB::ArmTranslationType tranType = TLB::NormalTran;
15047436Sdam.sunwoo@arm.com              Fault fault;
15057436Sdam.sunwoo@arm.com              switch(misc_reg) {
150610037SARM gem5 Developers                case MISCREG_ATS1CPR:
150710037SARM gem5 Developers                  flags    = TLB::MustBeOne;
150810037SARM gem5 Developers                  tranType = TLB::S1CTran;
150910037SARM gem5 Developers                  mode     = BaseTLB::Read;
151010037SARM gem5 Developers                  break;
151110037SARM gem5 Developers                case MISCREG_ATS1CPW:
151210037SARM gem5 Developers                  flags    = TLB::MustBeOne;
151310037SARM gem5 Developers                  tranType = TLB::S1CTran;
151410037SARM gem5 Developers                  mode     = BaseTLB::Write;
151510037SARM gem5 Developers                  break;
151610037SARM gem5 Developers                case MISCREG_ATS1CUR:
151710037SARM gem5 Developers                  flags    = TLB::MustBeOne | TLB::UserMode;
151810037SARM gem5 Developers                  tranType = TLB::S1CTran;
151910037SARM gem5 Developers                  mode     = BaseTLB::Read;
152010037SARM gem5 Developers                  break;
152110037SARM gem5 Developers                case MISCREG_ATS1CUW:
152210037SARM gem5 Developers                  flags    = TLB::MustBeOne | TLB::UserMode;
152310037SARM gem5 Developers                  tranType = TLB::S1CTran;
152410037SARM gem5 Developers                  mode     = BaseTLB::Write;
152510037SARM gem5 Developers                  break;
152610037SARM gem5 Developers                case MISCREG_ATS12NSOPR:
152710037SARM gem5 Developers                  if (!haveSecurity)
152810037SARM gem5 Developers                      panic("Security Extensions required for ATS12NSOPR");
152910037SARM gem5 Developers                  flags    = TLB::MustBeOne;
153010037SARM gem5 Developers                  tranType = TLB::S1S2NsTran;
153110037SARM gem5 Developers                  mode     = BaseTLB::Read;
153210037SARM gem5 Developers                  break;
153310037SARM gem5 Developers                case MISCREG_ATS12NSOPW:
153410037SARM gem5 Developers                  if (!haveSecurity)
153510037SARM gem5 Developers                      panic("Security Extensions required for ATS12NSOPW");
153610037SARM gem5 Developers                  flags    = TLB::MustBeOne;
153710037SARM gem5 Developers                  tranType = TLB::S1S2NsTran;
153810037SARM gem5 Developers                  mode     = BaseTLB::Write;
153910037SARM gem5 Developers                  break;
154010037SARM gem5 Developers                case MISCREG_ATS12NSOUR:
154110037SARM gem5 Developers                  if (!haveSecurity)
154210037SARM gem5 Developers                      panic("Security Extensions required for ATS12NSOUR");
154310037SARM gem5 Developers                  flags    = TLB::MustBeOne | TLB::UserMode;
154410037SARM gem5 Developers                  tranType = TLB::S1S2NsTran;
154510037SARM gem5 Developers                  mode     = BaseTLB::Read;
154610037SARM gem5 Developers                  break;
154710037SARM gem5 Developers                case MISCREG_ATS12NSOUW:
154810037SARM gem5 Developers                  if (!haveSecurity)
154910037SARM gem5 Developers                      panic("Security Extensions required for ATS12NSOUW");
155010037SARM gem5 Developers                  flags    = TLB::MustBeOne | TLB::UserMode;
155110037SARM gem5 Developers                  tranType = TLB::S1S2NsTran;
155210037SARM gem5 Developers                  mode     = BaseTLB::Write;
155310037SARM gem5 Developers                  break;
155410037SARM gem5 Developers                case MISCREG_ATS1HR: // only really useful from secure mode.
155510037SARM gem5 Developers                  flags    = TLB::MustBeOne;
155610037SARM gem5 Developers                  tranType = TLB::HypMode;
155710037SARM gem5 Developers                  mode     = BaseTLB::Read;
155810037SARM gem5 Developers                  break;
155910037SARM gem5 Developers                case MISCREG_ATS1HW:
156010037SARM gem5 Developers                  flags    = TLB::MustBeOne;
156110037SARM gem5 Developers                  tranType = TLB::HypMode;
156210037SARM gem5 Developers                  mode     = BaseTLB::Write;
156310037SARM gem5 Developers                  break;
15647436Sdam.sunwoo@arm.com              }
156510037SARM gem5 Developers              // If we're in timing mode then doing the translation in
156610037SARM gem5 Developers              // functional mode then we're slightly distorting performance
156710037SARM gem5 Developers              // results obtained from simulations. The translation should be
156810037SARM gem5 Developers              // done in the same mode the core is running in. NOTE: This
156910037SARM gem5 Developers              // can't be an atomic translation because that causes problems
157010037SARM gem5 Developers              // with unexpected atomic snoop requests.
157110037SARM gem5 Developers              warn("Translating via MISCREG(%d) in functional mode! Fix Me!\n", misc_reg);
157210037SARM gem5 Developers              req->setVirt(0, val, 1, flags,  Request::funcMasterId,
157310037SARM gem5 Developers                           tc->pcState().pc());
157410037SARM gem5 Developers              req->setThreadContext(tc->contextId(), tc->threadId());
157510037SARM gem5 Developers              fault = tc->getDTBPtr()->translateFunctional(req, tc, mode, tranType);
157610037SARM gem5 Developers              TTBCR ttbcr = readMiscRegNoEffect(MISCREG_TTBCR);
157710037SARM gem5 Developers              HCR   hcr   = readMiscRegNoEffect(MISCREG_HCR);
157810037SARM gem5 Developers
157910037SARM gem5 Developers              MiscReg newVal;
15807436Sdam.sunwoo@arm.com              if (fault == NoFault) {
158110037SARM gem5 Developers                  Addr paddr = req->getPaddr();
158210037SARM gem5 Developers                  if (haveLPAE && (ttbcr.eae || tranType & TLB::HypMode ||
158310037SARM gem5 Developers                     ((tranType & TLB::S1S2NsTran) && hcr.vm) )) {
158410037SARM gem5 Developers                      newVal = (paddr & mask(39, 12)) |
158510037SARM gem5 Developers                               (tc->getDTBPtr()->getAttr());
158610037SARM gem5 Developers                  } else {
158710037SARM gem5 Developers                      newVal = (paddr & 0xfffff000) |
158810037SARM gem5 Developers                               (tc->getDTBPtr()->getAttr());
158910037SARM gem5 Developers                  }
15907436Sdam.sunwoo@arm.com                  DPRINTF(MiscRegs,
15917436Sdam.sunwoo@arm.com                          "MISCREG: Translated addr 0x%08x: PAR: 0x%08x\n",
159210037SARM gem5 Developers                          val, newVal);
159310037SARM gem5 Developers              } else {
159410037SARM gem5 Developers                  ArmFault *armFault = reinterpret_cast<ArmFault *>(fault.get());
159510037SARM gem5 Developers                  // Set fault bit and FSR
159610037SARM gem5 Developers                  FSR fsr = armFault->getFsr(tc);
159710037SARM gem5 Developers
159810037SARM gem5 Developers                  newVal = ((fsr >> 9) & 1) << 11;
159910037SARM gem5 Developers                  if (newVal) {
160010037SARM gem5 Developers                    // LPAE - rearange fault status
160110037SARM gem5 Developers                    newVal |= ((fsr >>  0) & 0x3f) << 1;
160210037SARM gem5 Developers                  } else {
160310037SARM gem5 Developers                    // VMSA - rearange fault status
160410037SARM gem5 Developers                    newVal |= ((fsr >>  0) & 0xf) << 1;
160510037SARM gem5 Developers                    newVal |= ((fsr >> 10) & 0x1) << 5;
160610037SARM gem5 Developers                    newVal |= ((fsr >> 12) & 0x1) << 6;
160710037SARM gem5 Developers                  }
160810037SARM gem5 Developers                  newVal |= 0x1; // F bit
160910037SARM gem5 Developers                  newVal |= ((armFault->iss() >> 7) & 0x1) << 8;
161010037SARM gem5 Developers                  newVal |= armFault->isStage2() ? 0x200 : 0;
161110037SARM gem5 Developers                  DPRINTF(MiscRegs,
161210037SARM gem5 Developers                          "MISCREG: Translated addr 0x%08x fault fsr %#x: PAR: 0x%08x\n",
161310037SARM gem5 Developers                          val, fsr, newVal);
16147436Sdam.sunwoo@arm.com              }
161510037SARM gem5 Developers              delete req;
161610037SARM gem5 Developers              setMiscRegNoEffect(MISCREG_PAR, newVal);
16177436Sdam.sunwoo@arm.com              return;
16187436Sdam.sunwoo@arm.com            }
161910037SARM gem5 Developers          case MISCREG_TTBCR:
162010037SARM gem5 Developers            {
162110037SARM gem5 Developers                TTBCR ttbcr = readMiscRegNoEffect(MISCREG_TTBCR);
162210037SARM gem5 Developers                const uint32_t ones = (uint32_t)(-1);
162310037SARM gem5 Developers                TTBCR ttbcrMask = 0;
162410037SARM gem5 Developers                TTBCR ttbcrNew = newVal;
162510037SARM gem5 Developers
162610037SARM gem5 Developers                // ARM DDI 0406C.b, ARMv7-32
162710037SARM gem5 Developers                ttbcrMask.n = ones; // T0SZ
162810037SARM gem5 Developers                if (haveSecurity) {
162910037SARM gem5 Developers                    ttbcrMask.pd0 = ones;
163010037SARM gem5 Developers                    ttbcrMask.pd1 = ones;
163110037SARM gem5 Developers                }
163210037SARM gem5 Developers                ttbcrMask.epd0 = ones;
163310037SARM gem5 Developers                ttbcrMask.irgn0 = ones;
163410037SARM gem5 Developers                ttbcrMask.orgn0 = ones;
163510037SARM gem5 Developers                ttbcrMask.sh0 = ones;
163610037SARM gem5 Developers                ttbcrMask.ps = ones; // T1SZ
163710037SARM gem5 Developers                ttbcrMask.a1 = ones;
163810037SARM gem5 Developers                ttbcrMask.epd1 = ones;
163910037SARM gem5 Developers                ttbcrMask.irgn1 = ones;
164010037SARM gem5 Developers                ttbcrMask.orgn1 = ones;
164110037SARM gem5 Developers                ttbcrMask.sh1 = ones;
164210037SARM gem5 Developers                if (haveLPAE)
164310037SARM gem5 Developers                    ttbcrMask.eae = ones;
164410037SARM gem5 Developers
164510037SARM gem5 Developers                if (haveLPAE && ttbcrNew.eae) {
164610037SARM gem5 Developers                    newVal = newVal & ttbcrMask;
164710037SARM gem5 Developers                } else {
164810037SARM gem5 Developers                    newVal = (newVal & ttbcrMask) | (ttbcr & (~ttbcrMask));
164910037SARM gem5 Developers                }
165010037SARM gem5 Developers            }
165110037SARM gem5 Developers          case MISCREG_TTBR0:
165210037SARM gem5 Developers          case MISCREG_TTBR1:
165310037SARM gem5 Developers            {
165410037SARM gem5 Developers                TTBCR ttbcr = readMiscRegNoEffect(MISCREG_TTBCR);
165510037SARM gem5 Developers                if (haveLPAE) {
165610037SARM gem5 Developers                    if (ttbcr.eae) {
165710037SARM gem5 Developers                        // ARMv7 bit 63-56, 47-40 reserved, UNK/SBZP
165810037SARM gem5 Developers                        // ARMv8 AArch32 bit 63-56 only
165910037SARM gem5 Developers                        uint64_t ttbrMask = mask(63,56) | mask(47,40);
166010037SARM gem5 Developers                        newVal = (newVal & (~ttbrMask));
166110037SARM gem5 Developers                    }
166210037SARM gem5 Developers                }
166310037SARM gem5 Developers            }
16647749SAli.Saidi@ARM.com          case MISCREG_CONTEXTIDR:
16657749SAli.Saidi@ARM.com          case MISCREG_PRRR:
16667749SAli.Saidi@ARM.com          case MISCREG_NMRR:
166710037SARM gem5 Developers          case MISCREG_MAIR0:
166810037SARM gem5 Developers          case MISCREG_MAIR1:
16697749SAli.Saidi@ARM.com          case MISCREG_DACR:
167010037SARM gem5 Developers          case MISCREG_VTTBR:
167110037SARM gem5 Developers          case MISCREG_SCR_EL3:
167210037SARM gem5 Developers          case MISCREG_SCTLR_EL1:
167310037SARM gem5 Developers          case MISCREG_SCTLR_EL2:
167410037SARM gem5 Developers          case MISCREG_SCTLR_EL3:
167510037SARM gem5 Developers          case MISCREG_TCR_EL1:
167610037SARM gem5 Developers          case MISCREG_TCR_EL2:
167710037SARM gem5 Developers          case MISCREG_TCR_EL3:
167810037SARM gem5 Developers          case MISCREG_TTBR0_EL1:
167910037SARM gem5 Developers          case MISCREG_TTBR1_EL1:
168010037SARM gem5 Developers          case MISCREG_TTBR0_EL2:
168110037SARM gem5 Developers          case MISCREG_TTBR0_EL3:
16827749SAli.Saidi@ARM.com            tc->getITBPtr()->invalidateMiscReg();
16837749SAli.Saidi@ARM.com            tc->getDTBPtr()->invalidateMiscReg();
16847749SAli.Saidi@ARM.com            break;
168510037SARM gem5 Developers          case MISCREG_NZCV:
168610037SARM gem5 Developers            {
168710037SARM gem5 Developers                CPSR cpsr = val;
168810037SARM gem5 Developers
168910037SARM gem5 Developers                tc->setIntReg(INTREG_CONDCODES_NZ, cpsr.nz);
169010037SARM gem5 Developers                tc->setIntReg(INTREG_CONDCODES_C,  cpsr.c);
169110037SARM gem5 Developers                tc->setIntReg(INTREG_CONDCODES_V,  cpsr.v);
169210037SARM gem5 Developers            }
169310037SARM gem5 Developers            break;
169410037SARM gem5 Developers          case MISCREG_DAIF:
169510037SARM gem5 Developers            {
169610037SARM gem5 Developers                CPSR cpsr = miscRegs[MISCREG_CPSR];
169710037SARM gem5 Developers                cpsr.daif = (uint8_t) ((CPSR) newVal).daif;
169810037SARM gem5 Developers                newVal = cpsr;
169910037SARM gem5 Developers                misc_reg = MISCREG_CPSR;
170010037SARM gem5 Developers            }
170110037SARM gem5 Developers            break;
170210037SARM gem5 Developers          case MISCREG_SP_EL0:
170310037SARM gem5 Developers            tc->setIntReg(INTREG_SP0, newVal);
170410037SARM gem5 Developers            break;
170510037SARM gem5 Developers          case MISCREG_SP_EL1:
170610037SARM gem5 Developers            tc->setIntReg(INTREG_SP1, newVal);
170710037SARM gem5 Developers            break;
170810037SARM gem5 Developers          case MISCREG_SP_EL2:
170910037SARM gem5 Developers            tc->setIntReg(INTREG_SP2, newVal);
171010037SARM gem5 Developers            break;
171110037SARM gem5 Developers          case MISCREG_SPSEL:
171210037SARM gem5 Developers            {
171310037SARM gem5 Developers                CPSR cpsr = miscRegs[MISCREG_CPSR];
171410037SARM gem5 Developers                cpsr.sp = (uint8_t) ((CPSR) newVal).sp;
171510037SARM gem5 Developers                newVal = cpsr;
171610037SARM gem5 Developers                misc_reg = MISCREG_CPSR;
171710037SARM gem5 Developers            }
171810037SARM gem5 Developers            break;
171910037SARM gem5 Developers          case MISCREG_CURRENTEL:
172010037SARM gem5 Developers            {
172110037SARM gem5 Developers                CPSR cpsr = miscRegs[MISCREG_CPSR];
172210037SARM gem5 Developers                cpsr.el = (uint8_t) ((CPSR) newVal).el;
172310037SARM gem5 Developers                newVal = cpsr;
172410037SARM gem5 Developers                misc_reg = MISCREG_CPSR;
172510037SARM gem5 Developers            }
172610037SARM gem5 Developers            break;
172710037SARM gem5 Developers          case MISCREG_AT_S1E1R_Xt:
172810037SARM gem5 Developers          case MISCREG_AT_S1E1W_Xt:
172910037SARM gem5 Developers          case MISCREG_AT_S1E0R_Xt:
173010037SARM gem5 Developers          case MISCREG_AT_S1E0W_Xt:
173110037SARM gem5 Developers          case MISCREG_AT_S1E2R_Xt:
173210037SARM gem5 Developers          case MISCREG_AT_S1E2W_Xt:
173310037SARM gem5 Developers          case MISCREG_AT_S12E1R_Xt:
173410037SARM gem5 Developers          case MISCREG_AT_S12E1W_Xt:
173510037SARM gem5 Developers          case MISCREG_AT_S12E0R_Xt:
173610037SARM gem5 Developers          case MISCREG_AT_S12E0W_Xt:
173710037SARM gem5 Developers          case MISCREG_AT_S1E3R_Xt:
173810037SARM gem5 Developers          case MISCREG_AT_S1E3W_Xt:
173910037SARM gem5 Developers            {
174010037SARM gem5 Developers                RequestPtr req = new Request;
174110037SARM gem5 Developers                unsigned flags = 0;
174210037SARM gem5 Developers                BaseTLB::Mode mode = BaseTLB::Read;
174310037SARM gem5 Developers                TLB::ArmTranslationType tranType = TLB::NormalTran;
174410037SARM gem5 Developers                Fault fault;
174510037SARM gem5 Developers                switch(misc_reg) {
174610037SARM gem5 Developers                  case MISCREG_AT_S1E1R_Xt:
174710037SARM gem5 Developers                    flags    = TLB::MustBeOne;
174810037SARM gem5 Developers                    tranType = TLB::S1CTran;
174910037SARM gem5 Developers                    mode     = BaseTLB::Read;
175010037SARM gem5 Developers                    break;
175110037SARM gem5 Developers                  case MISCREG_AT_S1E1W_Xt:
175210037SARM gem5 Developers                    flags    = TLB::MustBeOne;
175310037SARM gem5 Developers                    tranType = TLB::S1CTran;
175410037SARM gem5 Developers                    mode     = BaseTLB::Write;
175510037SARM gem5 Developers                    break;
175610037SARM gem5 Developers                  case MISCREG_AT_S1E0R_Xt:
175710037SARM gem5 Developers                    flags    = TLB::MustBeOne | TLB::UserMode;
175810037SARM gem5 Developers                    tranType = TLB::S1CTran;
175910037SARM gem5 Developers                    mode     = BaseTLB::Read;
176010037SARM gem5 Developers                    break;
176110037SARM gem5 Developers                  case MISCREG_AT_S1E0W_Xt:
176210037SARM gem5 Developers                    flags    = TLB::MustBeOne | TLB::UserMode;
176310037SARM gem5 Developers                    tranType = TLB::S1CTran;
176410037SARM gem5 Developers                    mode     = BaseTLB::Write;
176510037SARM gem5 Developers                    break;
176610037SARM gem5 Developers                  case MISCREG_AT_S1E2R_Xt:
176710037SARM gem5 Developers                    flags    = TLB::MustBeOne;
176810037SARM gem5 Developers                    tranType = TLB::HypMode;
176910037SARM gem5 Developers                    mode     = BaseTLB::Read;
177010037SARM gem5 Developers                    break;
177110037SARM gem5 Developers                  case MISCREG_AT_S1E2W_Xt:
177210037SARM gem5 Developers                    flags    = TLB::MustBeOne;
177310037SARM gem5 Developers                    tranType = TLB::HypMode;
177410037SARM gem5 Developers                    mode     = BaseTLB::Write;
177510037SARM gem5 Developers                    break;
177610037SARM gem5 Developers                  case MISCREG_AT_S12E0R_Xt:
177710037SARM gem5 Developers                    flags    = TLB::MustBeOne | TLB::UserMode;
177810037SARM gem5 Developers                    tranType = TLB::S1S2NsTran;
177910037SARM gem5 Developers                    mode     = BaseTLB::Read;
178010037SARM gem5 Developers                    break;
178110037SARM gem5 Developers                  case MISCREG_AT_S12E0W_Xt:
178210037SARM gem5 Developers                    flags    = TLB::MustBeOne | TLB::UserMode;
178310037SARM gem5 Developers                    tranType = TLB::S1S2NsTran;
178410037SARM gem5 Developers                    mode     = BaseTLB::Write;
178510037SARM gem5 Developers                    break;
178610037SARM gem5 Developers                  case MISCREG_AT_S12E1R_Xt:
178710037SARM gem5 Developers                    flags    = TLB::MustBeOne;
178810037SARM gem5 Developers                    tranType = TLB::S1S2NsTran;
178910037SARM gem5 Developers                    mode     = BaseTLB::Read;
179010037SARM gem5 Developers                    break;
179110037SARM gem5 Developers                  case MISCREG_AT_S12E1W_Xt:
179210037SARM gem5 Developers                    flags    = TLB::MustBeOne;
179310037SARM gem5 Developers                    tranType = TLB::S1S2NsTran;
179410037SARM gem5 Developers                    mode     = BaseTLB::Write;
179510037SARM gem5 Developers                    break;
179610037SARM gem5 Developers                  case MISCREG_AT_S1E3R_Xt:
179710037SARM gem5 Developers                    flags    = TLB::MustBeOne;
179810037SARM gem5 Developers                    tranType = TLB::HypMode; // There is no TZ mode defined.
179910037SARM gem5 Developers                    mode     = BaseTLB::Read;
180010037SARM gem5 Developers                    break;
180110037SARM gem5 Developers                  case MISCREG_AT_S1E3W_Xt:
180210037SARM gem5 Developers                    flags    = TLB::MustBeOne;
180310037SARM gem5 Developers                    tranType = TLB::HypMode; // There is no TZ mode defined.
180410037SARM gem5 Developers                    mode     = BaseTLB::Write;
180510037SARM gem5 Developers                    break;
180610037SARM gem5 Developers                }
180710037SARM gem5 Developers                // If we're in timing mode then doing the translation in
180810037SARM gem5 Developers                // functional mode then we're slightly distorting performance
180910037SARM gem5 Developers                // results obtained from simulations. The translation should be
181010037SARM gem5 Developers                // done in the same mode the core is running in. NOTE: This
181110037SARM gem5 Developers                // can't be an atomic translation because that causes problems
181210037SARM gem5 Developers                // with unexpected atomic snoop requests.
181310037SARM gem5 Developers                warn("Translating via MISCREG(%d) in functional mode! Fix Me!\n", misc_reg);
181410037SARM gem5 Developers                req->setVirt(0, val, 1, flags,  Request::funcMasterId,
181510037SARM gem5 Developers                               tc->pcState().pc());
181610037SARM gem5 Developers                req->setThreadContext(tc->contextId(), tc->threadId());
181710037SARM gem5 Developers                fault = tc->getDTBPtr()->translateFunctional(req, tc, mode,
181810037SARM gem5 Developers                                                             tranType);
181910037SARM gem5 Developers
182010037SARM gem5 Developers                MiscReg newVal;
182110037SARM gem5 Developers                if (fault == NoFault) {
182210037SARM gem5 Developers                    Addr paddr = req->getPaddr();
182310037SARM gem5 Developers                    uint64_t attr = tc->getDTBPtr()->getAttr();
182410037SARM gem5 Developers                    uint64_t attr1 = attr >> 56;
182510037SARM gem5 Developers                    if (!attr1 || attr1 ==0x44) {
182610037SARM gem5 Developers                        attr |= 0x100;
182710037SARM gem5 Developers                        attr &= ~ uint64_t(0x80);
182810037SARM gem5 Developers                    }
182910037SARM gem5 Developers                    newVal = (paddr & mask(47, 12)) | attr;
183010037SARM gem5 Developers                    DPRINTF(MiscRegs,
183110037SARM gem5 Developers                          "MISCREG: Translated addr %#x: PAR_EL1: %#xx\n",
183210037SARM gem5 Developers                          val, newVal);
183310037SARM gem5 Developers                } else {
183410037SARM gem5 Developers                    ArmFault *armFault = reinterpret_cast<ArmFault *>(fault.get());
183510037SARM gem5 Developers                    // Set fault bit and FSR
183610037SARM gem5 Developers                    FSR fsr = armFault->getFsr(tc);
183710037SARM gem5 Developers
183810037SARM gem5 Developers                    newVal = ((fsr >> 9) & 1) << 11;
183910037SARM gem5 Developers                    // rearange fault status
184010037SARM gem5 Developers                    newVal |= ((fsr >>  0) & 0x3f) << 1;
184110037SARM gem5 Developers                    newVal |= 0x1; // F bit
184210037SARM gem5 Developers                    newVal |= ((armFault->iss() >> 7) & 0x1) << 8;
184310037SARM gem5 Developers                    newVal |= armFault->isStage2() ? 0x200 : 0;
184410037SARM gem5 Developers                    DPRINTF(MiscRegs,
184510037SARM gem5 Developers                            "MISCREG: Translated addr %#x fault fsr %#x: PAR: %#x\n",
184610037SARM gem5 Developers                            val, fsr, newVal);
184710037SARM gem5 Developers                }
184810037SARM gem5 Developers                delete req;
184910037SARM gem5 Developers                setMiscRegNoEffect(MISCREG_PAR_EL1, newVal);
185010037SARM gem5 Developers                return;
185110037SARM gem5 Developers            }
185210037SARM gem5 Developers          case MISCREG_SPSR_EL3:
185310037SARM gem5 Developers          case MISCREG_SPSR_EL2:
185410037SARM gem5 Developers          case MISCREG_SPSR_EL1:
185510037SARM gem5 Developers            // Force bits 23:21 to 0
185610037SARM gem5 Developers            newVal = val & ~(0x7 << 21);
185710037SARM gem5 Developers            break;
18588549Sdaniel.johnson@arm.com          case MISCREG_L2CTLR:
18598549Sdaniel.johnson@arm.com            warn("miscreg L2CTLR (%s) written with %#x. ignored...\n",
18608549Sdaniel.johnson@arm.com                 miscRegName[misc_reg], uint32_t(val));
186110037SARM gem5 Developers            break;
186210037SARM gem5 Developers
186310037SARM gem5 Developers          // Generic Timer registers
186410037SARM gem5 Developers          case MISCREG_CNTFRQ:
186510037SARM gem5 Developers          case MISCREG_CNTFRQ_EL0:
186610037SARM gem5 Developers            getSystemCounter(tc)->setFreq(val);
186710037SARM gem5 Developers            break;
186810037SARM gem5 Developers          case MISCREG_CNTP_CVAL:
186910037SARM gem5 Developers          case MISCREG_CNTP_CVAL_EL0:
187010037SARM gem5 Developers            getArchTimer(tc, tc->cpuId())->setCompareValue(val);
187110037SARM gem5 Developers            break;
187210037SARM gem5 Developers          case MISCREG_CNTP_TVAL:
187310037SARM gem5 Developers          case MISCREG_CNTP_TVAL_EL0:
187410037SARM gem5 Developers            getArchTimer(tc, tc->cpuId())->setTimerValue(val);
187510037SARM gem5 Developers            break;
187610037SARM gem5 Developers          case MISCREG_CNTP_CTL:
187710037SARM gem5 Developers          case MISCREG_CNTP_CTL_EL0:
187810037SARM gem5 Developers            getArchTimer(tc, tc->cpuId())->setControl(val);
187910037SARM gem5 Developers            break;
188010037SARM gem5 Developers          // PL1 phys. timer, secure
188110037SARM gem5 Developers          //   AArch64
188210037SARM gem5 Developers          case MISCREG_CNTPS_CVAL_EL1:
188310037SARM gem5 Developers          case MISCREG_CNTPS_TVAL_EL1:
188410037SARM gem5 Developers          case MISCREG_CNTPS_CTL_EL1:
188510037SARM gem5 Developers          // PL2 phys. timer, non-secure
188610037SARM gem5 Developers          //   AArch32
188710037SARM gem5 Developers          case MISCREG_CNTHCTL:
188810037SARM gem5 Developers          case MISCREG_CNTHP_CVAL:
188910037SARM gem5 Developers          case MISCREG_CNTHP_TVAL:
189010037SARM gem5 Developers          case MISCREG_CNTHP_CTL:
189110037SARM gem5 Developers          //   AArch64
189210037SARM gem5 Developers          case MISCREG_CNTHCTL_EL2:
189310037SARM gem5 Developers          case MISCREG_CNTHP_CVAL_EL2:
189410037SARM gem5 Developers          case MISCREG_CNTHP_TVAL_EL2:
189510037SARM gem5 Developers          case MISCREG_CNTHP_CTL_EL2:
189610037SARM gem5 Developers          // Virtual timer
189710037SARM gem5 Developers          //   AArch32
189810037SARM gem5 Developers          case MISCREG_CNTV_CVAL:
189910037SARM gem5 Developers          case MISCREG_CNTV_TVAL:
190010037SARM gem5 Developers          case MISCREG_CNTV_CTL:
190110037SARM gem5 Developers          //   AArch64
190210037SARM gem5 Developers          // case MISCREG_CNTV_CVAL_EL2:
190310037SARM gem5 Developers          // case MISCREG_CNTV_TVAL_EL2:
190410037SARM gem5 Developers          // case MISCREG_CNTV_CTL_EL2:
190510037SARM gem5 Developers            panic("Generic Timer register not implemented\n");
190610037SARM gem5 Developers            break;
19077405SAli.Saidi@ARM.com        }
19087405SAli.Saidi@ARM.com    }
19097405SAli.Saidi@ARM.com    setMiscRegNoEffect(misc_reg, newVal);
19107405SAli.Saidi@ARM.com}
19117405SAli.Saidi@ARM.com
191210037SARM gem5 Developersvoid
191310037SARM gem5 DevelopersISA::tlbiVA(ThreadContext *tc, MiscReg newVal, uint8_t asid, bool secure_lookup,
191410037SARM gem5 Developers            uint8_t target_el)
191510037SARM gem5 Developers{
191610037SARM gem5 Developers    if (haveLargeAsid64)
191710037SARM gem5 Developers        asid &= mask(8);
191810037SARM gem5 Developers    Addr va = ((Addr) bits(newVal, 43, 0)) << 12;
191910037SARM gem5 Developers    System *sys = tc->getSystemPtr();
192010037SARM gem5 Developers    for (int x = 0; x < sys->numContexts(); x++) {
192110037SARM gem5 Developers        ThreadContext *oc = sys->getThreadContext(x);
192210037SARM gem5 Developers        assert(oc->getITBPtr() && oc->getDTBPtr());
192310037SARM gem5 Developers        oc->getITBPtr()->flushMvaAsid(va, asid,
192410037SARM gem5 Developers                                      secure_lookup, target_el);
192510037SARM gem5 Developers        oc->getDTBPtr()->flushMvaAsid(va, asid,
192610037SARM gem5 Developers                                      secure_lookup, target_el);
192710037SARM gem5 Developers
192810037SARM gem5 Developers        CheckerCPU *checker = oc->getCheckerCpuPtr();
192910037SARM gem5 Developers        if (checker) {
193010037SARM gem5 Developers            checker->getITBPtr()->flushMvaAsid(
193110037SARM gem5 Developers                va, asid, secure_lookup, target_el);
193210037SARM gem5 Developers            checker->getDTBPtr()->flushMvaAsid(
193310037SARM gem5 Developers                va, asid, secure_lookup, target_el);
193410037SARM gem5 Developers        }
193510037SARM gem5 Developers    }
193610037SARM gem5 Developers}
193710037SARM gem5 Developers
193810037SARM gem5 Developersvoid
193910037SARM gem5 DevelopersISA::tlbiALL(ThreadContext *tc, bool secure_lookup, uint8_t target_el)
194010037SARM gem5 Developers{
194110037SARM gem5 Developers    System *sys = tc->getSystemPtr();
194210037SARM gem5 Developers    for (int x = 0; x < sys->numContexts(); x++) {
194310037SARM gem5 Developers        ThreadContext *oc = sys->getThreadContext(x);
194410037SARM gem5 Developers        assert(oc->getITBPtr() && oc->getDTBPtr());
194510037SARM gem5 Developers        oc->getITBPtr()->flushAllSecurity(secure_lookup, target_el);
194610037SARM gem5 Developers        oc->getDTBPtr()->flushAllSecurity(secure_lookup, target_el);
194710037SARM gem5 Developers
194810037SARM gem5 Developers        // If CheckerCPU is connected, need to notify it of a flush
194910037SARM gem5 Developers        CheckerCPU *checker = oc->getCheckerCpuPtr();
195010037SARM gem5 Developers        if (checker) {
195110037SARM gem5 Developers            checker->getITBPtr()->flushAllSecurity(secure_lookup,
195210037SARM gem5 Developers                                                   target_el);
195310037SARM gem5 Developers            checker->getDTBPtr()->flushAllSecurity(secure_lookup,
195410037SARM gem5 Developers                                                   target_el);
195510037SARM gem5 Developers        }
195610037SARM gem5 Developers    }
195710037SARM gem5 Developers}
195810037SARM gem5 Developers
195910037SARM gem5 Developersvoid
196010037SARM gem5 DevelopersISA::tlbiALLN(ThreadContext *tc, bool hyp, uint8_t target_el)
196110037SARM gem5 Developers{
196210037SARM gem5 Developers    System *sys = tc->getSystemPtr();
196310037SARM gem5 Developers    for (int x = 0; x < sys->numContexts(); x++) {
196410037SARM gem5 Developers      ThreadContext *oc = sys->getThreadContext(x);
196510037SARM gem5 Developers      assert(oc->getITBPtr() && oc->getDTBPtr());
196610037SARM gem5 Developers      oc->getITBPtr()->flushAllNs(hyp, target_el);
196710037SARM gem5 Developers      oc->getDTBPtr()->flushAllNs(hyp, target_el);
196810037SARM gem5 Developers
196910037SARM gem5 Developers      CheckerCPU *checker = oc->getCheckerCpuPtr();
197010037SARM gem5 Developers      if (checker) {
197110037SARM gem5 Developers          checker->getITBPtr()->flushAllNs(hyp, target_el);
197210037SARM gem5 Developers          checker->getDTBPtr()->flushAllNs(hyp, target_el);
197310037SARM gem5 Developers      }
197410037SARM gem5 Developers    }
197510037SARM gem5 Developers}
197610037SARM gem5 Developers
197710037SARM gem5 Developersvoid
197810037SARM gem5 DevelopersISA::tlbiMVA(ThreadContext *tc, MiscReg newVal, bool secure_lookup, bool hyp,
197910037SARM gem5 Developers             uint8_t target_el)
198010037SARM gem5 Developers{
198110037SARM gem5 Developers    System *sys = tc->getSystemPtr();
198210037SARM gem5 Developers    for (int x = 0; x < sys->numContexts(); x++) {
198310037SARM gem5 Developers        ThreadContext *oc = sys->getThreadContext(x);
198410037SARM gem5 Developers        assert(oc->getITBPtr() && oc->getDTBPtr());
198510037SARM gem5 Developers        oc->getITBPtr()->flushMva(mbits(newVal, 31,12),
198610037SARM gem5 Developers            secure_lookup, hyp, target_el);
198710037SARM gem5 Developers        oc->getDTBPtr()->flushMva(mbits(newVal, 31,12),
198810037SARM gem5 Developers            secure_lookup, hyp, target_el);
198910037SARM gem5 Developers
199010037SARM gem5 Developers        CheckerCPU *checker = oc->getCheckerCpuPtr();
199110037SARM gem5 Developers        if (checker) {
199210037SARM gem5 Developers            checker->getITBPtr()->flushMva(mbits(newVal, 31,12),
199310037SARM gem5 Developers                secure_lookup, hyp, target_el);
199410037SARM gem5 Developers            checker->getDTBPtr()->flushMva(mbits(newVal, 31,12),
199510037SARM gem5 Developers                secure_lookup, hyp, target_el);
199610037SARM gem5 Developers        }
199710037SARM gem5 Developers    }
199810037SARM gem5 Developers}
199910037SARM gem5 Developers
200010037SARM gem5 Developers::GenericTimer::SystemCounter *
200110037SARM gem5 DevelopersISA::getSystemCounter(ThreadContext *tc)
200210037SARM gem5 Developers{
200310037SARM gem5 Developers    ::GenericTimer::SystemCounter *cnt = ((ArmSystem *) tc->getSystemPtr())->
200410037SARM gem5 Developers        getSystemCounter();
200510037SARM gem5 Developers    if (cnt == NULL) {
200610037SARM gem5 Developers        panic("System counter not available\n");
200710037SARM gem5 Developers    }
200810037SARM gem5 Developers    return cnt;
200910037SARM gem5 Developers}
201010037SARM gem5 Developers
201110037SARM gem5 Developers::GenericTimer::ArchTimer *
201210037SARM gem5 DevelopersISA::getArchTimer(ThreadContext *tc, int cpu_id)
201310037SARM gem5 Developers{
201410037SARM gem5 Developers    ::GenericTimer::ArchTimer *timer = ((ArmSystem *) tc->getSystemPtr())->
201510037SARM gem5 Developers        getArchTimer(cpu_id);
201610037SARM gem5 Developers    if (timer == NULL) {
201710037SARM gem5 Developers        panic("Architected timer not available\n");
201810037SARM gem5 Developers    }
201910037SARM gem5 Developers    return timer;
202010037SARM gem5 Developers}
202110037SARM gem5 Developers
20227405SAli.Saidi@ARM.com}
20239384SAndreas.Sandberg@arm.com
20249384SAndreas.Sandberg@arm.comArmISA::ISA *
20259384SAndreas.Sandberg@arm.comArmISAParams::create()
20269384SAndreas.Sandberg@arm.com{
20279384SAndreas.Sandberg@arm.com    return new ArmISA::ISA(this);
20289384SAndreas.Sandberg@arm.com}
2029