faults.hh revision 7404
16019Shines@cs.fsu.edu/* 27189Sgblack@eecs.umich.edu * Copyright (c) 2010 ARM Limited 37189Sgblack@eecs.umich.edu * All rights reserved 47189Sgblack@eecs.umich.edu * 57189Sgblack@eecs.umich.edu * The license below extends only to copyright in the software and shall 67189Sgblack@eecs.umich.edu * not be construed as granting a license to any other intellectual 77189Sgblack@eecs.umich.edu * property including but not limited to intellectual property relating 87189Sgblack@eecs.umich.edu * to a hardware implementation of the functionality of the software 97189Sgblack@eecs.umich.edu * licensed hereunder. You may use the software subject to the license 107189Sgblack@eecs.umich.edu * terms below provided that you ensure that this notice is replicated 117189Sgblack@eecs.umich.edu * unmodified and in its entirety in all distributions of the software, 127189Sgblack@eecs.umich.edu * modified or unmodified, in source code or in binary form. 137189Sgblack@eecs.umich.edu * 146019Shines@cs.fsu.edu * Copyright (c) 2003-2005 The Regents of The University of Michigan 156019Shines@cs.fsu.edu * Copyright (c) 2007-2008 The Florida State University 166019Shines@cs.fsu.edu * All rights reserved. 176019Shines@cs.fsu.edu * 186019Shines@cs.fsu.edu * Redistribution and use in source and binary forms, with or without 196019Shines@cs.fsu.edu * modification, are permitted provided that the following conditions are 206019Shines@cs.fsu.edu * met: redistributions of source code must retain the above copyright 216019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer; 226019Shines@cs.fsu.edu * redistributions in binary form must reproduce the above copyright 236019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer in the 246019Shines@cs.fsu.edu * documentation and/or other materials provided with the distribution; 256019Shines@cs.fsu.edu * neither the name of the copyright holders nor the names of its 266019Shines@cs.fsu.edu * contributors may be used to endorse or promote products derived from 276019Shines@cs.fsu.edu * this software without specific prior written permission. 286019Shines@cs.fsu.edu * 296019Shines@cs.fsu.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 306019Shines@cs.fsu.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 316019Shines@cs.fsu.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 326019Shines@cs.fsu.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 336019Shines@cs.fsu.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 346019Shines@cs.fsu.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 356019Shines@cs.fsu.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 366019Shines@cs.fsu.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 376019Shines@cs.fsu.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 386019Shines@cs.fsu.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 396019Shines@cs.fsu.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 406019Shines@cs.fsu.edu * 416735Sgblack@eecs.umich.edu * Authors: Ali Saidi 426735Sgblack@eecs.umich.edu * Gabe Black 436019Shines@cs.fsu.edu */ 446019Shines@cs.fsu.edu 456019Shines@cs.fsu.edu#ifndef __ARM_FAULTS_HH__ 466019Shines@cs.fsu.edu#define __ARM_FAULTS_HH__ 476019Shines@cs.fsu.edu 487362Sgblack@eecs.umich.edu#include "arch/arm/miscregs.hh" 496735Sgblack@eecs.umich.edu#include "arch/arm/types.hh" 506735Sgblack@eecs.umich.edu#include "config/full_system.hh" 516019Shines@cs.fsu.edu#include "sim/faults.hh" 526019Shines@cs.fsu.edu 536019Shines@cs.fsu.edu// The design of the "name" and "vect" functions is in sim/faults.hh 546019Shines@cs.fsu.edu 556019Shines@cs.fsu.edunamespace ArmISA 566019Shines@cs.fsu.edu{ 576735Sgblack@eecs.umich.edutypedef const Addr FaultOffset; 586019Shines@cs.fsu.edu 597362Sgblack@eecs.umich.educlass ArmFault : public FaultBase 606019Shines@cs.fsu.edu{ 616019Shines@cs.fsu.edu protected: 626735Sgblack@eecs.umich.edu Addr getVector(ThreadContext *tc); 636735Sgblack@eecs.umich.edu 646019Shines@cs.fsu.edu public: 657362Sgblack@eecs.umich.edu enum StatusEncoding 667362Sgblack@eecs.umich.edu { 677362Sgblack@eecs.umich.edu // Fault Status register encodings 687362Sgblack@eecs.umich.edu // ARM ARM B3.9.4 697362Sgblack@eecs.umich.edu AlignmentFault = 0x1, 707362Sgblack@eecs.umich.edu DebugEvent = 0x2, 717362Sgblack@eecs.umich.edu AccessFlag0 = 0x3, 727362Sgblack@eecs.umich.edu InstructionCacheMaintenance = 0x4, 737362Sgblack@eecs.umich.edu Translation0 = 0x5, 747362Sgblack@eecs.umich.edu AccessFlag1 = 0x6, 757362Sgblack@eecs.umich.edu Translation1 = 0x7, 767362Sgblack@eecs.umich.edu SynchronousExternalAbort0 = 0x8, 777362Sgblack@eecs.umich.edu Domain0 = 0x9, 787404SAli.Saidi@ARM.com SynchronousExternalAbort1 = 0xa, 797362Sgblack@eecs.umich.edu Domain1 = 0xb, 807404SAli.Saidi@ARM.com TranslationTableWalkExtAbt0 = 0xc, 817362Sgblack@eecs.umich.edu Permission0 = 0xd, 827404SAli.Saidi@ARM.com TranslationTableWalkExtAbt1 = 0xe, 837362Sgblack@eecs.umich.edu Permission1 = 0xf, 847362Sgblack@eecs.umich.edu AsynchronousExternalAbort = 0x16, 857362Sgblack@eecs.umich.edu MemoryAccessAsynchronousParityError = 0x18, 867362Sgblack@eecs.umich.edu MemoryAccessSynchronousParityError = 0x19, 877404SAli.Saidi@ARM.com TranslationTableWalkPrtyErr0 = 0x1c, 887404SAli.Saidi@ARM.com TranslationTableWalkPrtyErr1 = 0x1e, 897362Sgblack@eecs.umich.edu }; 907362Sgblack@eecs.umich.edu 916735Sgblack@eecs.umich.edu struct FaultVals 926735Sgblack@eecs.umich.edu { 936735Sgblack@eecs.umich.edu const FaultName name; 946735Sgblack@eecs.umich.edu const FaultOffset offset; 956735Sgblack@eecs.umich.edu const OperatingMode nextMode; 966735Sgblack@eecs.umich.edu const uint8_t armPcOffset; 976735Sgblack@eecs.umich.edu const uint8_t thumbPcOffset; 986735Sgblack@eecs.umich.edu const bool abortDisable; 996735Sgblack@eecs.umich.edu const bool fiqDisable; 1006735Sgblack@eecs.umich.edu FaultStat count; 1016735Sgblack@eecs.umich.edu }; 1026735Sgblack@eecs.umich.edu 1036019Shines@cs.fsu.edu#if FULL_SYSTEM 1046735Sgblack@eecs.umich.edu void invoke(ThreadContext *tc); 1056019Shines@cs.fsu.edu#endif 1066735Sgblack@eecs.umich.edu virtual FaultStat& countStat() = 0; 1076735Sgblack@eecs.umich.edu virtual FaultOffset offset() = 0; 1086735Sgblack@eecs.umich.edu virtual OperatingMode nextMode() = 0; 1096735Sgblack@eecs.umich.edu virtual uint8_t armPcOffset() = 0; 1106735Sgblack@eecs.umich.edu virtual uint8_t thumbPcOffset() = 0; 1116735Sgblack@eecs.umich.edu virtual bool abortDisable() = 0; 1126735Sgblack@eecs.umich.edu virtual bool fiqDisable() = 0; 1136019Shines@cs.fsu.edu}; 1146019Shines@cs.fsu.edu 1156735Sgblack@eecs.umich.edutemplate<typename T> 1167362Sgblack@eecs.umich.educlass ArmFaultVals : public ArmFault 1176019Shines@cs.fsu.edu{ 1186735Sgblack@eecs.umich.edu protected: 1196735Sgblack@eecs.umich.edu static FaultVals vals; 1206735Sgblack@eecs.umich.edu 1216019Shines@cs.fsu.edu public: 1226735Sgblack@eecs.umich.edu FaultName name() const { return vals.name; } 1236735Sgblack@eecs.umich.edu FaultStat & countStat() {return vals.count;} 1246735Sgblack@eecs.umich.edu FaultOffset offset() { return vals.offset; } 1256735Sgblack@eecs.umich.edu OperatingMode nextMode() { return vals.nextMode; } 1266735Sgblack@eecs.umich.edu uint8_t armPcOffset() { return vals.armPcOffset; } 1276735Sgblack@eecs.umich.edu uint8_t thumbPcOffset() { return vals.thumbPcOffset; } 1286735Sgblack@eecs.umich.edu bool abortDisable() { return vals.abortDisable; } 1296735Sgblack@eecs.umich.edu bool fiqDisable() { return vals.fiqDisable; } 1306019Shines@cs.fsu.edu}; 1316019Shines@cs.fsu.edu 1327400SAli.Saidi@ARM.comclass Reset : public ArmFaultVals<Reset> 1337400SAli.Saidi@ARM.com#if FULL_SYSTEM 1347400SAli.Saidi@ARM.com{ 1357400SAli.Saidi@ARM.com public: 1367400SAli.Saidi@ARM.com void invoke(ThreadContext *tc); 1377400SAli.Saidi@ARM.com}; 1387400SAli.Saidi@ARM.com#else 1397400SAli.Saidi@ARM.com{}; 1407400SAli.Saidi@ARM.com#endif //FULL_SYSTEM 1417189Sgblack@eecs.umich.edu 1427362Sgblack@eecs.umich.educlass UndefinedInstruction : public ArmFaultVals<UndefinedInstruction> 1437189Sgblack@eecs.umich.edu{ 1447189Sgblack@eecs.umich.edu#if !FULL_SYSTEM 1457189Sgblack@eecs.umich.edu protected: 1467189Sgblack@eecs.umich.edu ExtMachInst machInst; 1477189Sgblack@eecs.umich.edu bool unknown; 1487189Sgblack@eecs.umich.edu const char *mnemonic; 1497189Sgblack@eecs.umich.edu 1507189Sgblack@eecs.umich.edu public: 1517189Sgblack@eecs.umich.edu UndefinedInstruction(ExtMachInst _machInst, 1527189Sgblack@eecs.umich.edu bool _unknown, 1537189Sgblack@eecs.umich.edu const char *_mnemonic = NULL) : 1547189Sgblack@eecs.umich.edu machInst(_machInst), unknown(_unknown), mnemonic(_mnemonic) 1557189Sgblack@eecs.umich.edu { 1567189Sgblack@eecs.umich.edu } 1577189Sgblack@eecs.umich.edu 1587189Sgblack@eecs.umich.edu void invoke(ThreadContext *tc); 1597189Sgblack@eecs.umich.edu#endif 1607189Sgblack@eecs.umich.edu}; 1617189Sgblack@eecs.umich.edu 1627362Sgblack@eecs.umich.educlass SupervisorCall : public ArmFaultVals<SupervisorCall> 1637197Sgblack@eecs.umich.edu{ 1647197Sgblack@eecs.umich.edu#if !FULL_SYSTEM 1657197Sgblack@eecs.umich.edu protected: 1667197Sgblack@eecs.umich.edu ExtMachInst machInst; 1677197Sgblack@eecs.umich.edu 1687197Sgblack@eecs.umich.edu public: 1697197Sgblack@eecs.umich.edu SupervisorCall(ExtMachInst _machInst) : machInst(_machInst) 1707197Sgblack@eecs.umich.edu {} 1717197Sgblack@eecs.umich.edu 1727197Sgblack@eecs.umich.edu void invoke(ThreadContext *tc); 1737197Sgblack@eecs.umich.edu#endif 1747197Sgblack@eecs.umich.edu}; 1757362Sgblack@eecs.umich.edu 1767362Sgblack@eecs.umich.edutemplate <class T> 1777362Sgblack@eecs.umich.educlass AbortFault : public ArmFaultVals<T> 1787362Sgblack@eecs.umich.edu{ 1797362Sgblack@eecs.umich.edu protected: 1807362Sgblack@eecs.umich.edu Addr faultAddr; 1817362Sgblack@eecs.umich.edu bool write; 1827362Sgblack@eecs.umich.edu uint8_t domain; 1837362Sgblack@eecs.umich.edu uint8_t status; 1847362Sgblack@eecs.umich.edu 1857362Sgblack@eecs.umich.edu public: 1867362Sgblack@eecs.umich.edu AbortFault(Addr _faultAddr, bool _write, 1877362Sgblack@eecs.umich.edu uint8_t _domain, uint8_t _status) : 1887362Sgblack@eecs.umich.edu faultAddr(_faultAddr), write(_write), 1897362Sgblack@eecs.umich.edu domain(_domain), status(_status) 1907362Sgblack@eecs.umich.edu {} 1917362Sgblack@eecs.umich.edu 1927362Sgblack@eecs.umich.edu void invoke(ThreadContext *tc); 1937362Sgblack@eecs.umich.edu}; 1947362Sgblack@eecs.umich.edu 1957362Sgblack@eecs.umich.educlass PrefetchAbort : public AbortFault<PrefetchAbort> 1967362Sgblack@eecs.umich.edu{ 1977362Sgblack@eecs.umich.edu public: 1987362Sgblack@eecs.umich.edu static const MiscRegIndex FsrIndex = MISCREG_IFSR; 1997362Sgblack@eecs.umich.edu static const MiscRegIndex FarIndex = MISCREG_IFAR; 2007362Sgblack@eecs.umich.edu 2017362Sgblack@eecs.umich.edu PrefetchAbort(Addr _addr, uint8_t _status) : 2027362Sgblack@eecs.umich.edu AbortFault<PrefetchAbort>(_addr, false, 0, _status) 2037362Sgblack@eecs.umich.edu {} 2047362Sgblack@eecs.umich.edu}; 2057362Sgblack@eecs.umich.edu 2067362Sgblack@eecs.umich.educlass DataAbort : public AbortFault<DataAbort> 2077362Sgblack@eecs.umich.edu{ 2087362Sgblack@eecs.umich.edu public: 2097362Sgblack@eecs.umich.edu static const MiscRegIndex FsrIndex = MISCREG_DFSR; 2107362Sgblack@eecs.umich.edu static const MiscRegIndex FarIndex = MISCREG_DFAR; 2117362Sgblack@eecs.umich.edu 2127404SAli.Saidi@ARM.com DataAbort(Addr _addr, uint8_t _domain, bool _write, uint8_t _status) : 2137362Sgblack@eecs.umich.edu AbortFault<DataAbort>(_addr, _write, _domain, _status) 2147362Sgblack@eecs.umich.edu {} 2157362Sgblack@eecs.umich.edu}; 2167362Sgblack@eecs.umich.edu 2177362Sgblack@eecs.umich.educlass Interrupt : public ArmFaultVals<Interrupt> {}; 2187362Sgblack@eecs.umich.educlass FastInterrupt : public ArmFaultVals<FastInterrupt> {}; 2196019Shines@cs.fsu.edu 2206019Shines@cs.fsu.edu 2216019Shines@cs.fsu.edu} // ArmISA namespace 2226019Shines@cs.fsu.edu 2236019Shines@cs.fsu.edu#endif // __ARM_FAULTS_HH__ 224