SConscript revision 12605:16476b32138d
14202Sbinkertn@umich.edu# -*- mode:python -*- 24202Sbinkertn@umich.edu 34202Sbinkertn@umich.edu# Copyright (c) 2009, 2012-2013 ARM Limited 44202Sbinkertn@umich.edu# All rights reserved. 54202Sbinkertn@umich.edu# 64202Sbinkertn@umich.edu# The license below extends only to copyright in the software and shall 74202Sbinkertn@umich.edu# not be construed as granting a license to any other intellectual 84202Sbinkertn@umich.edu# property including but not limited to intellectual property relating 94202Sbinkertn@umich.edu# to a hardware implementation of the functionality of the software 104202Sbinkertn@umich.edu# licensed hereunder. You may use the software subject to the license 114202Sbinkertn@umich.edu# terms below provided that you ensure that this notice is replicated 124202Sbinkertn@umich.edu# unmodified and in its entirety in all distributions of the software, 134202Sbinkertn@umich.edu# modified or unmodified, in source code or in binary form. 144202Sbinkertn@umich.edu# 154202Sbinkertn@umich.edu# Copyright (c) 2007-2008 The Florida State University 164202Sbinkertn@umich.edu# All rights reserved. 174202Sbinkertn@umich.edu# 184202Sbinkertn@umich.edu# Redistribution and use in source and binary forms, with or without 194202Sbinkertn@umich.edu# modification, are permitted provided that the following conditions are 204202Sbinkertn@umich.edu# met: redistributions of source code must retain the above copyright 214202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer; 224202Sbinkertn@umich.edu# redistributions in binary form must reproduce the above copyright 234202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer in the 244202Sbinkertn@umich.edu# documentation and/or other materials provided with the distribution; 254202Sbinkertn@umich.edu# neither the name of the copyright holders nor the names of its 264202Sbinkertn@umich.edu# contributors may be used to endorse or promote products derived from 274202Sbinkertn@umich.edu# this software without specific prior written permission. 284202Sbinkertn@umich.edu# 294202Sbinkertn@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 304202Sbinkertn@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 314202Sbinkertn@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 324202Sbinkertn@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 334202Sbinkertn@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 344202Sbinkertn@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 354202Sbinkertn@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 364486Sbinkertn@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 374202Sbinkertn@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 384202Sbinkertn@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 394202Sbinkertn@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 404202Sbinkertn@umich.edu# 414486Sbinkertn@umich.edu# Authors: Stephen Hines 424202Sbinkertn@umich.edu# Ali Saidi 434202Sbinkertn@umich.edu 445192Ssaidi@eecs.umich.eduImport('*') 455192Ssaidi@eecs.umich.edu 465192Ssaidi@eecs.umich.eduif env['TARGET_ISA'] == 'arm': 475192Ssaidi@eecs.umich.edu# Workaround for bug in SCons version > 0.97d20071212 484202Sbinkertn@umich.edu# Scons bug id: 2006 M5 Bug id: 308 494202Sbinkertn@umich.edu Dir('isa/formats') 50 Source('decoder.cc') 51 Source('faults.cc') 52 Source('insts/branch64.cc') 53 Source('insts/data64.cc') 54 Source('insts/macromem.cc') 55 Source('insts/mem.cc') 56 Source('insts/mem64.cc') 57 Source('insts/misc.cc') 58 Source('insts/misc64.cc') 59 Source('insts/pred_inst.cc') 60 Source('insts/pseudo.cc') 61 Source('insts/static_inst.cc') 62 Source('insts/vfp.cc') 63 Source('insts/fplib.cc') 64 Source('interrupts.cc') 65 Source('isa.cc') 66 Source('isa_device.cc') 67 Source('linux/linux.cc') 68 Source('linux/process.cc') 69 Source('linux/system.cc') 70 Source('freebsd/freebsd.cc') 71 Source('freebsd/process.cc') 72 Source('freebsd/system.cc') 73 Source('miscregs.cc') 74 Source('nativetrace.cc') 75 Source('pmu.cc') 76 Source('process.cc') 77 Source('remote_gdb.cc') 78 Source('semihosting.cc') 79 Source('stacktrace.cc') 80 Source('system.cc') 81 Source('table_walker.cc') 82 Source('stage2_mmu.cc') 83 Source('stage2_lookup.cc') 84 Source('tlb.cc') 85 Source('tlbi_op.cc') 86 Source('utility.cc') 87 Source('vtophys.cc') 88 89 SimObject('ArmInterrupts.py') 90 SimObject('ArmISA.py') 91 SimObject('ArmNativeTrace.py') 92 SimObject('ArmSemihosting.py') 93 SimObject('ArmSystem.py') 94 SimObject('ArmTLB.py') 95 SimObject('ArmPMU.py') 96 97 DebugFlag('Arm') 98 DebugFlag('Semihosting') 99 DebugFlag('Decoder', "Instructions returned by the predecoder") 100 DebugFlag('Faults', "Trace Exceptions, interrupts, svc/swi") 101 DebugFlag('PMUVerbose', "Performance Monitor") 102 DebugFlag('TLBVerbose') 103 104 # Add files generated by the ISA description. 105 ISADesc('isa/main.isa', decoder_splits=3, exec_splits=6) 106