utility.cc revision 8706
14826Ssaidi@eecs.umich.edu/*
24826Ssaidi@eecs.umich.edu * Copyright (c) 2003-2005 The Regents of The University of Michigan
34826Ssaidi@eecs.umich.edu * All rights reserved.
44826Ssaidi@eecs.umich.edu *
54826Ssaidi@eecs.umich.edu * Redistribution and use in source and binary forms, with or without
64826Ssaidi@eecs.umich.edu * modification, are permitted provided that the following conditions are
74826Ssaidi@eecs.umich.edu * met: redistributions of source code must retain the above copyright
84826Ssaidi@eecs.umich.edu * notice, this list of conditions and the following disclaimer;
94826Ssaidi@eecs.umich.edu * redistributions in binary form must reproduce the above copyright
104826Ssaidi@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the
114826Ssaidi@eecs.umich.edu * documentation and/or other materials provided with the distribution;
124826Ssaidi@eecs.umich.edu * neither the name of the copyright holders nor the names of its
134826Ssaidi@eecs.umich.edu * contributors may be used to endorse or promote products derived from
144826Ssaidi@eecs.umich.edu * this software without specific prior written permission.
154826Ssaidi@eecs.umich.edu *
164826Ssaidi@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
174826Ssaidi@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
184826Ssaidi@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
194826Ssaidi@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
204826Ssaidi@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
214826Ssaidi@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
224826Ssaidi@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
234826Ssaidi@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
244826Ssaidi@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
254826Ssaidi@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
264826Ssaidi@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
274826Ssaidi@eecs.umich.edu *
284826Ssaidi@eecs.umich.edu * Authors: Nathan Binkert
294826Ssaidi@eecs.umich.edu *          Ali Saidi
304826Ssaidi@eecs.umich.edu */
314826Ssaidi@eecs.umich.edu
324826Ssaidi@eecs.umich.edu#include "arch/alpha/utility.hh"
334826Ssaidi@eecs.umich.edu
344826Ssaidi@eecs.umich.edu#if FULL_SYSTEM
354826Ssaidi@eecs.umich.edu#include "arch/alpha/vtophys.hh"
368706Sandreas.hansson@arm.com#include "mem/fs_translating_port_proxy.hh"
374826Ssaidi@eecs.umich.edu#endif
384826Ssaidi@eecs.umich.edu
395569Snate@binkert.orgnamespace AlphaISA {
404826Ssaidi@eecs.umich.edu
415569Snate@binkert.orguint64_t
427707Sgblack@eecs.umich.edugetArgument(ThreadContext *tc, int &number, uint16_t size, bool fp)
434826Ssaidi@eecs.umich.edu{
444826Ssaidi@eecs.umich.edu#if FULL_SYSTEM
455958Sgblack@eecs.umich.edu    const int NumArgumentRegs = 6;
464826Ssaidi@eecs.umich.edu    if (number < NumArgumentRegs) {
474826Ssaidi@eecs.umich.edu        if (fp)
485958Sgblack@eecs.umich.edu            return tc->readFloatRegBits(16 + number);
494826Ssaidi@eecs.umich.edu        else
505958Sgblack@eecs.umich.edu            return tc->readIntReg(16 + number);
514826Ssaidi@eecs.umich.edu    } else {
524826Ssaidi@eecs.umich.edu        Addr sp = tc->readIntReg(StackPointerReg);
538706Sandreas.hansson@arm.com        FSTranslatingPortProxy* vp = tc->getVirtProxy();
544826Ssaidi@eecs.umich.edu        uint64_t arg = vp->read<uint64_t>(sp +
554826Ssaidi@eecs.umich.edu                           (number-NumArgumentRegs) * sizeof(uint64_t));
564826Ssaidi@eecs.umich.edu        return arg;
574826Ssaidi@eecs.umich.edu    }
584826Ssaidi@eecs.umich.edu#else
594826Ssaidi@eecs.umich.edu    panic("getArgument() is Full system only\n");
605569Snate@binkert.org    M5_DUMMY_RETURN;
614826Ssaidi@eecs.umich.edu#endif
624826Ssaidi@eecs.umich.edu}
634826Ssaidi@eecs.umich.edu
646329Sgblack@eecs.umich.eduvoid
656329Sgblack@eecs.umich.educopyRegs(ThreadContext *src, ThreadContext *dest)
666329Sgblack@eecs.umich.edu{
676329Sgblack@eecs.umich.edu    // First loop through the integer registers.
686329Sgblack@eecs.umich.edu    for (int i = 0; i < NumIntRegs; ++i)
696329Sgblack@eecs.umich.edu        dest->setIntReg(i, src->readIntReg(i));
706329Sgblack@eecs.umich.edu
716329Sgblack@eecs.umich.edu    // Then loop through the floating point registers.
726329Sgblack@eecs.umich.edu    for (int i = 0; i < NumFloatRegs; ++i)
736329Sgblack@eecs.umich.edu        dest->setFloatRegBits(i, src->readFloatRegBits(i));
746329Sgblack@eecs.umich.edu
756329Sgblack@eecs.umich.edu    // Copy misc. registers
766329Sgblack@eecs.umich.edu    copyMiscRegs(src, dest);
776329Sgblack@eecs.umich.edu
786329Sgblack@eecs.umich.edu    // Lastly copy PC/NPC
797720Sgblack@eecs.umich.edu    dest->pcState(src->pcState());
806329Sgblack@eecs.umich.edu}
816329Sgblack@eecs.umich.edu
826329Sgblack@eecs.umich.eduvoid
836329Sgblack@eecs.umich.educopyMiscRegs(ThreadContext *src, ThreadContext *dest)
846329Sgblack@eecs.umich.edu{
856329Sgblack@eecs.umich.edu    dest->setMiscRegNoEffect(MISCREG_FPCR,
866329Sgblack@eecs.umich.edu        src->readMiscRegNoEffect(MISCREG_FPCR));
876329Sgblack@eecs.umich.edu    dest->setMiscRegNoEffect(MISCREG_UNIQ,
886329Sgblack@eecs.umich.edu        src->readMiscRegNoEffect(MISCREG_UNIQ));
896329Sgblack@eecs.umich.edu    dest->setMiscRegNoEffect(MISCREG_LOCKFLAG,
906329Sgblack@eecs.umich.edu        src->readMiscRegNoEffect(MISCREG_LOCKFLAG));
916329Sgblack@eecs.umich.edu    dest->setMiscRegNoEffect(MISCREG_LOCKADDR,
926329Sgblack@eecs.umich.edu        src->readMiscRegNoEffect(MISCREG_LOCKADDR));
936329Sgblack@eecs.umich.edu
946329Sgblack@eecs.umich.edu    copyIprs(src, dest);
956329Sgblack@eecs.umich.edu}
966329Sgblack@eecs.umich.edu
977693SAli.Saidi@ARM.comvoid
987693SAli.Saidi@ARM.comskipFunction(ThreadContext *tc)
997693SAli.Saidi@ARM.com{
1007720Sgblack@eecs.umich.edu    TheISA::PCState newPC = tc->pcState();
1017720Sgblack@eecs.umich.edu    newPC.set(tc->readIntReg(ReturnAddressReg));
1027720Sgblack@eecs.umich.edu    tc->pcState(newPC);
1037693SAli.Saidi@ARM.com}
1047693SAli.Saidi@ARM.com
1057693SAli.Saidi@ARM.com
1064826Ssaidi@eecs.umich.edu} // namespace AlphaISA
1074826Ssaidi@eecs.umich.edu
108