registers.hh revision 12109
12440SN/A/*
22440SN/A * Copyright (c) 2003-2005 The Regents of The University of Michigan
32440SN/A * All rights reserved.
42440SN/A *
52440SN/A * Redistribution and use in source and binary forms, with or without
62440SN/A * modification, are permitted provided that the following conditions are
72440SN/A * met: redistributions of source code must retain the above copyright
82440SN/A * notice, this list of conditions and the following disclaimer;
92440SN/A * redistributions in binary form must reproduce the above copyright
102440SN/A * notice, this list of conditions and the following disclaimer in the
112440SN/A * documentation and/or other materials provided with the distribution;
122440SN/A * neither the name of the copyright holders nor the names of its
132440SN/A * contributors may be used to endorse or promote products derived from
142440SN/A * this software without specific prior written permission.
152440SN/A *
162440SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172440SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182440SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192440SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202440SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212440SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222440SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232440SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242440SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252440SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262440SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665SN/A *
282665SN/A * Authors: Gabe Black
292440SN/A */
302440SN/A
316329Sgblack@eecs.umich.edu#ifndef __ARCH_ALPHA_REGISTERS_HH__
326329Sgblack@eecs.umich.edu#define __ARCH_ALPHA_REGISTERS_HH__
332440SN/A
348961Sgblack@eecs.umich.edu#include "arch/alpha/generated/max_inst_regs.hh"
356327SN/A#include "arch/alpha/ipr.hh"
3612104Snathanael.premillieu@arm.com#include "arch/generic/types.hh"
3712109SRekai.GonzalezAlberquilla@arm.com#include "arch/generic/vec_reg.hh"
386329Sgblack@eecs.umich.edu#include "base/types.hh"
392440SN/A
405569SN/Anamespace AlphaISA {
412972SN/A
426329Sgblack@eecs.umich.eduusing AlphaISAInst::MaxInstSrcRegs;
436329Sgblack@eecs.umich.eduusing AlphaISAInst::MaxInstDestRegs;
446327SN/A
459046SAli.Saidi@ARM.com// Locked read/write flags are can't be detected by the ISA parser
469046SAli.Saidi@ARM.comconst int MaxMiscDestRegs = AlphaISAInst::MaxMiscDestRegs + 1;
479046SAli.Saidi@ARM.com
486329Sgblack@eecs.umich.edutypedef uint64_t IntReg;
496327SN/A
506329Sgblack@eecs.umich.edu// floating point register file entry type
516329Sgblack@eecs.umich.edutypedef double FloatReg;
526329Sgblack@eecs.umich.edutypedef uint64_t FloatRegBits;
536327SN/A
546329Sgblack@eecs.umich.edu// control register file contents
556329Sgblack@eecs.umich.edutypedef uint64_t MiscReg;
566327SN/A
579920Syasuko.eckert@amd.com// dummy typedef since we don't have CC regs
589920Syasuko.eckert@amd.comtypedef uint8_t CCReg;
599920Syasuko.eckert@amd.com
6012109SRekai.GonzalezAlberquilla@arm.com// dummy typedefs since we don't have vector regs
6112109SRekai.GonzalezAlberquilla@arm.comconstexpr unsigned NumVecElemPerVecReg = 2;
6212109SRekai.GonzalezAlberquilla@arm.comusing VecElem = uint32_t;
6312109SRekai.GonzalezAlberquilla@arm.comusing VecReg = ::VecRegT<VecElem, NumVecElemPerVecReg, false>;
6412109SRekai.GonzalezAlberquilla@arm.comusing ConstVecReg = ::VecRegT<VecElem, NumVecElemPerVecReg, true>;
6512109SRekai.GonzalezAlberquilla@arm.comusing VecRegContainer = VecReg::Container;
6612109SRekai.GonzalezAlberquilla@arm.com// This has to be one to prevent warnings that are treated as errors
6712109SRekai.GonzalezAlberquilla@arm.comconstexpr unsigned NumVecRegs = 1;
6812109SRekai.GonzalezAlberquilla@arm.com
696329Sgblack@eecs.umich.eduunion AnyReg
706329Sgblack@eecs.umich.edu{
716329Sgblack@eecs.umich.edu    IntReg  intreg;
726329Sgblack@eecs.umich.edu    FloatReg   fpreg;
736329Sgblack@eecs.umich.edu    MiscReg ctrlreg;
746329Sgblack@eecs.umich.edu};
756321SN/A
766329Sgblack@eecs.umich.eduenum MiscRegIndex
776329Sgblack@eecs.umich.edu{
786329Sgblack@eecs.umich.edu    MISCREG_FPCR = NumInternalProcRegs,
796329Sgblack@eecs.umich.edu    MISCREG_UNIQ,
806329Sgblack@eecs.umich.edu    MISCREG_LOCKFLAG,
816329Sgblack@eecs.umich.edu    MISCREG_LOCKADDR,
827699Sgblack@eecs.umich.edu    MISCREG_INTR,
837699Sgblack@eecs.umich.edu    NUM_MISCREGS
846329Sgblack@eecs.umich.edu};
855569SN/A
866329Sgblack@eecs.umich.edu// semantically meaningful register indices
876329Sgblack@eecs.umich.educonst RegIndex ZeroReg = 31;     // architecturally meaningful
886329Sgblack@eecs.umich.edu// the rest of these depend on the ABI
896329Sgblack@eecs.umich.educonst RegIndex StackPointerReg = 30;
906329Sgblack@eecs.umich.educonst RegIndex GlobalPointerReg = 29;
916329Sgblack@eecs.umich.educonst RegIndex ProcedureValueReg = 27;
926329Sgblack@eecs.umich.educonst RegIndex ReturnAddressReg = 26;
936329Sgblack@eecs.umich.educonst RegIndex ReturnValueReg = 0;
946329Sgblack@eecs.umich.educonst RegIndex FramePointerReg = 15;
956329Sgblack@eecs.umich.edu
966329Sgblack@eecs.umich.educonst RegIndex SyscallNumReg = 0;
976329Sgblack@eecs.umich.educonst RegIndex FirstArgumentReg = 16;
986329Sgblack@eecs.umich.educonst RegIndex SyscallPseudoReturnReg = 20;
996329Sgblack@eecs.umich.educonst RegIndex SyscallSuccessReg = 19;
1006329Sgblack@eecs.umich.edu
1016329Sgblack@eecs.umich.educonst int NumIntArchRegs = 32;
1026329Sgblack@eecs.umich.educonst int NumPALShadowRegs = 8;
1036329Sgblack@eecs.umich.educonst int NumFloatArchRegs = 32;
1046329Sgblack@eecs.umich.edu
1056329Sgblack@eecs.umich.educonst int NumIntRegs = NumIntArchRegs + NumPALShadowRegs;
1066329Sgblack@eecs.umich.educonst int NumFloatRegs = NumFloatArchRegs;
1079920Syasuko.eckert@amd.comconst int NumCCRegs = 0;
1089917Ssteve.reinhardt@amd.comconst int NumMiscRegs = NUM_MISCREGS;
1096329Sgblack@eecs.umich.edu
1106329Sgblack@eecs.umich.educonst int TotalNumRegs =
1117699Sgblack@eecs.umich.edu    NumIntRegs + NumFloatRegs + NumMiscRegs;
1126329Sgblack@eecs.umich.edu
1132440SN/A} // namespace AlphaISA
1142440SN/A
1155569SN/A#endif // __ARCH_ALPHA_REGFILE_HH__
116