SConscript revision 9020
19651SAndreas.Sandberg@ARM.com# -*- mode:python -*-
29651SAndreas.Sandberg@ARM.com
39651SAndreas.Sandberg@ARM.com# Copyright (c) 2006 The Regents of The University of Michigan
49651SAndreas.Sandberg@ARM.com# All rights reserved.
59651SAndreas.Sandberg@ARM.com#
69651SAndreas.Sandberg@ARM.com# Redistribution and use in source and binary forms, with or without
79651SAndreas.Sandberg@ARM.com# modification, are permitted provided that the following conditions are
89651SAndreas.Sandberg@ARM.com# met: redistributions of source code must retain the above copyright
99651SAndreas.Sandberg@ARM.com# notice, this list of conditions and the following disclaimer;
109651SAndreas.Sandberg@ARM.com# redistributions in binary form must reproduce the above copyright
119651SAndreas.Sandberg@ARM.com# notice, this list of conditions and the following disclaimer in the
129651SAndreas.Sandberg@ARM.com# documentation and/or other materials provided with the distribution;
139651SAndreas.Sandberg@ARM.com# neither the name of the copyright holders nor the names of its
149651SAndreas.Sandberg@ARM.com# contributors may be used to endorse or promote products derived from
159651SAndreas.Sandberg@ARM.com# this software without specific prior written permission.
169651SAndreas.Sandberg@ARM.com#
179651SAndreas.Sandberg@ARM.com# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
189651SAndreas.Sandberg@ARM.com# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
199651SAndreas.Sandberg@ARM.com# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
209651SAndreas.Sandberg@ARM.com# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
219651SAndreas.Sandberg@ARM.com# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
229651SAndreas.Sandberg@ARM.com# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
239651SAndreas.Sandberg@ARM.com# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
249651SAndreas.Sandberg@ARM.com# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
259651SAndreas.Sandberg@ARM.com# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
269651SAndreas.Sandberg@ARM.com# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
279651SAndreas.Sandberg@ARM.com# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
289651SAndreas.Sandberg@ARM.com#
299651SAndreas.Sandberg@ARM.com# Authors: Steve Reinhardt
309651SAndreas.Sandberg@ARM.com
319651SAndreas.Sandberg@ARM.comimport sys
329651SAndreas.Sandberg@ARM.comimport os
339651SAndreas.Sandberg@ARM.com
349651SAndreas.Sandberg@ARM.comImport('*')
359651SAndreas.Sandberg@ARM.com
369651SAndreas.Sandberg@ARM.com#################################################################
379651SAndreas.Sandberg@ARM.com#
389651SAndreas.Sandberg@ARM.com# ISA "switch header" generation.
399651SAndreas.Sandberg@ARM.com#
409651SAndreas.Sandberg@ARM.com# Auto-generate arch headers that include the right ISA-specific
419651SAndreas.Sandberg@ARM.com# header based on the setting of THE_ISA preprocessor variable.
429651SAndreas.Sandberg@ARM.com#
439651SAndreas.Sandberg@ARM.com#################################################################
449651SAndreas.Sandberg@ARM.com
459651SAndreas.Sandberg@ARM.com# List of headers to generate
469651SAndreas.Sandberg@ARM.comisa_switch_hdrs = Split('''
479651SAndreas.Sandberg@ARM.com        decoder.hh
489651SAndreas.Sandberg@ARM.com        interrupts.hh
499651SAndreas.Sandberg@ARM.com        isa.hh
509651SAndreas.Sandberg@ARM.com        isa_traits.hh
519657Sandreas.sandberg@arm.com        kernel_stats.hh
529657Sandreas.sandberg@arm.com        locked_mem.hh
539657Sandreas.sandberg@arm.com        microcode_rom.hh
549883Sandreas@sandberg.pp.se        mmapped_ipr.hh
559883Sandreas@sandberg.pp.se        mt.hh
569883Sandreas@sandberg.pp.se        process.hh
579657Sandreas.sandberg@arm.com        predecoder.hh
589651SAndreas.Sandberg@ARM.com        registers.hh
599651SAndreas.Sandberg@ARM.com        remote_gdb.hh
609651SAndreas.Sandberg@ARM.com        stacktrace.hh
619651SAndreas.Sandberg@ARM.com        tlb.hh
629651SAndreas.Sandberg@ARM.com        types.hh
639651SAndreas.Sandberg@ARM.com        utility.hh
649651SAndreas.Sandberg@ARM.com        vtophys.hh
659651SAndreas.Sandberg@ARM.com        ''')
669651SAndreas.Sandberg@ARM.com
679651SAndreas.Sandberg@ARM.com# Set up this directory to support switching headers
68make_switching_dir('arch', isa_switch_hdrs, env)
69
70#################################################################
71#
72# Include architecture-specific files.
73#
74#################################################################
75
76#
77# Build a SCons scanner for ISA files
78#
79import SCons.Scanner
80
81isa_scanner = SCons.Scanner.Classic("ISAScan",
82                                    [".isa", ".ISA"],
83                                    "SRCDIR",
84                                    r'^\s*##include\s+"([\w/.-]*)"')
85
86env.Append(SCANNERS = isa_scanner)
87
88#
89# Now create a Builder object that uses isa_parser.py to generate C++
90# output from the ISA description (*.isa) files.
91#
92
93isa_parser = File('isa_parser.py')
94
95# The emitter patches up the sources & targets to include the
96# autogenerated files as targets and isa parser itself as a source.
97def isa_desc_emitter(target, source, env):
98    cpu_models = list(env['CPU_MODELS'])
99    cpu_models.append('CheckerCPU')
100
101    # Several files are generated from the ISA description.
102    # We always get the basic decoder and header file.
103    target = [ 'decoder.cc', 'decoder.hh', 'max_inst_regs.hh' ]
104    # We also get an execute file for each selected CPU model.
105    target += [CpuModel.dict[cpu].filename for cpu in cpu_models]
106
107    # List the isa parser as a source.
108    source += [ isa_parser ]
109    # Add in the CPU models.
110    source += [ Value(m) for m in cpu_models ]
111
112    return [os.path.join("generated", t) for t in target], source
113
114ARCH_DIR = Dir('.')
115
116# import ply here because SCons screws with sys.path when performing actions.
117import ply
118
119def isa_desc_action_func(target, source, env):
120    # Add the current directory to the system path so we can import files
121    sys.path[0:0] = [ ARCH_DIR.srcnode().abspath ]
122    import isa_parser
123
124    # Skip over the ISA description itself and the parser to the CPU models.
125    models = [ s.get_contents() for s in source[2:] ]
126    cpu_models = [CpuModel.dict[cpu] for cpu in models]
127    parser = isa_parser.ISAParser(target[0].dir.abspath, cpu_models)
128    parser.parse_isa_desc(source[0].abspath)
129isa_desc_action = MakeAction(isa_desc_action_func, Transform("ISA DESC", 1))
130
131# Also include the CheckerCPU as one of the models if it is being
132# enabled via command line.
133isa_desc_builder = Builder(action=isa_desc_action, emitter=isa_desc_emitter)
134
135env.Append(BUILDERS = { 'ISADesc' : isa_desc_builder })
136
137DebugFlag('IntRegs')
138DebugFlag('FloatRegs')
139DebugFlag('MiscRegs')
140CompoundFlag('Registers', [ 'IntRegs', 'FloatRegs', 'MiscRegs' ])
141