SConscript revision 8931
12086SN/A# -*- mode:python -*- 22086SN/A 32086SN/A# Copyright (c) 2006 The Regents of The University of Michigan 42086SN/A# All rights reserved. 52086SN/A# 62086SN/A# Redistribution and use in source and binary forms, with or without 72086SN/A# modification, are permitted provided that the following conditions are 82086SN/A# met: redistributions of source code must retain the above copyright 92086SN/A# notice, this list of conditions and the following disclaimer; 102086SN/A# redistributions in binary form must reproduce the above copyright 112086SN/A# notice, this list of conditions and the following disclaimer in the 122086SN/A# documentation and/or other materials provided with the distribution; 132086SN/A# neither the name of the copyright holders nor the names of its 142086SN/A# contributors may be used to endorse or promote products derived from 152086SN/A# this software without specific prior written permission. 162086SN/A# 172086SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 182086SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 192086SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 202086SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 212086SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 222086SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 232086SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 242086SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 252086SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 262086SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 272086SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 282086SN/A# 292086SN/A# Authors: Steve Reinhardt 302086SN/A 312086SN/Aimport sys 322086SN/A 332086SN/AImport('*') 342086SN/A 352086SN/A################################################################# 362086SN/A# 372086SN/A# ISA "switch header" generation. 382086SN/A# 392086SN/A# Auto-generate arch headers that include the right ISA-specific 402086SN/A# header based on the setting of THE_ISA preprocessor variable. 412086SN/A# 422086SN/A################################################################# 432152SN/A 442152SN/A# List of headers to generate 452152SN/Aisa_switch_hdrs = Split(''' 462086SN/A interrupts.hh 472086SN/A isa.hh 482086SN/A isa_traits.hh 492152SN/A kernel_stats.hh 502152SN/A locked_mem.hh 512152SN/A microcode_rom.hh 522152SN/A mmapped_ipr.hh 532152SN/A mt.hh 542152SN/A process.hh 552152SN/A predecoder.hh 562086SN/A registers.hh 572086SN/A remote_gdb.hh 582086SN/A stacktrace.hh 592152SN/A tlb.hh 602597SN/A types.hh 612597SN/A utility.hh 622447SN/A vtophys.hh 632086SN/A ''') 642086SN/A 652086SN/A# Set up this directory to support switching headers 662152SN/Amake_switching_dir('arch', isa_switch_hdrs, env) 672086SN/A 682086SN/A################################################################# 692152SN/A# 702086SN/A# Include architecture-specific files. 712152SN/A# 722086SN/A################################################################# 732152SN/A 742152SN/A# 752152SN/A# Build a SCons scanner for ISA files 762152SN/A# 772152SN/Aimport SCons.Scanner 782152SN/A 792152SN/Aisa_scanner = SCons.Scanner.Classic("ISAScan", 802152SN/A [".isa", ".ISA"], 812152SN/A "SRCDIR", 822086SN/A r'^\s*##include\s+"([\w/.-]*)"') 832086SN/A 84env.Append(SCANNERS = isa_scanner) 85 86# 87# Now create a Builder object that uses isa_parser.py to generate C++ 88# output from the ISA description (*.isa) files. 89# 90 91isa_parser = File('isa_parser.py') 92 93# The emitter patches up the sources & targets to include the 94# autogenerated files as targets and isa parser itself as a source. 95def isa_desc_emitter(target, source, env): 96 cpu_models = list(env['CPU_MODELS']) 97 cpu_models.append('CheckerCPU') 98 99 # Several files are generated from the ISA description. 100 # We always get the basic decoder and header file. 101 target = [ 'decoder.cc', 'decoder.hh', 'max_inst_regs.hh' ] 102 # We also get an execute file for each selected CPU model. 103 target += [CpuModel.dict[cpu].filename for cpu in cpu_models] 104 105 # List the isa parser as a source. 106 source += [ isa_parser ] 107 # Add in the CPU models. 108 source += [ Value(m) for m in cpu_models ] 109 110 return target, source 111 112ARCH_DIR = Dir('.') 113 114# import ply here because SCons screws with sys.path when performing actions. 115import ply 116 117def isa_desc_action_func(target, source, env): 118 # Add the current directory to the system path so we can import files 119 sys.path[0:0] = [ ARCH_DIR.srcnode().abspath ] 120 import isa_parser 121 122 # Skip over the ISA description itself and the parser to the CPU models. 123 models = [ s.get_contents() for s in source[2:] ] 124 cpu_models = [CpuModel.dict[cpu] for cpu in models] 125 parser = isa_parser.ISAParser(target[0].dir.abspath, cpu_models) 126 parser.parse_isa_desc(source[0].abspath) 127isa_desc_action = MakeAction(isa_desc_action_func, Transform("ISA DESC", 1)) 128 129# Also include the CheckerCPU as one of the models if it is being 130# enabled via command line. 131isa_desc_builder = Builder(action=isa_desc_action, emitter=isa_desc_emitter) 132 133env.Append(BUILDERS = { 'ISADesc' : isa_desc_builder }) 134 135DebugFlag('IntRegs') 136DebugFlag('FloatRegs') 137DebugFlag('MiscRegs') 138CompoundFlag('Registers', [ 'IntRegs', 'FloatRegs', 'MiscRegs' ]) 139