SConscript revision 8471
12086SN/A# -*- mode:python -*-
22086SN/A
32086SN/A# Copyright (c) 2006 The Regents of The University of Michigan
42086SN/A# All rights reserved.
52086SN/A#
62086SN/A# Redistribution and use in source and binary forms, with or without
72086SN/A# modification, are permitted provided that the following conditions are
82086SN/A# met: redistributions of source code must retain the above copyright
92086SN/A# notice, this list of conditions and the following disclaimer;
102086SN/A# redistributions in binary form must reproduce the above copyright
112086SN/A# notice, this list of conditions and the following disclaimer in the
122086SN/A# documentation and/or other materials provided with the distribution;
132086SN/A# neither the name of the copyright holders nor the names of its
142086SN/A# contributors may be used to endorse or promote products derived from
152086SN/A# this software without specific prior written permission.
162086SN/A#
172086SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
182086SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
192086SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
202086SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
212086SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
222086SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
232086SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
242086SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
252086SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
262086SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
272086SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
282665Ssaidi@eecs.umich.edu#
292665Ssaidi@eecs.umich.edu# Authors: Steve Reinhardt
302665Ssaidi@eecs.umich.edu
312086SN/Aimport sys
324202Sbinkertn@umich.edu
332086SN/AImport('*')
344202Sbinkertn@umich.edu
354202Sbinkertn@umich.edu#################################################################
364202Sbinkertn@umich.edu#
376313Sgblack@eecs.umich.edu# ISA "switch header" generation.
386365Sgblack@eecs.umich.edu#
394997Sgblack@eecs.umich.edu# Auto-generate arch headers that include the right ISA-specific
404202Sbinkertn@umich.edu# header based on the setting of THE_ISA preprocessor variable.
414997Sgblack@eecs.umich.edu#
424826Ssaidi@eecs.umich.edu#################################################################
432086SN/A
446365Sgblack@eecs.umich.edu# List of headers to generate
456365Sgblack@eecs.umich.eduisa_switch_hdrs = Split('''
464997Sgblack@eecs.umich.edu        faults.hh
475800Snate@binkert.org        interrupts.hh
485938Sgblack@eecs.umich.edu        isa.hh
494997Sgblack@eecs.umich.edu        isa_traits.hh
504202Sbinkertn@umich.edu        kernel_stats.hh
514486Sbinkertn@umich.edu        locked_mem.hh
525647Sgblack@eecs.umich.edu        microcode_rom.hh
534486Sbinkertn@umich.edu        mmapped_ipr.hh
545647Sgblack@eecs.umich.edu        mt.hh
554202Sbinkertn@umich.edu        process.hh
564202Sbinkertn@umich.edu        predecoder.hh
574202Sbinkertn@umich.edu        registers.hh
584202Sbinkertn@umich.edu        remote_gdb.hh
594202Sbinkertn@umich.edu        stacktrace.hh
604202Sbinkertn@umich.edu        tlb.hh
612086SN/A        types.hh
624202Sbinkertn@umich.edu        utility.hh
634202Sbinkertn@umich.edu        vtophys.hh
644202Sbinkertn@umich.edu        ''')
652086SN/A
664202Sbinkertn@umich.edu# Set up this directory to support switching headers
674202Sbinkertn@umich.edumake_switching_dir('arch', isa_switch_hdrs, env)
682086SN/A
694202Sbinkertn@umich.edu#################################################################
704202Sbinkertn@umich.edu#
714202Sbinkertn@umich.edu# Include architecture-specific files.
724202Sbinkertn@umich.edu#
734202Sbinkertn@umich.edu#################################################################
744202Sbinkertn@umich.edu
75#
76# Build a SCons scanner for ISA files
77#
78import SCons.Scanner
79
80isa_scanner = SCons.Scanner.Classic("ISAScan",
81                                    [".isa", ".ISA"],
82                                    "SRCDIR",
83                                    r'^\s*##include\s+"([\w/.-]*)"')
84
85env.Append(SCANNERS = isa_scanner)
86
87#
88# Now create a Builder object that uses isa_parser.py to generate C++
89# output from the ISA description (*.isa) files.
90#
91
92# The emitter patches up the sources & targets to include the
93# autogenerated files as targets and isa parser itself as a source.
94def isa_desc_emitter(target, source, env):
95    cpu_models = list(env['CPU_MODELS'])
96    if env['USE_CHECKER']:
97        cpu_models.append('CheckerCPU')
98
99    # Several files are generated from the ISA description.
100    # We always get the basic decoder and header file.
101    target = [ 'decoder.cc', 'decoder.hh', 'max_inst_regs.hh' ]
102    # We also get an execute file for each selected CPU model.
103    target += [CpuModel.dict[cpu].filename for cpu in cpu_models]
104
105    return target, source + [ Value(m) for m in cpu_models ]
106
107ARCH_DIR = Dir('.')
108
109# import ply here because SCons screws with sys.path when performing actions.
110import ply
111
112def isa_desc_action_func(target, source, env):
113    # Add the current directory to the system path so we can import files
114    sys.path[0:0] = [ ARCH_DIR.srcnode().abspath ]
115    import isa_parser
116
117    models = [ s.get_contents() for s in source[1:] ]
118    cpu_models = [CpuModel.dict[cpu] for cpu in models]
119    parser = isa_parser.ISAParser(target[0].dir.abspath, cpu_models)
120    parser.parse_isa_desc(source[0].abspath)
121isa_desc_action = MakeAction(isa_desc_action_func, Transform("ISA DESC", 1))
122
123# Also include the CheckerCPU as one of the models if it is being
124# enabled via command line.
125isa_desc_builder = Builder(action=isa_desc_action, emitter=isa_desc_emitter)
126
127env.Append(BUILDERS = { 'ISADesc' : isa_desc_builder })
128
129DebugFlag('IntRegs')
130DebugFlag('FloatRegs')
131DebugFlag('MiscRegs')
132CompoundFlag('Registers', [ 'IntRegs', 'FloatRegs', 'MiscRegs' ])
133