SConscript revision 8105
14202Sbinkertn@umich.edu# -*- mode:python -*- 24202Sbinkertn@umich.edu 34202Sbinkertn@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan 44202Sbinkertn@umich.edu# All rights reserved. 54202Sbinkertn@umich.edu# 64202Sbinkertn@umich.edu# Redistribution and use in source and binary forms, with or without 74202Sbinkertn@umich.edu# modification, are permitted provided that the following conditions are 84202Sbinkertn@umich.edu# met: redistributions of source code must retain the above copyright 94202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer; 104202Sbinkertn@umich.edu# redistributions in binary form must reproduce the above copyright 114202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer in the 124202Sbinkertn@umich.edu# documentation and/or other materials provided with the distribution; 134202Sbinkertn@umich.edu# neither the name of the copyright holders nor the names of its 144202Sbinkertn@umich.edu# contributors may be used to endorse or promote products derived from 154202Sbinkertn@umich.edu# this software without specific prior written permission. 164202Sbinkertn@umich.edu# 174202Sbinkertn@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 184202Sbinkertn@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 194202Sbinkertn@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 204202Sbinkertn@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 214202Sbinkertn@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 224202Sbinkertn@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 234202Sbinkertn@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 244202Sbinkertn@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 254202Sbinkertn@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 264202Sbinkertn@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 274202Sbinkertn@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 284202Sbinkertn@umich.edu# 294202Sbinkertn@umich.edu# Authors: Steve Reinhardt 304202Sbinkertn@umich.edu 314202Sbinkertn@umich.eduimport sys 324202Sbinkertn@umich.edu 335628Sgblack@eecs.umich.eduImport('*') 344486Sbinkertn@umich.edu 354776Sgblack@eecs.umich.edu################################################################# 364486Sbinkertn@umich.edu# 374202Sbinkertn@umich.edu# ISA "switch header" generation. 384202Sbinkertn@umich.edu# 394202Sbinkertn@umich.edu# Auto-generate arch headers that include the right ISA-specific 404202Sbinkertn@umich.edu# header based on the setting of THE_ISA preprocessor variable. 415522Snate@binkert.org# 428233Snate@binkert.org################################################################# 434202Sbinkertn@umich.edu 444202Sbinkertn@umich.edu# List of headers to generate 454202Sbinkertn@umich.eduisa_switch_hdrs = Split(''' 464202Sbinkertn@umich.edu faults.hh 474202Sbinkertn@umich.edu interrupts.hh 484202Sbinkertn@umich.edu isa.hh 497768SAli.Saidi@ARM.com isa_traits.hh 507768SAli.Saidi@ARM.com kernel_stats.hh 518766Sgblack@eecs.umich.edu locked_mem.hh 527768SAli.Saidi@ARM.com microcode_rom.hh 537768SAli.Saidi@ARM.com mmapped_ipr.hh 548766Sgblack@eecs.umich.edu mt.hh 557768SAli.Saidi@ARM.com process.hh 567768SAli.Saidi@ARM.com predecoder.hh 574202Sbinkertn@umich.edu registers.hh 584202Sbinkertn@umich.edu remote_gdb.hh 594826Ssaidi@eecs.umich.edu stacktrace.hh 607768SAli.Saidi@ARM.com tlb.hh 615016Sgblack@eecs.umich.edu types.hh 624486Sbinkertn@umich.edu utility.hh 634202Sbinkertn@umich.edu vtophys.hh 645192Ssaidi@eecs.umich.edu ''') 658335Snate@binkert.org 668335Snate@binkert.org# Set up this directory to support switching headers 678335Snate@binkert.orgmake_switching_dir('arch', isa_switch_hdrs, env) 688335Snate@binkert.org 698335Snate@binkert.org################################################################# 708335Snate@binkert.org# 718335Snate@binkert.org# Include architecture-specific files. 728335Snate@binkert.org# 738335Snate@binkert.org################################################################# 748335Snate@binkert.org 758335Snate@binkert.org# 768335Snate@binkert.org# Build a SCons scanner for ISA files 778335Snate@binkert.org# 788335Snate@binkert.orgimport SCons.Scanner 798335Snate@binkert.org 808335Snate@binkert.orgisa_scanner = SCons.Scanner.Classic("ISAScan", 818335Snate@binkert.org [".isa", ".ISA"], 82 "SRCDIR", 83 r'^\s*##include\s+"([\w/.-]*)"') 84 85env.Append(SCANNERS = isa_scanner) 86 87# 88# Now create a Builder object that uses isa_parser.py to generate C++ 89# output from the ISA description (*.isa) files. 90# 91 92# The emitter patches up the sources & targets to include the 93# autogenerated files as targets and isa parser itself as a source. 94def isa_desc_emitter(target, source, env): 95 cpu_models = list(env['CPU_MODELS']) 96 if env['USE_CHECKER']: 97 cpu_models.append('CheckerCPU') 98 99 # Several files are generated from the ISA description. 100 # We always get the basic decoder and header file. 101 target = [ 'decoder.cc', 'decoder.hh', 'max_inst_regs.hh' ] 102 # We also get an execute file for each selected CPU model. 103 target += [CpuModel.dict[cpu].filename for cpu in cpu_models] 104 105 return target, source + [ Value(m) for m in cpu_models ] 106 107ARCH_DIR = Dir('.') 108 109# import ply here because SCons screws with sys.path when performing actions. 110import ply 111 112def isa_desc_action_func(target, source, env): 113 # Add the current directory to the system path so we can import files 114 sys.path[0:0] = [ ARCH_DIR.srcnode().abspath ] 115 import isa_parser 116 117 models = [ s.get_contents() for s in source[1:] ] 118 cpu_models = [CpuModel.dict[cpu] for cpu in models] 119 parser = isa_parser.ISAParser(target[0].dir.abspath, cpu_models) 120 parser.parse_isa_desc(source[0].abspath) 121isa_desc_action = MakeAction(isa_desc_action_func, Transform("ISA DESC", 1)) 122 123# Also include the CheckerCPU as one of the models if it is being 124# enabled via command line. 125isa_desc_builder = Builder(action=isa_desc_action, emitter=isa_desc_emitter) 126 127env.Append(BUILDERS = { 'ISADesc' : isa_desc_builder }) 128 129TraceFlag('IntRegs') 130TraceFlag('FloatRegs') 131TraceFlag('MiscRegs') 132CompoundFlag('Registers', [ 'IntRegs', 'FloatRegs', 'MiscRegs' ]) 133