SConscript revision 7739
14202Sbinkertn@umich.edu# -*- mode:python -*-
24202Sbinkertn@umich.edu
34202Sbinkertn@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan
44202Sbinkertn@umich.edu# All rights reserved.
54202Sbinkertn@umich.edu#
64202Sbinkertn@umich.edu# Redistribution and use in source and binary forms, with or without
74202Sbinkertn@umich.edu# modification, are permitted provided that the following conditions are
84202Sbinkertn@umich.edu# met: redistributions of source code must retain the above copyright
94202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer;
104202Sbinkertn@umich.edu# redistributions in binary form must reproduce the above copyright
114202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer in the
124202Sbinkertn@umich.edu# documentation and/or other materials provided with the distribution;
134202Sbinkertn@umich.edu# neither the name of the copyright holders nor the names of its
144202Sbinkertn@umich.edu# contributors may be used to endorse or promote products derived from
154202Sbinkertn@umich.edu# this software without specific prior written permission.
164202Sbinkertn@umich.edu#
174202Sbinkertn@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
184202Sbinkertn@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
194202Sbinkertn@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
204202Sbinkertn@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
214202Sbinkertn@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
224202Sbinkertn@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
234202Sbinkertn@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
244202Sbinkertn@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
254202Sbinkertn@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
264202Sbinkertn@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
274202Sbinkertn@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
284202Sbinkertn@umich.edu#
294202Sbinkertn@umich.edu# Authors: Steve Reinhardt
304202Sbinkertn@umich.edu
314202Sbinkertn@umich.eduimport sys
324202Sbinkertn@umich.edu
334486Sbinkertn@umich.eduImport('*')
344486Sbinkertn@umich.edu
358981Sandreas.hansson@arm.com#################################################################
366165Ssanchezd@stanford.edu#
376168Snate@binkert.org# ISA "switch header" generation.
384202Sbinkertn@umich.edu#
394202Sbinkertn@umich.edu# Auto-generate arch headers that include the right ISA-specific
408981Sandreas.hansson@arm.com# header based on the setting of THE_ISA preprocessor variable.
414202Sbinkertn@umich.edu#
428761Sgblack@eecs.umich.edu#################################################################
434202Sbinkertn@umich.edu
444202Sbinkertn@umich.edu# List of headers to generate
458914Sandreas.hansson@arm.comisa_switch_hdrs = Split('''
464202Sbinkertn@umich.edu        faults.hh
478853Sandreas.hansson@arm.com        interrupts.hh
488799Sgblack@eecs.umich.edu	isa.hh
498799Sgblack@eecs.umich.edu        isa_traits.hh
506168Snate@binkert.org        kernel_stats.hh
517768SAli.Saidi@ARM.com        locked_mem.hh
528931Sandreas.hansson@arm.com        microcode_rom.hh
538931Sandreas.hansson@arm.com        mmaped_ipr.hh
548931Sandreas.hansson@arm.com        mt.hh
558931Sandreas.hansson@arm.com        process.hh
568763Sgblack@eecs.umich.edu        predecoder.hh
577768SAli.Saidi@ARM.com        registers.hh
587768SAli.Saidi@ARM.com        remote_gdb.hh
598335Snate@binkert.org        stacktrace.hh
608335Snate@binkert.org        tlb.hh
618335Snate@binkert.org        types.hh
628981Sandreas.hansson@arm.com        utility.hh
638335Snate@binkert.org        vtophys.hh
648335Snate@binkert.org        ''')
658335Snate@binkert.org
668914Sandreas.hansson@arm.com# Set up this directory to support switching headers
677780Snilay@cs.wisc.edumake_switching_dir('arch', isa_switch_hdrs, env)
688335Snate@binkert.org
698335Snate@binkert.org#################################################################
708683Snilay@cs.wisc.edu#
718335Snate@binkert.org# Include architecture-specific files.
728335Snate@binkert.org#
738335Snate@binkert.org#################################################################
748335Snate@binkert.org
758335Snate@binkert.org#
768335Snate@binkert.org# Build a SCons scanner for ISA files
778615Snilay@cs.wisc.edu#
788335Snate@binkert.orgimport SCons.Scanner
798687Snilay@cs.wisc.edu
808335Snate@binkert.orgisa_scanner = SCons.Scanner.Classic("ISAScan",
817780Snilay@cs.wisc.edu                                    [".isa", ".ISA"],
827780Snilay@cs.wisc.edu                                    "SRCDIR",
838687Snilay@cs.wisc.edu                                    r'^\s*##include\s+"([\w/.-]*)"')
848683Snilay@cs.wisc.edu
85env.Append(SCANNERS = isa_scanner)
86
87#
88# Now create a Builder object that uses isa_parser.py to generate C++
89# output from the ISA description (*.isa) files.
90#
91
92# The emitter patches up the sources & targets to include the
93# autogenerated files as targets and isa parser itself as a source.
94def isa_desc_emitter(target, source, env):
95    cpu_models = list(env['CPU_MODELS'])
96    if env['USE_CHECKER']:
97        cpu_models.append('CheckerCPU')
98
99    # Several files are generated from the ISA description.
100    # We always get the basic decoder and header file.
101    target = [ 'decoder.cc', 'decoder.hh', 'max_inst_regs.hh' ]
102    # We also get an execute file for each selected CPU model.
103    target += [CpuModel.dict[cpu].filename for cpu in cpu_models]
104
105    return target, source + [ Value(m) for m in cpu_models ]
106
107ARCH_DIR = Dir('.')
108
109# import ply here because SCons screws with sys.path when performing actions.
110import ply
111
112def isa_desc_action(target, source, env):
113    # Add the current directory to the system path so we can import files
114    sys.path[0:0] = [ ARCH_DIR.srcnode().abspath ]
115    import isa_parser
116
117    models = [ s.get_contents() for s in source[1:] ]
118    cpu_models = [CpuModel.dict[cpu] for cpu in models]
119    parser = isa_parser.ISAParser(target[0].dir.abspath, cpu_models)
120    parser.parse_isa_desc(source[0].abspath)
121
122# Also include the CheckerCPU as one of the models if it is being
123# enabled via command line.
124isa_desc_builder = Builder(action=isa_desc_action, emitter=isa_desc_emitter)
125
126env.Append(BUILDERS = { 'ISADesc' : isa_desc_builder })
127
128TraceFlag('IntRegs')
129TraceFlag('FloatRegs')
130TraceFlag('MiscRegs')
131CompoundFlag('Registers', [ 'IntRegs', 'FloatRegs', 'MiscRegs' ])
132