SConscript revision 6253
12086SN/A# -*- mode:python -*- 22086SN/A 32086SN/A# Copyright (c) 2006 The Regents of The University of Michigan 42086SN/A# All rights reserved. 52086SN/A# 62086SN/A# Redistribution and use in source and binary forms, with or without 72086SN/A# modification, are permitted provided that the following conditions are 82086SN/A# met: redistributions of source code must retain the above copyright 92086SN/A# notice, this list of conditions and the following disclaimer; 102086SN/A# redistributions in binary form must reproduce the above copyright 112086SN/A# notice, this list of conditions and the following disclaimer in the 122086SN/A# documentation and/or other materials provided with the distribution; 132086SN/A# neither the name of the copyright holders nor the names of its 142086SN/A# contributors may be used to endorse or promote products derived from 152086SN/A# this software without specific prior written permission. 162086SN/A# 172086SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 182086SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 192086SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 202086SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 212086SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 222086SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 232086SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 242086SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 252086SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 262086SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 272086SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 282665Ssaidi@eecs.umich.edu# 292665Ssaidi@eecs.umich.edu# Authors: Steve Reinhardt 302665Ssaidi@eecs.umich.edu 312686Sksewell@umich.eduimport sys 322086SN/A 334202Sbinkertn@umich.eduImport('*') 342086SN/A 354202Sbinkertn@umich.edu################################################################# 364202Sbinkertn@umich.edu# 374202Sbinkertn@umich.edu# ISA "switch header" generation. 384661Sksewell@umich.edu# 394202Sbinkertn@umich.edu# Auto-generate arch headers that include the right ISA-specific 404661Sksewell@umich.edu# header based on the setting of THE_ISA preprocessor variable. 412086SN/A# 424202Sbinkertn@umich.edu################################################################# 434202Sbinkertn@umich.edu 444202Sbinkertn@umich.edu# List of headers to generate 454202Sbinkertn@umich.eduisa_switch_hdrs = Split(''' 464202Sbinkertn@umich.edu arguments.hh 472086SN/A faults.hh 484202Sbinkertn@umich.edu interrupts.hh 494202Sbinkertn@umich.edu isa_traits.hh 502086SN/A kernel_stats.hh 514202Sbinkertn@umich.edu locked_mem.hh 524202Sbinkertn@umich.edu microcode_rom.hh 534202Sbinkertn@umich.edu mmaped_ipr.hh 544202Sbinkertn@umich.edu mt.hh 554202Sbinkertn@umich.edu process.hh 564202Sbinkertn@umich.edu predecoder.hh 57 regfile.hh 58 remote_gdb.hh 59 stacktrace.hh 60 tlb.hh 61 types.hh 62 utility.hh 63 vtophys.hh 64 ''') 65 66# Set up this directory to support switching headers 67make_switching_dir('arch', isa_switch_hdrs, env) 68 69################################################################# 70# 71# Include architecture-specific files. 72# 73################################################################# 74 75# 76# Build a SCons scanner for ISA files 77# 78import SCons.Scanner 79 80isa_scanner = SCons.Scanner.Classic("ISAScan", 81 [".isa", ".ISA"], 82 "SRCDIR", 83 r'^\s*##include\s+"([\w/.-]*)"') 84 85env.Append(SCANNERS = isa_scanner) 86 87# 88# Now create a Builder object that uses isa_parser.py to generate C++ 89# output from the ISA description (*.isa) files. 90# 91 92# Convert to File node to fix path 93isa_parser = File('isa_parser.py') 94cpu_models_file = File('../cpu/cpu_models.py') 95 96# This sucks in the defintions of the CpuModel objects. 97execfile(cpu_models_file.srcnode().abspath) 98 99# Several files are generated from the ISA description. 100# We always get the basic decoder and header file. 101isa_desc_gen_files = [ 'decoder.cc', 'decoder.hh', 'max_inst_regs.hh' ] 102# We also get an execute file for each selected CPU model. 103isa_desc_gen_files += [CpuModel.dict[cpu].filename 104 for cpu in env['CPU_MODELS']] 105 106# Also include the CheckerCPU as one of the models if it is being 107# enabled via command line. 108if env['USE_CHECKER']: 109 isa_desc_gen_files += [CpuModel.dict['CheckerCPU'].filename] 110 111# The emitter patches up the sources & targets to include the 112# autogenerated files as targets and isa parser itself as a source. 113def isa_desc_emitter(target, source, env): 114 return (isa_desc_gen_files, [isa_parser, cpu_models_file] + source) 115 116# Pieces are in place, so create the builder. 117python = sys.executable # use same Python binary used to run scons 118 119# Also include the CheckerCPU as one of the models if it is being 120# enabled via command line. 121if env['USE_CHECKER']: 122 isa_desc_builder = Builder(action=python + ' $SOURCES $TARGET.dir $CPU_MODELS CheckerCPU', 123 emitter = isa_desc_emitter) 124else: 125 isa_desc_builder = Builder(action=python + ' $SOURCES $TARGET.dir $CPU_MODELS', 126 emitter = isa_desc_emitter) 127 128env.Append(BUILDERS = { 'ISADesc' : isa_desc_builder }) 129 130TraceFlag('IntRegs') 131TraceFlag('FloatRegs') 132TraceFlag('MiscRegs') 133CompoundFlag('Registers', [ 'IntRegs', 'FloatRegs', 'MiscRegs' ]) 134