SConscript revision 6168
12086SN/A# -*- mode:python -*- 22086SN/A 32086SN/A# Copyright (c) 2006 The Regents of The University of Michigan 42086SN/A# All rights reserved. 52086SN/A# 62086SN/A# Redistribution and use in source and binary forms, with or without 72086SN/A# modification, are permitted provided that the following conditions are 82086SN/A# met: redistributions of source code must retain the above copyright 92086SN/A# notice, this list of conditions and the following disclaimer; 102086SN/A# redistributions in binary form must reproduce the above copyright 112086SN/A# notice, this list of conditions and the following disclaimer in the 122086SN/A# documentation and/or other materials provided with the distribution; 132086SN/A# neither the name of the copyright holders nor the names of its 142086SN/A# contributors may be used to endorse or promote products derived from 152086SN/A# this software without specific prior written permission. 162086SN/A# 172086SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 182086SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 192086SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 202086SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 212086SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 222086SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 232086SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 242086SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 252086SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 262086SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 272086SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 282665Ssaidi@eecs.umich.edu# 292665Ssaidi@eecs.umich.edu# Authors: Steve Reinhardt 302665Ssaidi@eecs.umich.edu 312086SN/Aimport sys 324202Sbinkertn@umich.edu 332086SN/AImport('*') 344202Sbinkertn@umich.edu 354202Sbinkertn@umich.edu################################################################# 364202Sbinkertn@umich.edu# 376313Sgblack@eecs.umich.edu# ISA "switch header" generation. 386365Sgblack@eecs.umich.edu# 394997Sgblack@eecs.umich.edu# Auto-generate arch headers that include the right ISA-specific 404202Sbinkertn@umich.edu# header based on the setting of THE_ISA preprocessor variable. 414997Sgblack@eecs.umich.edu# 424826Ssaidi@eecs.umich.edu################################################################# 432086SN/A 446365Sgblack@eecs.umich.edu# List of headers to generate 456365Sgblack@eecs.umich.eduisa_switch_hdrs = Split(''' 464997Sgblack@eecs.umich.edu arguments.hh 475800Snate@binkert.org faults.hh 485938Sgblack@eecs.umich.edu interrupts.hh 494997Sgblack@eecs.umich.edu isa_traits.hh 504202Sbinkertn@umich.edu kernel_stats.hh 514486Sbinkertn@umich.edu locked_mem.hh 525647Sgblack@eecs.umich.edu microcode_rom.hh 534486Sbinkertn@umich.edu mmaped_ipr.hh 545647Sgblack@eecs.umich.edu process.hh 554202Sbinkertn@umich.edu predecoder.hh 564202Sbinkertn@umich.edu regfile.hh 574202Sbinkertn@umich.edu remote_gdb.hh 584202Sbinkertn@umich.edu stacktrace.hh 594202Sbinkertn@umich.edu tlb.hh 602086SN/A types.hh 614202Sbinkertn@umich.edu utility.hh 624202Sbinkertn@umich.edu vtophys.hh 634202Sbinkertn@umich.edu ''') 642086SN/A 654202Sbinkertn@umich.edu# Set up this directory to support switching headers 664202Sbinkertn@umich.edumake_switching_dir('arch', isa_switch_hdrs, env) 672086SN/A 684202Sbinkertn@umich.edu################################################################# 694202Sbinkertn@umich.edu# 704202Sbinkertn@umich.edu# Include architecture-specific files. 714202Sbinkertn@umich.edu# 724202Sbinkertn@umich.edu################################################################# 734202Sbinkertn@umich.edu 74# 75# Build a SCons scanner for ISA files 76# 77import SCons.Scanner 78 79isa_scanner = SCons.Scanner.Classic("ISAScan", 80 [".isa", ".ISA"], 81 "SRCDIR", 82 r'^\s*##include\s+"([\w/.-]*)"') 83 84env.Append(SCANNERS = isa_scanner) 85 86# 87# Now create a Builder object that uses isa_parser.py to generate C++ 88# output from the ISA description (*.isa) files. 89# 90 91# Convert to File node to fix path 92isa_parser = File('isa_parser.py') 93cpu_models_file = File('../cpu/cpu_models.py') 94 95# This sucks in the defintions of the CpuModel objects. 96execfile(cpu_models_file.srcnode().abspath) 97 98# Several files are generated from the ISA description. 99# We always get the basic decoder and header file. 100isa_desc_gen_files = [ 'decoder.cc', 'decoder.hh', 'max_inst_regs.hh' ] 101# We also get an execute file for each selected CPU model. 102isa_desc_gen_files += [CpuModel.dict[cpu].filename 103 for cpu in env['CPU_MODELS']] 104 105# Also include the CheckerCPU as one of the models if it is being 106# enabled via command line. 107if env['USE_CHECKER']: 108 isa_desc_gen_files += [CpuModel.dict['CheckerCPU'].filename] 109 110# The emitter patches up the sources & targets to include the 111# autogenerated files as targets and isa parser itself as a source. 112def isa_desc_emitter(target, source, env): 113 return (isa_desc_gen_files, [isa_parser, cpu_models_file] + source) 114 115# Pieces are in place, so create the builder. 116python = sys.executable # use same Python binary used to run scons 117 118# Also include the CheckerCPU as one of the models if it is being 119# enabled via command line. 120if env['USE_CHECKER']: 121 isa_desc_builder = Builder(action=python + ' $SOURCES $TARGET.dir $CPU_MODELS CheckerCPU', 122 emitter = isa_desc_emitter) 123else: 124 isa_desc_builder = Builder(action=python + ' $SOURCES $TARGET.dir $CPU_MODELS', 125 emitter = isa_desc_emitter) 126 127env.Append(BUILDERS = { 'ISADesc' : isa_desc_builder }) 128 129TraceFlag('IntRegs') 130TraceFlag('FloatRegs') 131TraceFlag('MiscRegs') 132CompoundFlag('Registers', [ 'IntRegs', 'FloatRegs', 'MiscRegs' ]) 133