SConscript revision 6121
14202Sbinkertn@umich.edu# -*- mode:python -*- 24202Sbinkertn@umich.edu 34202Sbinkertn@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan 44202Sbinkertn@umich.edu# All rights reserved. 54202Sbinkertn@umich.edu# 64202Sbinkertn@umich.edu# Redistribution and use in source and binary forms, with or without 74202Sbinkertn@umich.edu# modification, are permitted provided that the following conditions are 84202Sbinkertn@umich.edu# met: redistributions of source code must retain the above copyright 94202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer; 104202Sbinkertn@umich.edu# redistributions in binary form must reproduce the above copyright 114202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer in the 124202Sbinkertn@umich.edu# documentation and/or other materials provided with the distribution; 134202Sbinkertn@umich.edu# neither the name of the copyright holders nor the names of its 144202Sbinkertn@umich.edu# contributors may be used to endorse or promote products derived from 154202Sbinkertn@umich.edu# this software without specific prior written permission. 164202Sbinkertn@umich.edu# 174202Sbinkertn@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 184202Sbinkertn@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 194202Sbinkertn@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 204202Sbinkertn@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 214202Sbinkertn@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 224202Sbinkertn@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 234202Sbinkertn@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 244202Sbinkertn@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 254202Sbinkertn@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 264202Sbinkertn@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 274202Sbinkertn@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 284202Sbinkertn@umich.edu# 294202Sbinkertn@umich.edu# Authors: Steve Reinhardt 304202Sbinkertn@umich.edu 314202Sbinkertn@umich.eduimport sys 324202Sbinkertn@umich.edu 334486Sbinkertn@umich.eduImport('*') 344486Sbinkertn@umich.edu 356165Ssanchezd@stanford.edu################################################################# 366168Snate@binkert.org# 374202Sbinkertn@umich.edu# ISA "switch header" generation. 384202Sbinkertn@umich.edu# 394202Sbinkertn@umich.edu# Auto-generate arch headers that include the right ISA-specific 408761Sgblack@eecs.umich.edu# header based on the setting of THE_ISA preprocessor variable. 414202Sbinkertn@umich.edu# 424202Sbinkertn@umich.edu################################################################# 438914Sandreas.hansson@arm.com 444202Sbinkertn@umich.edu# List of headers to generate 458853Sandreas.hansson@arm.comisa_switch_hdrs = Split(''' 468799Sgblack@eecs.umich.edu arguments.hh 478799Sgblack@eecs.umich.edu faults.hh 486168Snate@binkert.org interrupts.hh 497768SAli.Saidi@ARM.com isa_traits.hh 508931Sandreas.hansson@arm.com kernel_stats.hh 518931Sandreas.hansson@arm.com locked_mem.hh 528931Sandreas.hansson@arm.com microcode_rom.hh 538931Sandreas.hansson@arm.com mmaped_ipr.hh 548763Sgblack@eecs.umich.edu process.hh 557768SAli.Saidi@ARM.com predecoder.hh 567768SAli.Saidi@ARM.com regfile.hh 578335Snate@binkert.org remote_gdb.hh 588335Snate@binkert.org stacktrace.hh 598335Snate@binkert.org tlb.hh 608335Snate@binkert.org types.hh 618335Snate@binkert.org utility.hh 628335Snate@binkert.org vtophys.hh 638914Sandreas.hansson@arm.com ''') 647780Snilay@cs.wisc.edu 658335Snate@binkert.org# Set up this directory to support switching headers 668335Snate@binkert.orgmake_switching_dir('arch', isa_switch_hdrs, env) 678683Snilay@cs.wisc.edu 688335Snate@binkert.org################################################################# 698335Snate@binkert.org# 708335Snate@binkert.org# Include architecture-specific files. 718335Snate@binkert.org# 728335Snate@binkert.org################################################################# 738335Snate@binkert.org 748615Snilay@cs.wisc.edu# 758335Snate@binkert.org# Build a SCons scanner for ISA files 768687Snilay@cs.wisc.edu# 778335Snate@binkert.orgimport SCons.Scanner 787780Snilay@cs.wisc.edu 797780Snilay@cs.wisc.eduisa_scanner = SCons.Scanner.Classic("ISAScan", 808687Snilay@cs.wisc.edu [".isa", ".ISA"], 818683Snilay@cs.wisc.edu "SRCDIR", 82 r'^\s*##include\s+"([\w/.-]*)"') 83 84env.Append(SCANNERS = isa_scanner) 85 86# 87# Now create a Builder object that uses isa_parser.py to generate C++ 88# output from the ISA description (*.isa) files. 89# 90 91# Convert to File node to fix path 92isa_parser = File('isa_parser.py') 93cpu_models_file = File('../cpu/cpu_models.py') 94 95# This sucks in the defintions of the CpuModel objects. 96execfile(cpu_models_file.srcnode().abspath) 97 98# Several files are generated from the ISA description. 99# We always get the basic decoder and header file. 100isa_desc_gen_files = [ 'decoder.cc', 'decoder.hh', 'max_inst_regs.hh' ] 101# We also get an execute file for each selected CPU model. 102isa_desc_gen_files += [CpuModel.dict[cpu].filename 103 for cpu in env['CPU_MODELS']] 104 105# Also include the CheckerCPU as one of the models if it is being 106# enabled via command line. 107if env['USE_CHECKER']: 108 isa_desc_gen_files += [CpuModel.dict['CheckerCPU'].filename] 109 110# The emitter patches up the sources & targets to include the 111# autogenerated files as targets and isa parser itself as a source. 112def isa_desc_emitter(target, source, env): 113 return (isa_desc_gen_files, [isa_parser, cpu_models_file] + source) 114 115# Pieces are in place, so create the builder. 116python = sys.executable # use same Python binary used to run scons 117 118# Also include the CheckerCPU as one of the models if it is being 119# enabled via command line. 120if env['USE_CHECKER']: 121 isa_desc_builder = Builder(action=python + ' $SOURCES $TARGET.dir $CPU_MODELS CheckerCPU', 122 emitter = isa_desc_emitter) 123else: 124 isa_desc_builder = Builder(action=python + ' $SOURCES $TARGET.dir $CPU_MODELS', 125 emitter = isa_desc_emitter) 126 127env.Append(BUILDERS = { 'ISADesc' : isa_desc_builder }) 128 129TraceFlag('IntRegs') 130TraceFlag('FloatRegs') 131TraceFlag('MiscRegs') 132CompoundFlag('Registers', [ 'IntRegs', 'FloatRegs', 'MiscRegs' ]) 133