16892SBrad.Beckmann@amd.com# Copyright (c) 2006-2007 The Regents of The University of Michigan
26892SBrad.Beckmann@amd.com# Copyright (c) 2009 Advanced Micro Devices, Inc.
36892SBrad.Beckmann@amd.com# All rights reserved.
46892SBrad.Beckmann@amd.com#
56892SBrad.Beckmann@amd.com# Redistribution and use in source and binary forms, with or without
66892SBrad.Beckmann@amd.com# modification, are permitted provided that the following conditions are
76892SBrad.Beckmann@amd.com# met: redistributions of source code must retain the above copyright
86892SBrad.Beckmann@amd.com# notice, this list of conditions and the following disclaimer;
96892SBrad.Beckmann@amd.com# redistributions in binary form must reproduce the above copyright
106892SBrad.Beckmann@amd.com# notice, this list of conditions and the following disclaimer in the
116892SBrad.Beckmann@amd.com# documentation and/or other materials provided with the distribution;
126892SBrad.Beckmann@amd.com# neither the name of the copyright holders nor the names of its
136892SBrad.Beckmann@amd.com# contributors may be used to endorse or promote products derived from
146892SBrad.Beckmann@amd.com# this software without specific prior written permission.
156892SBrad.Beckmann@amd.com#
166892SBrad.Beckmann@amd.com# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
176892SBrad.Beckmann@amd.com# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
186892SBrad.Beckmann@amd.com# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
196892SBrad.Beckmann@amd.com# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
206892SBrad.Beckmann@amd.com# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
216892SBrad.Beckmann@amd.com# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
226892SBrad.Beckmann@amd.com# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
236892SBrad.Beckmann@amd.com# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
246892SBrad.Beckmann@amd.com# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
256892SBrad.Beckmann@amd.com# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
266892SBrad.Beckmann@amd.com# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
276892SBrad.Beckmann@amd.com#
286892SBrad.Beckmann@amd.com# Authors: Brad Beckmann
296892SBrad.Beckmann@amd.com
307564SBrad.Beckmann@amd.comimport math
316892SBrad.Beckmann@amd.comimport m5
326892SBrad.Beckmann@amd.comfrom m5.objects import *
336892SBrad.Beckmann@amd.comfrom m5.defines import buildEnv
3412065Snikos.nikoleris@arm.comfrom Ruby import create_topology, create_directories
3510529Smorr@cs.wisc.edufrom Ruby import send_evicts
3613951Sodanrc@yahoo.com.brfrom common import FileSystemConfig
376892SBrad.Beckmann@amd.com
386892SBrad.Beckmann@amd.com#
3911019Sjthestness@gmail.com# Declare caches used by the protocol
406892SBrad.Beckmann@amd.com#
4111019Sjthestness@gmail.comclass L1Cache(RubyCache): pass
4211019Sjthestness@gmail.comclass L2Cache(RubyCache): pass
436892SBrad.Beckmann@amd.com#
4411019Sjthestness@gmail.com# Probe filter is a cache
456892SBrad.Beckmann@amd.com#
4611019Sjthestness@gmail.comclass ProbeFilter(RubyCache): pass
477564SBrad.Beckmann@amd.com
487538SBrad.Beckmann@amd.comdef define_options(parser):
497561SBrad.Beckmann@amd.com    parser.add_option("--allow-atomic-migration", action="store_true",
507561SBrad.Beckmann@amd.com          help="allow migratory sharing for atomic only accessed blocks")
517564SBrad.Beckmann@amd.com    parser.add_option("--pf-on", action="store_true",
527564SBrad.Beckmann@amd.com          help="Hammer: enable Probe Filter")
537904SBrad.Beckmann@amd.com    parser.add_option("--dir-on", action="store_true",
547904SBrad.Beckmann@amd.com          help="Hammer: enable Full-bit Directory")
557904SBrad.Beckmann@amd.com
5612598Snikos.nikoleris@arm.comdef create_system(options, full_system, system, dma_ports, bootmem,
5712598Snikos.nikoleris@arm.com                  ruby_system):
588436SBrad.Beckmann@amd.com
596892SBrad.Beckmann@amd.com    if buildEnv['PROTOCOL'] != 'MOESI_hammer':
606892SBrad.Beckmann@amd.com        panic("This script requires the MOESI_hammer protocol to be built.")
616892SBrad.Beckmann@amd.com
626893SBrad.Beckmann@amd.com    cpu_sequencers = []
6310917Sbrandon.potter@amd.com
646892SBrad.Beckmann@amd.com    #
656892SBrad.Beckmann@amd.com    # The ruby network creation expects the list of nodes in the system to be
666892SBrad.Beckmann@amd.com    # consistent with the NetDest list.  Therefore the l1 controller nodes must be
676892SBrad.Beckmann@amd.com    # listed before the directory nodes and directory nodes before dma nodes, etc.
686892SBrad.Beckmann@amd.com    #
696892SBrad.Beckmann@amd.com    l1_cntrl_nodes = []
706892SBrad.Beckmann@amd.com    dma_cntrl_nodes = []
716892SBrad.Beckmann@amd.com
726892SBrad.Beckmann@amd.com    #
736892SBrad.Beckmann@amd.com    # Must create the individual controllers before the network to ensure the
746892SBrad.Beckmann@amd.com    # controller constructors are called before the network constructor
756892SBrad.Beckmann@amd.com    #
768180SBrad.Beckmann@amd.com    block_size_bits = int(math.log(options.cacheline_size, 2))
778257SBrad.Beckmann@amd.com
7813731Sandreas.sandberg@arm.com    for i in range(options.num_cpus):
796892SBrad.Beckmann@amd.com        #
806892SBrad.Beckmann@amd.com        # First create the Ruby objects associated with this cpu
816892SBrad.Beckmann@amd.com        #
826903SBrad.Beckmann@amd.com        l1i_cache = L1Cache(size = options.l1i_size,
838180SBrad.Beckmann@amd.com                            assoc = options.l1i_assoc,
848653Snilay@cs.wisc.edu                            start_index_bit = block_size_bits,
858653Snilay@cs.wisc.edu                            is_icache = True)
866903SBrad.Beckmann@amd.com        l1d_cache = L1Cache(size = options.l1d_size,
878180SBrad.Beckmann@amd.com                            assoc = options.l1d_assoc,
888180SBrad.Beckmann@amd.com                            start_index_bit = block_size_bits)
896903SBrad.Beckmann@amd.com        l2_cache = L2Cache(size = options.l2_size,
908180SBrad.Beckmann@amd.com                           assoc = options.l2_assoc,
918180SBrad.Beckmann@amd.com                           start_index_bit = block_size_bits)
926892SBrad.Beckmann@amd.com
9311266SBrad.Beckmann@amd.com        # the ruby random tester reuses num_cpus to specify the
9411266SBrad.Beckmann@amd.com        # number of cpu ports connected to the tester object, which
9511266SBrad.Beckmann@amd.com        # is stored in system.cpu. because there is only ever one
9611266SBrad.Beckmann@amd.com        # tester object, num_cpus is not necessarily equal to the
9711266SBrad.Beckmann@amd.com        # size of system.cpu; therefore if len(system.cpu) == 1
9811266SBrad.Beckmann@amd.com        # we use system.cpu[0] to set the clk_domain, thereby ensuring
9911266SBrad.Beckmann@amd.com        # we don't index off the end of the cpu list.
10011266SBrad.Beckmann@amd.com        if len(system.cpu) == 1:
10111266SBrad.Beckmann@amd.com            clk_domain = system.cpu[0].clk_domain
10211266SBrad.Beckmann@amd.com        else:
10311266SBrad.Beckmann@amd.com            clk_domain = system.cpu[i].clk_domain
1048322Ssteve.reinhardt@amd.com
10511266SBrad.Beckmann@amd.com        l1_cntrl = L1Cache_Controller(version=i, L1Icache=l1i_cache,
10611266SBrad.Beckmann@amd.com                                      L1Dcache=l1d_cache, L2cache=l2_cache,
10711266SBrad.Beckmann@amd.com                                      no_mig_atomic=not \
10811266SBrad.Beckmann@amd.com                                      options.allow_atomic_migration,
10911266SBrad.Beckmann@amd.com                                      send_evictions=send_evicts(options),
11011266SBrad.Beckmann@amd.com                                      transitions_per_cycle=options.ports,
11111266SBrad.Beckmann@amd.com                                      clk_domain=clk_domain,
11211266SBrad.Beckmann@amd.com                                      ruby_system=ruby_system)
11311266SBrad.Beckmann@amd.com
11411266SBrad.Beckmann@amd.com        cpu_seq = RubySequencer(version=i, icache=l1i_cache,
11511266SBrad.Beckmann@amd.com                                dcache=l1d_cache,clk_domain=clk_domain,
11611266SBrad.Beckmann@amd.com                                ruby_system=ruby_system)
1176893SBrad.Beckmann@amd.com
1188322Ssteve.reinhardt@amd.com        l1_cntrl.sequencer = cpu_seq
1197566SBrad.Beckmann@amd.com        if options.recycle_latency:
1207566SBrad.Beckmann@amd.com            l1_cntrl.recycle_latency = options.recycle_latency
1217566SBrad.Beckmann@amd.com
1229468Smalek.musleh@gmail.com        exec("ruby_system.l1_cntrl%d = l1_cntrl" % i)
12310311Snilay@cs.wisc.edu
1246893SBrad.Beckmann@amd.com        # Add controllers and sequencers to the appropriate lists
1256893SBrad.Beckmann@amd.com        cpu_sequencers.append(cpu_seq)
1266893SBrad.Beckmann@amd.com        l1_cntrl_nodes.append(l1_cntrl)
1276893SBrad.Beckmann@amd.com
12810311Snilay@cs.wisc.edu        # Connect the L1 controller and the network
12910311Snilay@cs.wisc.edu        # Connect the buffers from the controller to network
13011022Sjthestness@gmail.com        l1_cntrl.requestFromCache = MessageBuffer()
13111022Sjthestness@gmail.com        l1_cntrl.requestFromCache.master = ruby_system.network.slave
13211022Sjthestness@gmail.com        l1_cntrl.responseFromCache = MessageBuffer()
13311022Sjthestness@gmail.com        l1_cntrl.responseFromCache.master = ruby_system.network.slave
13411022Sjthestness@gmail.com        l1_cntrl.unblockFromCache = MessageBuffer()
13511022Sjthestness@gmail.com        l1_cntrl.unblockFromCache.master = ruby_system.network.slave
13611022Sjthestness@gmail.com
13711022Sjthestness@gmail.com        l1_cntrl.triggerQueue = MessageBuffer()
13810311Snilay@cs.wisc.edu
13910311Snilay@cs.wisc.edu        # Connect the buffers from the network to the controller
14011022Sjthestness@gmail.com        l1_cntrl.mandatoryQueue = MessageBuffer()
14111022Sjthestness@gmail.com        l1_cntrl.forwardToCache = MessageBuffer()
14211022Sjthestness@gmail.com        l1_cntrl.forwardToCache.slave = ruby_system.network.master
14311022Sjthestness@gmail.com        l1_cntrl.responseToCache = MessageBuffer()
14411022Sjthestness@gmail.com        l1_cntrl.responseToCache.slave = ruby_system.network.master
14510311Snilay@cs.wisc.edu
14610311Snilay@cs.wisc.edu
1477564SBrad.Beckmann@amd.com    #
1487564SBrad.Beckmann@amd.com    # determine size and index bits for probe filter
1497564SBrad.Beckmann@amd.com    # By default, the probe filter size is configured to be twice the
1507564SBrad.Beckmann@amd.com    # size of the L2 cache.
1517564SBrad.Beckmann@amd.com    #
1527564SBrad.Beckmann@amd.com    pf_size = MemorySize(options.l2_size)
1537564SBrad.Beckmann@amd.com    pf_size.value = pf_size.value * 2
1547564SBrad.Beckmann@amd.com    dir_bits = int(math.log(options.num_dirs, 2))
1557564SBrad.Beckmann@amd.com    pf_bits = int(math.log(pf_size.value, 2))
1567564SBrad.Beckmann@amd.com    if options.numa_high_bit:
1579318Spower.jg@gmail.com        if options.pf_on or options.dir_on:
1587564SBrad.Beckmann@amd.com            # if numa high bit explicitly set, make sure it does not overlap
1597564SBrad.Beckmann@amd.com            # with the probe filter index
1607564SBrad.Beckmann@amd.com            assert(options.numa_high_bit - dir_bits > pf_bits)
1617564SBrad.Beckmann@amd.com
1627564SBrad.Beckmann@amd.com        # set the probe filter start bit to just above the block offset
1639318Spower.jg@gmail.com        pf_start_bit = block_size_bits
1647564SBrad.Beckmann@amd.com    else:
1657564SBrad.Beckmann@amd.com        if dir_bits > 0:
1669318Spower.jg@gmail.com            pf_start_bit = dir_bits + block_size_bits - 1
1677564SBrad.Beckmann@amd.com        else:
1689318Spower.jg@gmail.com            pf_start_bit = block_size_bits
1697564SBrad.Beckmann@amd.com
1709793Sakash.bagdia@arm.com    # Run each of the ruby memory controllers at a ratio of the frequency of
1719793Sakash.bagdia@arm.com    # the ruby system
1729793Sakash.bagdia@arm.com    # clk_divider value is a fix to pass regression.
1739793Sakash.bagdia@arm.com    ruby_system.memctrl_clk_domain = DerivedClockDomain(
1749793Sakash.bagdia@arm.com                                          clk_domain=ruby_system.clk_domain,
1759793Sakash.bagdia@arm.com                                          clk_divider=3)
1769793Sakash.bagdia@arm.com
17712598Snikos.nikoleris@arm.com    mem_dir_cntrl_nodes, rom_dir_cntrl_node = create_directories(
17812976Snikos.nikoleris@arm.com        options, bootmem, ruby_system, system)
17912598Snikos.nikoleris@arm.com    dir_cntrl_nodes = mem_dir_cntrl_nodes[:]
18012598Snikos.nikoleris@arm.com    if rom_dir_cntrl_node is not None:
18112598Snikos.nikoleris@arm.com        dir_cntrl_nodes.append(rom_dir_cntrl_node)
18212065Snikos.nikoleris@arm.com    for dir_cntrl in dir_cntrl_nodes:
1837662SBrad.Beckmann@amd.com        pf = ProbeFilter(size = pf_size, assoc = 4,
1847662SBrad.Beckmann@amd.com                         start_index_bit = pf_start_bit)
1857564SBrad.Beckmann@amd.com
18612065Snikos.nikoleris@arm.com        dir_cntrl.probeFilter = pf
18712065Snikos.nikoleris@arm.com        dir_cntrl.probe_filter_enabled = options.pf_on
18812065Snikos.nikoleris@arm.com        dir_cntrl.full_bit_dir_enabled = options.dir_on
1896892SBrad.Beckmann@amd.com
1907566SBrad.Beckmann@amd.com        if options.recycle_latency:
1917566SBrad.Beckmann@amd.com            dir_cntrl.recycle_latency = options.recycle_latency
1927566SBrad.Beckmann@amd.com
19310311Snilay@cs.wisc.edu        # Connect the directory controller to the network
19411022Sjthestness@gmail.com        dir_cntrl.forwardFromDir = MessageBuffer()
19511022Sjthestness@gmail.com        dir_cntrl.forwardFromDir.master = ruby_system.network.slave
19611022Sjthestness@gmail.com        dir_cntrl.responseFromDir = MessageBuffer()
19711022Sjthestness@gmail.com        dir_cntrl.responseFromDir.master = ruby_system.network.slave
19811022Sjthestness@gmail.com        dir_cntrl.dmaResponseFromDir = MessageBuffer(ordered = True)
19911022Sjthestness@gmail.com        dir_cntrl.dmaResponseFromDir.master = ruby_system.network.slave
20010311Snilay@cs.wisc.edu
20111022Sjthestness@gmail.com        dir_cntrl.triggerQueue = MessageBuffer(ordered = True)
20211022Sjthestness@gmail.com
20311022Sjthestness@gmail.com        dir_cntrl.unblockToDir = MessageBuffer()
20411022Sjthestness@gmail.com        dir_cntrl.unblockToDir.slave = ruby_system.network.master
20511022Sjthestness@gmail.com        dir_cntrl.responseToDir = MessageBuffer()
20611022Sjthestness@gmail.com        dir_cntrl.responseToDir.slave = ruby_system.network.master
20711022Sjthestness@gmail.com        dir_cntrl.requestToDir = MessageBuffer()
20811022Sjthestness@gmail.com        dir_cntrl.requestToDir.slave = ruby_system.network.master
20911022Sjthestness@gmail.com        dir_cntrl.dmaRequestToDir = MessageBuffer(ordered = True)
21011022Sjthestness@gmail.com        dir_cntrl.dmaRequestToDir.slave = ruby_system.network.master
21111022Sjthestness@gmail.com        dir_cntrl.responseFromMemory = MessageBuffer()
21210311Snilay@cs.wisc.edu
21310311Snilay@cs.wisc.edu
2148929Snilay@cs.wisc.edu    for i, dma_port in enumerate(dma_ports):
2156893SBrad.Beckmann@amd.com        #
2166893SBrad.Beckmann@amd.com        # Create the Ruby objects associated with the dma controller
2176893SBrad.Beckmann@amd.com        #
2186893SBrad.Beckmann@amd.com        dma_seq = DMASequencer(version = i,
21910519Snilay@cs.wisc.edu                               ruby_system = ruby_system,
22010519Snilay@cs.wisc.edu                               slave = dma_port)
22110917Sbrandon.potter@amd.com
2226892SBrad.Beckmann@amd.com        dma_cntrl = DMA_Controller(version = i,
2238477Snilay@cs.wisc.edu                                   dma_sequencer = dma_seq,
2249841Snilay@cs.wisc.edu                                   transitions_per_cycle = options.ports,
2258477Snilay@cs.wisc.edu                                   ruby_system = ruby_system)
2266892SBrad.Beckmann@amd.com
2279468Smalek.musleh@gmail.com        exec("ruby_system.dma_cntrl%d = dma_cntrl" % i)
2286892SBrad.Beckmann@amd.com        dma_cntrl_nodes.append(dma_cntrl)
2296892SBrad.Beckmann@amd.com
2307566SBrad.Beckmann@amd.com        if options.recycle_latency:
2317566SBrad.Beckmann@amd.com            dma_cntrl.recycle_latency = options.recycle_latency
2327566SBrad.Beckmann@amd.com
23310311Snilay@cs.wisc.edu        # Connect the dma controller to the network
23411022Sjthestness@gmail.com        dma_cntrl.responseFromDir = MessageBuffer(ordered = True)
23511022Sjthestness@gmail.com        dma_cntrl.responseFromDir.slave = ruby_system.network.master
23611022Sjthestness@gmail.com        dma_cntrl.requestToDir = MessageBuffer()
23711022Sjthestness@gmail.com        dma_cntrl.requestToDir.master = ruby_system.network.slave
23811022Sjthestness@gmail.com        dma_cntrl.mandatoryQueue = MessageBuffer()
23910311Snilay@cs.wisc.edu
24010519Snilay@cs.wisc.edu    all_cntrls = l1_cntrl_nodes + dir_cntrl_nodes + dma_cntrl_nodes
24110311Snilay@cs.wisc.edu
24210519Snilay@cs.wisc.edu    # Create the io controller and the sequencer
24310519Snilay@cs.wisc.edu    if full_system:
24410519Snilay@cs.wisc.edu        io_seq = DMASequencer(version=len(dma_ports), ruby_system=ruby_system)
24510519Snilay@cs.wisc.edu        ruby_system._io_port = io_seq
24610519Snilay@cs.wisc.edu        io_controller = DMA_Controller(version = len(dma_ports),
24710519Snilay@cs.wisc.edu                                       dma_sequencer = io_seq,
24810519Snilay@cs.wisc.edu                                       ruby_system = ruby_system)
24910519Snilay@cs.wisc.edu        ruby_system.io_controller = io_controller
25010519Snilay@cs.wisc.edu
25110519Snilay@cs.wisc.edu        # Connect the dma controller to the network
25211022Sjthestness@gmail.com        io_controller.responseFromDir = MessageBuffer(ordered = True)
25311022Sjthestness@gmail.com        io_controller.responseFromDir.slave = ruby_system.network.master
25411022Sjthestness@gmail.com        io_controller.requestToDir = MessageBuffer()
25511022Sjthestness@gmail.com        io_controller.requestToDir.master = ruby_system.network.slave
25611022Sjthestness@gmail.com        io_controller.mandatoryQueue = MessageBuffer()
25710519Snilay@cs.wisc.edu
25810519Snilay@cs.wisc.edu        all_cntrls = all_cntrls + [io_controller]
25913885Sdavid.hashe@amd.com    # Register configuration with filesystem
26013885Sdavid.hashe@amd.com    else:
26113885Sdavid.hashe@amd.com        for i in xrange(options.num_cpus):
26213885Sdavid.hashe@amd.com            FileSystemConfig.register_cpu(physical_package_id = 0,
26313885Sdavid.hashe@amd.com                                          core_siblings = [],
26413885Sdavid.hashe@amd.com                                          core_id = i,
26513885Sdavid.hashe@amd.com                                          thread_siblings = [])
26613885Sdavid.hashe@amd.com
26713885Sdavid.hashe@amd.com            FileSystemConfig.register_cache(level = 1,
26813885Sdavid.hashe@amd.com                                            idu_type = 'Instruction',
26913885Sdavid.hashe@amd.com                                            size = options.l1i_size,
27013885Sdavid.hashe@amd.com                                            line_size = options.cacheline_size,
27113885Sdavid.hashe@amd.com                                            assoc = options.l1i_assoc,
27213885Sdavid.hashe@amd.com                                            cpus = [i])
27313885Sdavid.hashe@amd.com            FileSystemConfig.register_cache(level = 1,
27413885Sdavid.hashe@amd.com                                            idu_type = 'Data',
27513885Sdavid.hashe@amd.com                                            size = options.l1d_size,
27613885Sdavid.hashe@amd.com                                            line_size = options.cacheline_size,
27713885Sdavid.hashe@amd.com                                            assoc = options.l1d_assoc,
27813885Sdavid.hashe@amd.com                                            cpus = [i])
27913885Sdavid.hashe@amd.com
28013885Sdavid.hashe@amd.com            FileSystemConfig.register_cache(level = 2,
28113885Sdavid.hashe@amd.com                                            idu_type = 'Unified',
28213885Sdavid.hashe@amd.com                                            size = options.l2_size,
28313885Sdavid.hashe@amd.com                                            line_size = options.cacheline_size,
28413885Sdavid.hashe@amd.com                                            assoc = options.l2_assoc,
28513885Sdavid.hashe@amd.com                                            cpus = [i])
28610519Snilay@cs.wisc.edu
28711065Snilay@cs.wisc.edu    ruby_system.network.number_of_virtual_networks = 6
2889100SBrad.Beckmann@amd.com    topology = create_topology(all_cntrls, options)
28912598Snikos.nikoleris@arm.com    return (cpu_sequencers, mem_dir_cntrl_nodes, topology)
290