MI_example.py revision 10116
16906SBrad.Beckmann@amd.com# Copyright (c) 2006-2007 The Regents of The University of Michigan
26906SBrad.Beckmann@amd.com# Copyright (c) 2009 Advanced Micro Devices, Inc.
36906SBrad.Beckmann@amd.com# All rights reserved.
46906SBrad.Beckmann@amd.com#
56906SBrad.Beckmann@amd.com# Redistribution and use in source and binary forms, with or without
66906SBrad.Beckmann@amd.com# modification, are permitted provided that the following conditions are
76906SBrad.Beckmann@amd.com# met: redistributions of source code must retain the above copyright
86906SBrad.Beckmann@amd.com# notice, this list of conditions and the following disclaimer;
96906SBrad.Beckmann@amd.com# redistributions in binary form must reproduce the above copyright
106906SBrad.Beckmann@amd.com# notice, this list of conditions and the following disclaimer in the
116906SBrad.Beckmann@amd.com# documentation and/or other materials provided with the distribution;
126906SBrad.Beckmann@amd.com# neither the name of the copyright holders nor the names of its
136906SBrad.Beckmann@amd.com# contributors may be used to endorse or promote products derived from
146906SBrad.Beckmann@amd.com# this software without specific prior written permission.
156906SBrad.Beckmann@amd.com#
166906SBrad.Beckmann@amd.com# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
176906SBrad.Beckmann@amd.com# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
186906SBrad.Beckmann@amd.com# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
196906SBrad.Beckmann@amd.com# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
206906SBrad.Beckmann@amd.com# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
216906SBrad.Beckmann@amd.com# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
226906SBrad.Beckmann@amd.com# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
236906SBrad.Beckmann@amd.com# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
246906SBrad.Beckmann@amd.com# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
256906SBrad.Beckmann@amd.com# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
266906SBrad.Beckmann@amd.com# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
276906SBrad.Beckmann@amd.com#
286906SBrad.Beckmann@amd.com# Authors: Brad Beckmann
296906SBrad.Beckmann@amd.com
308183Snilay@cs.wisc.eduimport math
316906SBrad.Beckmann@amd.comimport m5
326906SBrad.Beckmann@amd.comfrom m5.objects import *
336906SBrad.Beckmann@amd.comfrom m5.defines import buildEnv
349100SBrad.Beckmann@amd.comfrom Ruby import create_topology
356906SBrad.Beckmann@amd.com
366906SBrad.Beckmann@amd.com#
376906SBrad.Beckmann@amd.com# Note: the cache latency is only used by the sequencer on fast path hits
386906SBrad.Beckmann@amd.com#
396906SBrad.Beckmann@amd.comclass Cache(RubyCache):
406906SBrad.Beckmann@amd.com    latency = 3
416906SBrad.Beckmann@amd.com
427538SBrad.Beckmann@amd.comdef define_options(parser):
437538SBrad.Beckmann@amd.com    return
447538SBrad.Beckmann@amd.com
4510116Snilay@cs.wisc.edudef create_system(options, system, dma_ports, ruby_system):
466906SBrad.Beckmann@amd.com
476906SBrad.Beckmann@amd.com    if buildEnv['PROTOCOL'] != 'MI_example':
486906SBrad.Beckmann@amd.com        panic("This script requires the MI_example protocol to be built.")
496906SBrad.Beckmann@amd.com
506906SBrad.Beckmann@amd.com    cpu_sequencers = []
516906SBrad.Beckmann@amd.com
526906SBrad.Beckmann@amd.com    #
536906SBrad.Beckmann@amd.com    # The ruby network creation expects the list of nodes in the system to be
546906SBrad.Beckmann@amd.com    # consistent with the NetDest list.  Therefore the l1 controller nodes must be
556906SBrad.Beckmann@amd.com    # listed before the directory nodes and directory nodes before dma nodes, etc.
566906SBrad.Beckmann@amd.com    #
576906SBrad.Beckmann@amd.com    l1_cntrl_nodes = []
586906SBrad.Beckmann@amd.com    dir_cntrl_nodes = []
596906SBrad.Beckmann@amd.com    dma_cntrl_nodes = []
606906SBrad.Beckmann@amd.com
616906SBrad.Beckmann@amd.com    #
626906SBrad.Beckmann@amd.com    # Must create the individual controllers before the network to ensure the
636906SBrad.Beckmann@amd.com    # controller constructors are called before the network constructor
646906SBrad.Beckmann@amd.com    #
658180SBrad.Beckmann@amd.com    block_size_bits = int(math.log(options.cacheline_size, 2))
668257SBrad.Beckmann@amd.com
676906SBrad.Beckmann@amd.com    for i in xrange(options.num_cpus):
686906SBrad.Beckmann@amd.com        #
696906SBrad.Beckmann@amd.com        # First create the Ruby objects associated with this cpu
706906SBrad.Beckmann@amd.com        # Only one cache exists for this protocol, so by default use the L1D
716906SBrad.Beckmann@amd.com        # config parameters.
726906SBrad.Beckmann@amd.com        #
736906SBrad.Beckmann@amd.com        cache = Cache(size = options.l1d_size,
748180SBrad.Beckmann@amd.com                      assoc = options.l1d_assoc,
758180SBrad.Beckmann@amd.com                      start_index_bit = block_size_bits)
766906SBrad.Beckmann@amd.com
776906SBrad.Beckmann@amd.com        #
786906SBrad.Beckmann@amd.com        # Only one unified L1 cache exists.  Can cache instructions and data.
796906SBrad.Beckmann@amd.com        #
808322Ssteve.reinhardt@amd.com        l1_cntrl = L1Cache_Controller(version = i,
818436SBrad.Beckmann@amd.com                                      cacheMemory = cache,
828717Snilay@cs.wisc.edu                                      send_evictions = (
838717Snilay@cs.wisc.edu                                          options.cpu_type == "detailed"),
849841Snilay@cs.wisc.edu                                      transitions_per_cycle = options.ports,
858436SBrad.Beckmann@amd.com                                      ruby_system = ruby_system)
868322Ssteve.reinhardt@amd.com
877015SBrad.Beckmann@amd.com        cpu_seq = RubySequencer(version = i,
887015SBrad.Beckmann@amd.com                                icache = cache,
896906SBrad.Beckmann@amd.com                                dcache = cache,
908436SBrad.Beckmann@amd.com                                ruby_system = ruby_system)
916906SBrad.Beckmann@amd.com
928322Ssteve.reinhardt@amd.com        l1_cntrl.sequencer = cpu_seq
9310116Snilay@cs.wisc.edu        exec("ruby_system.l1_cntrl%d = l1_cntrl" % i)
948322Ssteve.reinhardt@amd.com
956906SBrad.Beckmann@amd.com        #
966906SBrad.Beckmann@amd.com        # Add controllers and sequencers to the appropriate lists
976906SBrad.Beckmann@amd.com        #
986906SBrad.Beckmann@amd.com        cpu_sequencers.append(cpu_seq)
996906SBrad.Beckmann@amd.com        l1_cntrl_nodes.append(l1_cntrl)
1006906SBrad.Beckmann@amd.com
1019826Sandreas.hansson@arm.com    phys_mem_size = sum(map(lambda r: r.size(), system.mem_ranges))
1029798Snilay@cs.wisc.edu    assert(phys_mem_size % options.num_dirs == 0)
1036906SBrad.Beckmann@amd.com    mem_module_size = phys_mem_size / options.num_dirs
1046906SBrad.Beckmann@amd.com
1059793Sakash.bagdia@arm.com    # Run each of the ruby memory controllers at a ratio of the frequency of
1069793Sakash.bagdia@arm.com    # the ruby system.
1079793Sakash.bagdia@arm.com    # clk_divider value is a fix to pass regression.
1089793Sakash.bagdia@arm.com    ruby_system.memctrl_clk_domain = DerivedClockDomain(
1099793Sakash.bagdia@arm.com                                          clk_domain=ruby_system.clk_domain,
1109793Sakash.bagdia@arm.com                                          clk_divider=3)
1119793Sakash.bagdia@arm.com
1126906SBrad.Beckmann@amd.com    for i in xrange(options.num_dirs):
1136906SBrad.Beckmann@amd.com        #
1146906SBrad.Beckmann@amd.com        # Create the Ruby objects associated with the directory controller
1156906SBrad.Beckmann@amd.com        #
1166906SBrad.Beckmann@amd.com
1179793Sakash.bagdia@arm.com        mem_cntrl = RubyMemoryControl(
1189793Sakash.bagdia@arm.com                              clk_domain = ruby_system.memctrl_clk_domain,
1199793Sakash.bagdia@arm.com                              version = i,
1209793Sakash.bagdia@arm.com                              ruby_system = ruby_system)
1216906SBrad.Beckmann@amd.com
1226906SBrad.Beckmann@amd.com        dir_size = MemorySize('0B')
1236906SBrad.Beckmann@amd.com        dir_size.value = mem_module_size
1246906SBrad.Beckmann@amd.com
1256906SBrad.Beckmann@amd.com        dir_cntrl = Directory_Controller(version = i,
1266906SBrad.Beckmann@amd.com                                         directory = \
1277541SBrad.Beckmann@amd.com                                         RubyDirectoryMemory( \
1287541SBrad.Beckmann@amd.com                                                    version = i,
1297541SBrad.Beckmann@amd.com                                                    size = dir_size,
1307541SBrad.Beckmann@amd.com                                                    use_map = options.use_map,
1317541SBrad.Beckmann@amd.com                                                    map_levels = \
1327541SBrad.Beckmann@amd.com                                                      options.map_levels),
1338436SBrad.Beckmann@amd.com                                         memBuffer = mem_cntrl,
1349841Snilay@cs.wisc.edu                                         transitions_per_cycle = options.ports,
1358436SBrad.Beckmann@amd.com                                         ruby_system = ruby_system)
1366906SBrad.Beckmann@amd.com
1379468Smalek.musleh@gmail.com        exec("ruby_system.dir_cntrl%d = dir_cntrl" % i)
1386906SBrad.Beckmann@amd.com        dir_cntrl_nodes.append(dir_cntrl)
1396906SBrad.Beckmann@amd.com
1408929Snilay@cs.wisc.edu    for i, dma_port in enumerate(dma_ports):
1416906SBrad.Beckmann@amd.com        #
1426906SBrad.Beckmann@amd.com        # Create the Ruby objects associated with the dma controller
1436906SBrad.Beckmann@amd.com        #
1446906SBrad.Beckmann@amd.com        dma_seq = DMASequencer(version = i,
1458477Snilay@cs.wisc.edu                               ruby_system = ruby_system)
1466906SBrad.Beckmann@amd.com
1476906SBrad.Beckmann@amd.com        dma_cntrl = DMA_Controller(version = i,
1488477Snilay@cs.wisc.edu                                   dma_sequencer = dma_seq,
1499841Snilay@cs.wisc.edu                                   transitions_per_cycle = options.ports,
1508477Snilay@cs.wisc.edu                                   ruby_system = ruby_system)
1516906SBrad.Beckmann@amd.com
1529468Smalek.musleh@gmail.com        exec("ruby_system.dma_cntrl%d = dma_cntrl" % i)
1539468Smalek.musleh@gmail.com        exec("ruby_system.dma_cntrl%d.dma_sequencer.slave = dma_port" % i)
1546906SBrad.Beckmann@amd.com        dma_cntrl_nodes.append(dma_cntrl)
1558257SBrad.Beckmann@amd.com
1566906SBrad.Beckmann@amd.com    all_cntrls = l1_cntrl_nodes + dir_cntrl_nodes + dma_cntrl_nodes
1576906SBrad.Beckmann@amd.com
1589100SBrad.Beckmann@amd.com    topology = create_topology(all_cntrls, options)
1599100SBrad.Beckmann@amd.com
1609100SBrad.Beckmann@amd.com    return (cpu_sequencers, dir_cntrl_nodes, topology)
161