se.py revision 10120
12SN/A# Copyright (c) 2012-2013 ARM Limited 22188SN/A# All rights reserved. 32SN/A# 42SN/A# The license below extends only to copyright in the software and shall 52SN/A# not be construed as granting a license to any other intellectual 62SN/A# property including but not limited to intellectual property relating 72SN/A# to a hardware implementation of the functionality of the software 82SN/A# licensed hereunder. You may use the software subject to the license 92SN/A# terms below provided that you ensure that this notice is replicated 102SN/A# unmodified and in its entirety in all distributions of the software, 112SN/A# modified or unmodified, in source code or in binary form. 122SN/A# 132SN/A# Copyright (c) 2006-2008 The Regents of The University of Michigan 142SN/A# All rights reserved. 152SN/A# 162SN/A# Redistribution and use in source and binary forms, with or without 172SN/A# modification, are permitted provided that the following conditions are 182SN/A# met: redistributions of source code must retain the above copyright 192SN/A# notice, this list of conditions and the following disclaimer; 202SN/A# redistributions in binary form must reproduce the above copyright 212SN/A# notice, this list of conditions and the following disclaimer in the 222SN/A# documentation and/or other materials provided with the distribution; 232SN/A# neither the name of the copyright holders nor the names of its 242SN/A# contributors may be used to endorse or promote products derived from 252SN/A# this software without specific prior written permission. 262SN/A# 272665SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 282665SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 292665SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 302665SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 312665SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 322SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 332SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 342SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 352SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 362465SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 373565Sgblack@eecs.umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 385529Snate@binkert.org# 398777Sgblack@eecs.umich.edu# Authors: Steve Reinhardt 401917SN/A 411070SN/A# Simple test script 421917SN/A# 432188SN/A# "m5 test.py" 448777Sgblack@eecs.umich.edu 458777Sgblack@eecs.umich.eduimport optparse 461917SN/Aimport sys 472290SN/Aimport os 488777Sgblack@eecs.umich.edu 498777Sgblack@eecs.umich.eduimport m5 508777Sgblack@eecs.umich.edufrom m5.defines import buildEnv 518777Sgblack@eecs.umich.edufrom m5.objects import * 528777Sgblack@eecs.umich.edufrom m5.util import addToPath, fatal 538793Sgblack@eecs.umich.edu 548777Sgblack@eecs.umich.eduaddToPath('../common') 551070SN/AaddToPath('../ruby') 561917SN/A 572519SN/Aimport Options 582SN/Aimport Ruby 592SN/Aimport Simulation 602SN/Aimport CacheConfig 612SN/Aimport MemConfig 628766Sgblack@eecs.umich.edufrom Caches import * 638766Sgblack@eecs.umich.edufrom cpu2000 import * 648766Sgblack@eecs.umich.edu 658766Sgblack@eecs.umich.edudef get_processes(options): 668766Sgblack@eecs.umich.edu """Interprets provided options and returns a list of processes""" 678766Sgblack@eecs.umich.edu 688766Sgblack@eecs.umich.edu multiprocesses = [] 698766Sgblack@eecs.umich.edu inputs = [] 702683Sktlim@umich.edu outputs = [] 716022Sgblack@eecs.umich.edu errouts = [] 722683Sktlim@umich.edu pargs = [] 738766Sgblack@eecs.umich.edu 746324Sgblack@eecs.umich.edu workloads = options.cmd.split(';') 752521SN/A if options.input != "": 762SN/A inputs = options.input.split(';') 772683Sktlim@umich.edu if options.output != "": 782190SN/A outputs = options.output.split(';') 792680SN/A if options.errout != "": 802290SN/A errouts = options.errout.split(';') 816316Sgblack@eecs.umich.edu if options.options != "": 821917SN/A pargs = options.options.split(';') 835529Snate@binkert.org 841982SN/A idx = 0 851917SN/A for wrkld in workloads: 862683Sktlim@umich.edu process = LiveProcess() 872683Sktlim@umich.edu process.executable = wrkld 881917SN/A process.cwd = os.getcwd() 891917SN/A 901917SN/A if len(pargs) > idx: 911917SN/A process.cmd = [wrkld] + pargs[idx].split() 921917SN/A else: 931917SN/A process.cmd = [wrkld] 941917SN/A 951917SN/A if len(inputs) > idx: 962521SN/A process.input = inputs[idx] 975482Snate@binkert.org if len(outputs) > idx: 983548Sgblack@eecs.umich.edu process.output = outputs[idx] 992SN/A if len(errouts) > idx: 1002862Sktlim@umich.edu process.errout = errouts[idx] 1012864Sktlim@umich.edu 1026331Sgblack@eecs.umich.edu multiprocesses.append(process) 1032190SN/A idx += 1 1042683Sktlim@umich.edu 1052190SN/A if options.smt: 1062190SN/A assert(options.cpu_type == "detailed" or options.cpu_type == "inorder") 1072683Sktlim@umich.edu return multiprocesses, idx 1081070SN/A else: 1098754Sgblack@eecs.umich.edu return multiprocesses, 1 1103486Sktlim@umich.edu 1112680SN/A 1121070SN/Aparser = optparse.OptionParser() 1131070SN/AOptions.addCommonOptions(parser) 1141917SN/AOptions.addSEOptions(parser) 1152683Sktlim@umich.edu 116180SN/Aif '--ruby' in sys.argv: 117180SN/A Ruby.define_options(parser) 1188793Sgblack@eecs.umich.edu 1198793Sgblack@eecs.umich.edu(options, args) = parser.parse_args() 1202235SN/A 121180SN/Aif args: 1222862Sktlim@umich.edu print "Error: script doesn't take any positional arguments" 1238793Sgblack@eecs.umich.edu sys.exit(1) 1248793Sgblack@eecs.umich.edu 1258793Sgblack@eecs.umich.edumultiprocesses = [] 1268793Sgblack@eecs.umich.edunumThreads = 1 1278793Sgblack@eecs.umich.edu 1288793Sgblack@eecs.umich.eduif options.bench: 1298793Sgblack@eecs.umich.edu apps = options.bench.split("-") 1308793Sgblack@eecs.umich.edu if len(apps) != options.num_cpus: 1318793Sgblack@eecs.umich.edu print "number of benchmarks not equal to set num_cpus!" 1328793Sgblack@eecs.umich.edu sys.exit(1) 1338793Sgblack@eecs.umich.edu 1348793Sgblack@eecs.umich.edu for app in apps: 1358793Sgblack@eecs.umich.edu try: 1368793Sgblack@eecs.umich.edu if buildEnv['TARGET_ISA'] == 'alpha': 1378793Sgblack@eecs.umich.edu exec("workload = %s('alpha', 'tru64', '%s')" % ( 1382313SN/A app, options.spec_input)) 139180SN/A elif buildEnv['TARGET_ISA'] == 'arm': 140180SN/A exec("workload = %s('arm_%s', 'linux', '%s')" % ( 141180SN/A app, options.arm_iset, options.spec_input)) 1426029Ssteve.reinhardt@amd.com else: 143180SN/A exec("workload = %s(buildEnv['TARGET_ISA', 'linux', '%s')" % ( 144180SN/A app, options.spec_input)) 1452SN/A multiprocesses.append(workload.makeLiveProcess()) 1462864Sktlim@umich.edu except: 1472864Sktlim@umich.edu print >>sys.stderr, "Unable to find workload for %s: %s" % ( 1482864Sktlim@umich.edu buildEnv['TARGET_ISA'], app) 1492864Sktlim@umich.edu sys.exit(1) 1508793Sgblack@eecs.umich.eduelif options.cmd: 1518793Sgblack@eecs.umich.edu multiprocesses, numThreads = get_processes(options) 1528793Sgblack@eecs.umich.eduelse: 1538793Sgblack@eecs.umich.edu print >> sys.stderr, "No workload specified. Exiting!\n" 1548793Sgblack@eecs.umich.edu sys.exit(1) 1558793Sgblack@eecs.umich.edu 1568793Sgblack@eecs.umich.edu 1578793Sgblack@eecs.umich.edu(CPUClass, test_mem_mode, FutureClass) = Simulation.setCPUClass(options) 1588793Sgblack@eecs.umich.eduCPUClass.numThreads = numThreads 1592864Sktlim@umich.edu 1602864Sktlim@umich.eduMemClass = Simulation.setMemClass(options) 1612864Sktlim@umich.edu 1622864Sktlim@umich.edu# Check -- do not allow SMT with multiple CPUs 1632862Sktlim@umich.eduif options.smt and options.num_cpus > 1: 1642862Sktlim@umich.edu fatal("You cannot use SMT with multiple CPUs!") 1652862Sktlim@umich.edu 1662862Sktlim@umich.edunp = options.num_cpus 1672862Sktlim@umich.edusystem = System(cpu = [CPUClass(cpu_id=i) for i in xrange(np)], 1688793Sgblack@eecs.umich.edu mem_mode = test_mem_mode, 1698793Sgblack@eecs.umich.edu mem_ranges = [AddrRange(options.mem_size)], 1705714Shsul@eecs.umich.edu cache_line_size = options.cacheline_size) 1715715Shsul@eecs.umich.edu 1725714Shsul@eecs.umich.edu# Create a top-level voltage domain 1732862Sktlim@umich.edusystem.voltage_domain = VoltageDomain(voltage = options.sys_voltage) 1742862Sktlim@umich.edu 1752862Sktlim@umich.edu# Create a source clock for the system and set the clock period 1762683Sktlim@umich.edusystem.clk_domain = SrcClockDomain(clock = options.sys_clock, 177217SN/A voltage_domain = system.voltage_domain) 1782862Sktlim@umich.edu 1796315Sgblack@eecs.umich.edu# Create a CPU voltage domain 1806316Sgblack@eecs.umich.edusystem.cpu_voltage_domain = VoltageDomain() 1817720Sgblack@eecs.umich.edu 182223SN/A# Create a separate clock domain for the CPUs 1836677SBrad.Beckmann@amd.comsystem.cpu_clk_domain = SrcClockDomain(clock = options.cpu_clock, 1846677SBrad.Beckmann@amd.com voltage_domain = 1856677SBrad.Beckmann@amd.com system.cpu_voltage_domain) 1866677SBrad.Beckmann@amd.com 1876678Sgblack@eecs.umich.edu# All cpus belong to a common cpu_clk_domain, therefore running at a common 188217SN/A# frequency. 189217SN/Afor cpu in system.cpu: 190217SN/A cpu.clk_domain = system.cpu_clk_domain 191217SN/A 1922683Sktlim@umich.edu# Sanity check 193217SN/Aif options.fastmem: 1942862Sktlim@umich.edu if CPUClass != AtomicSimpleCPU: 1956315Sgblack@eecs.umich.edu fatal("Fastmem can only be used with atomic CPU!") 1966316Sgblack@eecs.umich.edu if (options.caches or options.l2cache): 1977720Sgblack@eecs.umich.edu fatal("You cannot use fastmem in combination with caches!") 198223SN/A 1996677SBrad.Beckmann@amd.comif options.simpoint_profile: 2006677SBrad.Beckmann@amd.com if not options.fastmem: 2016677SBrad.Beckmann@amd.com # Atomic CPU checked with fastmem option already 2026677SBrad.Beckmann@amd.com fatal("SimPoint generation should be done with atomic cpu and fastmem") 2036678Sgblack@eecs.umich.edu if np > 1: 204217SN/A fatal("SimPoint generation not supported with more than one CPUs") 205217SN/A 2062683Sktlim@umich.edufor i in xrange(np): 2072683Sktlim@umich.edu if options.smt: 2082683Sktlim@umich.edu system.cpu[i].workload = multiprocesses 2092683Sktlim@umich.edu elif len(multiprocesses) == 1: 2102683Sktlim@umich.edu system.cpu[i].workload = multiprocesses[0] 2112683Sktlim@umich.edu else: 212217SN/A system.cpu[i].workload = multiprocesses[i] 213217SN/A 2142683Sktlim@umich.edu if options.fastmem: 2152SN/A system.cpu[i].fastmem = True 2162680SN/A 2172SN/A if options.simpoint_profile: 2182SN/A system.cpu[i].simpoint_profile = True 2197823Ssteve.reinhardt@amd.com system.cpu[i].simpoint_interval = options.simpoint_interval 2202188SN/A 2214400Srdreslin@umich.edu if options.checker: 2225715Shsul@eecs.umich.edu system.cpu[i].addCheckerCpu() 2235543Ssaidi@eecs.umich.edu 2244400Srdreslin@umich.edu system.cpu[i].createThreads() 2252290SN/A 2262680SN/Aif options.ruby: 2272290SN/A if not (options.cpu_type == "detailed" or options.cpu_type == "timing"): 2282290SN/A print >> sys.stderr, "Ruby requires TimingSimpleCPU or O3CPU!!" 2295715Shsul@eecs.umich.edu sys.exit(1) 230393SN/A 231393SN/A # Set the option for physmem so that it is not allocated any space 232393SN/A system.physmem = MemClass(range=AddrRange(options.mem_size), 2332683Sktlim@umich.edu null = True) 234393SN/A options.use_map = True 2352680SN/A Ruby.create_system(options, system) 236393SN/A assert(options.num_cpus == len(system.ruby._cpu_ports)) 237393SN/A 2387823Ssteve.reinhardt@amd.com for i in xrange(np): 2397823Ssteve.reinhardt@amd.com ruby_port = system.ruby._cpu_ports[i] 2402680SN/A 2415715Shsul@eecs.umich.edu # Create the interrupt controller and connect its ports to Ruby 2422SN/A # Note that the interrupt controller is always present but only 2432SN/A # in x86 does it have message ports that need to be connected 244393SN/A system.cpu[i].createInterruptController() 245393SN/A 2462683Sktlim@umich.edu # Connect the cpu's cache ports to Ruby 247393SN/A system.cpu[i].icache_port = ruby_port.slave 2482680SN/A system.cpu[i].dcache_port = ruby_port.slave 249393SN/A if buildEnv['TARGET_ISA'] == 'x86': 250393SN/A system.cpu[i].interrupts.pio = ruby_port.master 2512680SN/A system.cpu[i].interrupts.int_master = ruby_port.slave 2525715Shsul@eecs.umich.edu system.cpu[i].interrupts.int_slave = ruby_port.master 253393SN/A system.cpu[i].itb.walker.port = ruby_port.slave 254393SN/A system.cpu[i].dtb.walker.port = ruby_port.slave 255393SN/Aelse: 256393SN/A system.membus = CoherentBus() 2572683Sktlim@umich.edu system.system_port = system.membus.slave 2582SN/A CacheConfig.config_cache(options, system) 2598793Sgblack@eecs.umich.edu MemConfig.config_mem(options, system) 2602341SN/A 2612SN/Aroot = Root(full_system = False, system = system) 262716SN/ASimulation.run(options, root, system, FutureClass) 263716SN/A