ruby_random_test.py revision 12564
16657SN/A# Copyright (c) 2006-2007 The Regents of The University of Michigan
26657SN/A# Copyright (c) 2009 Advanced Micro Devices, Inc.
37567SBrad.Beckmann@amd.com# All rights reserved.
46657SN/A#
56657SN/A# Redistribution and use in source and binary forms, with or without
66657SN/A# modification, are permitted provided that the following conditions are
76657SN/A# met: redistributions of source code must retain the above copyright
86657SN/A# notice, this list of conditions and the following disclaimer;
96657SN/A# redistributions in binary form must reproduce the above copyright
106657SN/A# notice, this list of conditions and the following disclaimer in the
116657SN/A# documentation and/or other materials provided with the distribution;
126657SN/A# neither the name of the copyright holders nor the names of its
136657SN/A# contributors may be used to endorse or promote products derived from
146657SN/A# this software without specific prior written permission.
156657SN/A#
166657SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
176657SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
186657SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
196657SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
206657SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
216657SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
226657SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
236657SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
246657SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
256657SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
266657SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
276657SN/A#
286657SN/A# Authors: Ron Dreslinski
296657SN/A#          Brad Beckmann
306657SN/A
317567SBrad.Beckmann@amd.comfrom __future__ import print_function
327567SBrad.Beckmann@amd.com
336657SN/Aimport m5
347567SBrad.Beckmann@amd.comfrom m5.objects import *
357567SBrad.Beckmann@amd.comfrom m5.defines import buildEnv
367567SBrad.Beckmann@amd.comfrom m5.util import addToPath
376657SN/Aimport os, optparse, sys
3810308Snilay@cs.wisc.edu
396657SN/AaddToPath('../')
406657SN/A
417567SBrad.Beckmann@amd.comfrom common import Options
4211025Snilay@cs.wisc.edufrom ruby import Ruby
436657SN/A
447567SBrad.Beckmann@amd.com# Get paths we might need.  It's expected this file is in m5/configs/example.
457567SBrad.Beckmann@amd.comconfig_path = os.path.dirname(os.path.abspath(__file__))
467567SBrad.Beckmann@amd.comconfig_root = os.path.dirname(config_path)
477567SBrad.Beckmann@amd.comm5_root = os.path.dirname(config_root)
487567SBrad.Beckmann@amd.com
497567SBrad.Beckmann@amd.comparser = optparse.OptionParser()
50Options.addNoISAOptions(parser)
51
52parser.add_option("--maxloads", metavar="N", default=100,
53                  help="Stop after N loads")
54parser.add_option("-f", "--wakeup_freq", metavar="N", default=10,
55                  help="Wakeup every N cycles")
56
57#
58# Add the ruby specific and protocol specific options
59#
60Ruby.define_options(parser)
61
62execfile(os.path.join(config_root, "common", "Options.py"))
63
64(options, args) = parser.parse_args()
65
66#
67# Set the default cache size and associativity to be very small to encourage
68# races between requests and writebacks.
69#
70options.l1d_size="256B"
71options.l1i_size="256B"
72options.l2_size="512B"
73options.l3_size="1kB"
74options.l1d_assoc=2
75options.l1i_assoc=2
76options.l2_assoc=2
77options.l3_assoc=2
78
79if args:
80     print("Error: script doesn't take any positional arguments")
81     sys.exit(1)
82
83#
84# Create the ruby random tester
85#
86
87# Check the protocol
88check_flush = False
89if buildEnv['PROTOCOL'] == 'MOESI_hammer':
90    check_flush = True
91
92tester = RubyTester(check_flush = check_flush,
93                    checks_to_complete = options.maxloads,
94                    wakeup_frequency = options.wakeup_freq)
95
96#
97# Create the M5 system.  Note that the Memory Object isn't
98# actually used by the rubytester, but is included to support the
99# M5 memory size == Ruby memory size checks
100#
101system = System(cpu = tester, mem_ranges = [AddrRange(options.mem_size)])
102
103# Create a top-level voltage domain and clock domain
104system.voltage_domain = VoltageDomain(voltage = options.sys_voltage)
105
106system.clk_domain = SrcClockDomain(clock = options.sys_clock,
107                                   voltage_domain = system.voltage_domain)
108
109Ruby.create_system(options, False, system)
110
111# Create a seperate clock domain for Ruby
112system.ruby.clk_domain = SrcClockDomain(clock = options.ruby_clock,
113                                        voltage_domain = system.voltage_domain)
114
115assert(options.num_cpus == len(system.ruby._cpu_ports))
116
117tester.num_cpus = len(system.ruby._cpu_ports)
118
119#
120# The tester is most effective when randomization is turned on and
121# artifical delay is randomly inserted on messages
122#
123system.ruby.randomization = True
124
125for ruby_port in system.ruby._cpu_ports:
126    #
127    # Tie the ruby tester ports to the ruby cpu read and write ports
128    #
129    if ruby_port.support_data_reqs and ruby_port.support_inst_reqs:
130        tester.cpuInstDataPort = ruby_port.slave
131    elif ruby_port.support_data_reqs:
132        tester.cpuDataPort = ruby_port.slave
133    elif ruby_port.support_inst_reqs:
134        tester.cpuInstPort = ruby_port.slave
135
136    # Do not automatically retry stalled Ruby requests
137    ruby_port.no_retry_on_stall = True
138
139    #
140    # Tell each sequencer this is the ruby tester so that it
141    # copies the subblock back to the checker
142    #
143    ruby_port.using_ruby_tester = True
144
145# -----------------------
146# run simulation
147# -----------------------
148
149root = Root( full_system = False, system = system )
150root.system.mem_mode = 'timing'
151
152# Not much point in this being higher than the L1 latency
153m5.ticks.setGlobalFrequency('1ns')
154
155# instantiate configuration
156m5.instantiate()
157
158# simulate until program terminates
159exit_event = m5.simulate(options.abs_max_tick)
160
161print('Exiting @ tick', m5.curTick(), 'because', exit_event.getCause())
162