FSConfig.py revision 6135
15323Sgblack@eecs.umich.edu# Copyright (c) 2006-2008 The Regents of The University of Michigan
22934Sktlim@umich.edu# All rights reserved.
32934Sktlim@umich.edu#
42934Sktlim@umich.edu# Redistribution and use in source and binary forms, with or without
52934Sktlim@umich.edu# modification, are permitted provided that the following conditions are
62934Sktlim@umich.edu# met: redistributions of source code must retain the above copyright
72934Sktlim@umich.edu# notice, this list of conditions and the following disclaimer;
82934Sktlim@umich.edu# redistributions in binary form must reproduce the above copyright
92934Sktlim@umich.edu# notice, this list of conditions and the following disclaimer in the
102934Sktlim@umich.edu# documentation and/or other materials provided with the distribution;
112934Sktlim@umich.edu# neither the name of the copyright holders nor the names of its
122934Sktlim@umich.edu# contributors may be used to endorse or promote products derived from
132934Sktlim@umich.edu# this software without specific prior written permission.
142934Sktlim@umich.edu#
152934Sktlim@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
162934Sktlim@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
172934Sktlim@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
182934Sktlim@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
192934Sktlim@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
202934Sktlim@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
212934Sktlim@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
222934Sktlim@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
232934Sktlim@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
242934Sktlim@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
252934Sktlim@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
262934Sktlim@umich.edu#
272934Sktlim@umich.edu# Authors: Kevin Lim
282934Sktlim@umich.edu
292934Sktlim@umich.eduimport m5
302969Sktlim@umich.edufrom m5 import makeList
312934Sktlim@umich.edufrom m5.objects import *
322995Ssaidi@eecs.umich.edufrom Benchmarks import *
332934Sktlim@umich.edu
342934Sktlim@umich.educlass CowIdeDisk(IdeDisk):
352934Sktlim@umich.edu    image = CowDiskImage(child=RawDiskImage(read_only=True),
362934Sktlim@umich.edu                         read_only=False)
372934Sktlim@umich.edu
382934Sktlim@umich.edu    def childImage(self, ci):
392934Sktlim@umich.edu        self.image.child.image_file = ci
402934Sktlim@umich.edu
416122SSteve.Reinhardt@amd.comclass MemBus(Bus):
426122SSteve.Reinhardt@amd.com    badaddr_responder = BadAddr()
436122SSteve.Reinhardt@amd.com    default = Self.badaddr_responder.pio
446122SSteve.Reinhardt@amd.com
456122SSteve.Reinhardt@amd.com
464520Ssaidi@eecs.umich.edudef makeLinuxAlphaSystem(mem_mode, mdesc = None):
474520Ssaidi@eecs.umich.edu    class BaseTsunami(Tsunami):
484982Ssaidi@eecs.umich.edu        ethernet = NSGigE(pci_bus=0, pci_dev=1, pci_func=0)
494520Ssaidi@eecs.umich.edu        ide = IdeController(disks=[Parent.disk0, Parent.disk2],
504520Ssaidi@eecs.umich.edu                            pci_func=0, pci_dev=0, pci_bus=0)
512934Sktlim@umich.edu
522934Sktlim@umich.edu    self = LinuxAlphaSystem()
533005Sstever@eecs.umich.edu    if not mdesc:
543005Sstever@eecs.umich.edu        # generic system
553304Sstever@eecs.umich.edu        mdesc = SysConfig()
562995Ssaidi@eecs.umich.edu    self.readfile = mdesc.script()
572934Sktlim@umich.edu    self.iobus = Bus(bus_id=0)
586122SSteve.Reinhardt@amd.com    self.membus = MemBus(bus_id=1)
594965Ssaidi@eecs.umich.edu    self.bridge = Bridge(delay='50ns', nack_delay='4ns')
605266Sksewell@umich.edu    self.physmem = PhysicalMemory(range = AddrRange(mdesc.mem()))
612934Sktlim@umich.edu    self.bridge.side_a = self.iobus.port
622934Sktlim@umich.edu    self.bridge.side_b = self.membus.port
632934Sktlim@umich.edu    self.physmem.port = self.membus.port
642934Sktlim@umich.edu    self.disk0 = CowIdeDisk(driveID='master')
652934Sktlim@umich.edu    self.disk2 = CowIdeDisk(driveID='master')
662995Ssaidi@eecs.umich.edu    self.disk0.childImage(mdesc.disk())
672934Sktlim@umich.edu    self.disk2.childImage(disk('linux-bigswap2.img'))
682934Sktlim@umich.edu    self.tsunami = BaseTsunami()
692934Sktlim@umich.edu    self.tsunami.attachIO(self.iobus)
702934Sktlim@umich.edu    self.tsunami.ide.pio = self.iobus.port
712934Sktlim@umich.edu    self.tsunami.ethernet.pio = self.iobus.port
722995Ssaidi@eecs.umich.edu    self.simple_disk = SimpleDisk(disk=RawDiskImage(image_file = mdesc.disk(),
732934Sktlim@umich.edu                                               read_only = True))
742934Sktlim@umich.edu    self.intrctrl = IntrControl()
752953Sktlim@umich.edu    self.mem_mode = mem_mode
765478Snate@binkert.org    self.terminal = Terminal()
772934Sktlim@umich.edu    self.kernel = binary('vmlinux')
783449Shsul@eecs.umich.edu    self.pal = binary('ts_osfpal')
792934Sktlim@umich.edu    self.console = binary('console')
802934Sktlim@umich.edu    self.boot_osflags = 'root=/dev/hda1 console=ttyS0'
812934Sktlim@umich.edu
822934Sktlim@umich.edu    return self
832934Sktlim@umich.edu
843584Ssaidi@eecs.umich.edudef makeSparcSystem(mem_mode, mdesc = None):
854486Sbinkertn@umich.edu    class CowMmDisk(MmDisk):
864486Sbinkertn@umich.edu        image = CowDiskImage(child=RawDiskImage(read_only=True),
874486Sbinkertn@umich.edu                             read_only=False)
884486Sbinkertn@umich.edu
894486Sbinkertn@umich.edu        def childImage(self, ci):
904486Sbinkertn@umich.edu            self.image.child.image_file = ci
914486Sbinkertn@umich.edu
923584Ssaidi@eecs.umich.edu    self = SparcSystem()
933584Ssaidi@eecs.umich.edu    if not mdesc:
943584Ssaidi@eecs.umich.edu        # generic system
953584Ssaidi@eecs.umich.edu        mdesc = SysConfig()
963584Ssaidi@eecs.umich.edu    self.readfile = mdesc.script()
973743Sgblack@eecs.umich.edu    self.iobus = Bus(bus_id=0)
986122SSteve.Reinhardt@amd.com    self.membus = MemBus(bus_id=1)
994972Ssaidi@eecs.umich.edu    self.bridge = Bridge(delay='50ns', nack_delay='4ns')
1003743Sgblack@eecs.umich.edu    self.t1000 = T1000()
1014104Ssaidi@eecs.umich.edu    self.t1000.attachOnChipIO(self.membus)
1023743Sgblack@eecs.umich.edu    self.t1000.attachIO(self.iobus)
1033823Ssaidi@eecs.umich.edu    self.physmem = PhysicalMemory(range = AddrRange(Addr('1MB'), size = '64MB'), zero = True)
1043814Ssaidi@eecs.umich.edu    self.physmem2 = PhysicalMemory(range = AddrRange(Addr('2GB'), size ='256MB'), zero = True)
1053743Sgblack@eecs.umich.edu    self.bridge.side_a = self.iobus.port
1063743Sgblack@eecs.umich.edu    self.bridge.side_b = self.membus.port
1073584Ssaidi@eecs.umich.edu    self.physmem.port = self.membus.port
1083814Ssaidi@eecs.umich.edu    self.physmem2.port = self.membus.port
1093584Ssaidi@eecs.umich.edu    self.rom.port = self.membus.port
1103745Sgblack@eecs.umich.edu    self.nvram.port = self.membus.port
1113745Sgblack@eecs.umich.edu    self.hypervisor_desc.port = self.membus.port
1123745Sgblack@eecs.umich.edu    self.partition_desc.port = self.membus.port
1133584Ssaidi@eecs.umich.edu    self.intrctrl = IntrControl()
1143898Ssaidi@eecs.umich.edu    self.disk0 = CowMmDisk()
1153898Ssaidi@eecs.umich.edu    self.disk0.childImage(disk('disk.s10hw2'))
1163898Ssaidi@eecs.umich.edu    self.disk0.pio = self.iobus.port
1174103Ssaidi@eecs.umich.edu    self.reset_bin = binary('reset_new.bin')
1184103Ssaidi@eecs.umich.edu    self.hypervisor_bin = binary('q_new.bin')
1194103Ssaidi@eecs.umich.edu    self.openboot_bin = binary('openboot_new.bin')
1203745Sgblack@eecs.umich.edu    self.nvram_bin = binary('nvram1')
1213745Sgblack@eecs.umich.edu    self.hypervisor_desc_bin = binary('1up-hv.bin')
1223745Sgblack@eecs.umich.edu    self.partition_desc_bin = binary('1up-md.bin')
1233584Ssaidi@eecs.umich.edu
1243584Ssaidi@eecs.umich.edu    return self
1253584Ssaidi@eecs.umich.edu
1265222Sksewell@umich.edudef makeLinuxMipsSystem(mem_mode, mdesc = None):
1275222Sksewell@umich.edu    class BaseMalta(Malta):
1285222Sksewell@umich.edu        ethernet = NSGigE(pci_bus=0, pci_dev=1, pci_func=0)
1295222Sksewell@umich.edu        ide = IdeController(disks=[Parent.disk0, Parent.disk2],
1305222Sksewell@umich.edu                            pci_func=0, pci_dev=0, pci_bus=0)
1315222Sksewell@umich.edu
1325222Sksewell@umich.edu    self = LinuxMipsSystem()
1335222Sksewell@umich.edu    if not mdesc:
1345222Sksewell@umich.edu        # generic system
1355222Sksewell@umich.edu        mdesc = SysConfig()
1365222Sksewell@umich.edu    self.readfile = mdesc.script()
1375222Sksewell@umich.edu    self.iobus = Bus(bus_id=0)
1386122SSteve.Reinhardt@amd.com    self.membus = MemBus(bus_id=1)
1395222Sksewell@umich.edu    self.bridge = Bridge(delay='50ns', nack_delay='4ns')
1405222Sksewell@umich.edu    self.physmem = PhysicalMemory(range = AddrRange('1GB'))
1415222Sksewell@umich.edu    self.bridge.side_a = self.iobus.port
1425222Sksewell@umich.edu    self.bridge.side_b = self.membus.port
1435222Sksewell@umich.edu    self.physmem.port = self.membus.port
1445222Sksewell@umich.edu    self.disk0 = CowIdeDisk(driveID='master')
1455222Sksewell@umich.edu    self.disk2 = CowIdeDisk(driveID='master')
1465222Sksewell@umich.edu    self.disk0.childImage(mdesc.disk())
1475222Sksewell@umich.edu    self.disk2.childImage(disk('linux-bigswap2.img'))
1485222Sksewell@umich.edu    self.malta = BaseMalta()
1495222Sksewell@umich.edu    self.malta.attachIO(self.iobus)
1505222Sksewell@umich.edu    self.malta.ide.pio = self.iobus.port
1515222Sksewell@umich.edu    self.malta.ethernet.pio = self.iobus.port
1525222Sksewell@umich.edu    self.simple_disk = SimpleDisk(disk=RawDiskImage(image_file = mdesc.disk(),
1535222Sksewell@umich.edu                                               read_only = True))
1545222Sksewell@umich.edu    self.intrctrl = IntrControl()
1555222Sksewell@umich.edu    self.mem_mode = mem_mode
1565478Snate@binkert.org    self.terminal = Terminal()
1575222Sksewell@umich.edu    self.kernel = binary('mips/vmlinux')
1585222Sksewell@umich.edu    self.console = binary('mips/console')
1595222Sksewell@umich.edu    self.boot_osflags = 'root=/dev/hda1 console=ttyS0'
1605222Sksewell@umich.edu
1615222Sksewell@umich.edu    return self
1625222Sksewell@umich.edu
1635323Sgblack@eecs.umich.edudef x86IOAddress(port):
1645357Sgblack@eecs.umich.edu    IO_address_space_base = 0x8000000000000000
1655323Sgblack@eecs.umich.edu    return IO_address_space_base + port;
1665323Sgblack@eecs.umich.edu
1676135Sgblack@eecs.umich.edudef makeX86System(mem_mode, numCPUs = 1, mdesc = None, self = None):
1685613Sgblack@eecs.umich.edu    if self == None:
1695613Sgblack@eecs.umich.edu        self = X86System()
1705613Sgblack@eecs.umich.edu
1715133Sgblack@eecs.umich.edu    if not mdesc:
1725133Sgblack@eecs.umich.edu        # generic system
1735133Sgblack@eecs.umich.edu        mdesc = SysConfig()
1745841Sgblack@eecs.umich.edu    mdesc.diskname = 'x86root.img'
1755133Sgblack@eecs.umich.edu    self.readfile = mdesc.script()
1765133Sgblack@eecs.umich.edu
1775133Sgblack@eecs.umich.edu    # Physical memory
1786122SSteve.Reinhardt@amd.com    self.membus = MemBus(bus_id=1)
1795450Sgblack@eecs.umich.edu    self.physmem = PhysicalMemory(range = AddrRange(mdesc.mem()))
1805133Sgblack@eecs.umich.edu    self.physmem.port = self.membus.port
1815133Sgblack@eecs.umich.edu
1825613Sgblack@eecs.umich.edu    # North Bridge
1835613Sgblack@eecs.umich.edu    self.iobus = Bus(bus_id=0)
1845613Sgblack@eecs.umich.edu    self.bridge = Bridge(delay='50ns', nack_delay='4ns')
1855613Sgblack@eecs.umich.edu    self.bridge.side_a = self.iobus.port
1865613Sgblack@eecs.umich.edu    self.bridge.side_b = self.membus.port
1875613Sgblack@eecs.umich.edu
1885613Sgblack@eecs.umich.edu    # Platform
1895638Sgblack@eecs.umich.edu    self.pc = Pc()
1905613Sgblack@eecs.umich.edu    self.pc.attachIO(self.iobus)
1915613Sgblack@eecs.umich.edu
1925613Sgblack@eecs.umich.edu    self.intrctrl = IntrControl()
1935613Sgblack@eecs.umich.edu
1945841Sgblack@eecs.umich.edu    # Disks
1955841Sgblack@eecs.umich.edu    disk0 = CowIdeDisk(driveID='master')
1965841Sgblack@eecs.umich.edu    disk2 = CowIdeDisk(driveID='master')
1975841Sgblack@eecs.umich.edu    disk0.childImage(mdesc.disk())
1985841Sgblack@eecs.umich.edu    disk2.childImage(disk('linux-bigswap2.img'))
1995841Sgblack@eecs.umich.edu    self.pc.south_bridge.ide.disks = [disk0, disk2]
2005841Sgblack@eecs.umich.edu
2015615Sgblack@eecs.umich.edu    # Add in a Bios information structure.
2025615Sgblack@eecs.umich.edu    structures = [X86SMBiosBiosInformation()]
2035615Sgblack@eecs.umich.edu    self.smbios_table.structures = structures
2045615Sgblack@eecs.umich.edu
2055641Sgblack@eecs.umich.edu    # Set up the Intel MP table
2066135Sgblack@eecs.umich.edu    for i in xrange(numCPUs):
2076135Sgblack@eecs.umich.edu        bp = X86IntelMPProcessor(
2086135Sgblack@eecs.umich.edu                local_apic_id = i,
2096135Sgblack@eecs.umich.edu                local_apic_version = 0x14,
2106135Sgblack@eecs.umich.edu                enable = True,
2116135Sgblack@eecs.umich.edu                bootstrap = (i == 0))
2126135Sgblack@eecs.umich.edu        self.intel_mp_table.add_entry(bp)
2135644Sgblack@eecs.umich.edu    io_apic = X86IntelMPIOAPIC(
2146135Sgblack@eecs.umich.edu            id = numCPUs,
2155644Sgblack@eecs.umich.edu            version = 0x11,
2165644Sgblack@eecs.umich.edu            enable = True,
2175644Sgblack@eecs.umich.edu            address = 0xfec00000)
2186135Sgblack@eecs.umich.edu    self.pc.south_bridge.io_apic.apic_id = io_apic.id
2195644Sgblack@eecs.umich.edu    self.intel_mp_table.add_entry(io_apic)
2205644Sgblack@eecs.umich.edu    isa_bus = X86IntelMPBus(bus_id = 0, bus_type='ISA')
2215644Sgblack@eecs.umich.edu    self.intel_mp_table.add_entry(isa_bus)
2225843Sgblack@eecs.umich.edu    pci_bus = X86IntelMPBus(bus_id = 1, bus_type='PCI')
2235843Sgblack@eecs.umich.edu    self.intel_mp_table.add_entry(pci_bus)
2245843Sgblack@eecs.umich.edu    connect_busses = X86IntelMPBusHierarchy(bus_id=0,
2255843Sgblack@eecs.umich.edu            subtractive_decode=True, parent_bus=1)
2265843Sgblack@eecs.umich.edu    self.intel_mp_table.add_entry(connect_busses)
2275843Sgblack@eecs.umich.edu    pci_dev4_inta = X86IntelMPIOIntAssignment(
2285843Sgblack@eecs.umich.edu            interrupt_type = 'INT',
2295843Sgblack@eecs.umich.edu            polarity = 'ConformPolarity',
2305843Sgblack@eecs.umich.edu            trigger = 'ConformTrigger',
2315843Sgblack@eecs.umich.edu            source_bus_id = 1,
2325843Sgblack@eecs.umich.edu            source_bus_irq = 0 + (4 << 2),
2336044Sgblack@eecs.umich.edu            dest_io_apic_id = io_apic.id,
2345843Sgblack@eecs.umich.edu            dest_io_apic_intin = 16)
2356074Sgblack@eecs.umich.edu    self.intel_mp_table.add_entry(pci_dev4_inta);
2366135Sgblack@eecs.umich.edu    def assignISAInt(irq, apicPin):
2376135Sgblack@eecs.umich.edu        assign_8259_to_apic = X86IntelMPIOIntAssignment(
2386135Sgblack@eecs.umich.edu                interrupt_type = 'ExtInt',
2396135Sgblack@eecs.umich.edu                polarity = 'ConformPolarity',
2406135Sgblack@eecs.umich.edu                trigger = 'ConformTrigger',
2416135Sgblack@eecs.umich.edu                source_bus_id = 0,
2426135Sgblack@eecs.umich.edu                source_bus_irq = irq,
2436135Sgblack@eecs.umich.edu                dest_io_apic_id = io_apic.id,
2446135Sgblack@eecs.umich.edu                dest_io_apic_intin = 0)
2456135Sgblack@eecs.umich.edu        self.intel_mp_table.add_entry(assign_8259_to_apic)
2466135Sgblack@eecs.umich.edu        assign_to_apic = X86IntelMPIOIntAssignment(
2476135Sgblack@eecs.umich.edu                interrupt_type = 'INT',
2486135Sgblack@eecs.umich.edu                polarity = 'ConformPolarity',
2496135Sgblack@eecs.umich.edu                trigger = 'ConformTrigger',
2506135Sgblack@eecs.umich.edu                source_bus_id = 0,
2516135Sgblack@eecs.umich.edu                source_bus_irq = irq,
2526135Sgblack@eecs.umich.edu                dest_io_apic_id = io_apic.id,
2536135Sgblack@eecs.umich.edu                dest_io_apic_intin = apicPin)
2546135Sgblack@eecs.umich.edu        self.intel_mp_table.add_entry(assign_to_apic)
2556135Sgblack@eecs.umich.edu    assignISAInt(0, 2)
2566135Sgblack@eecs.umich.edu    assignISAInt(1, 1)
2576135Sgblack@eecs.umich.edu    for i in range(3, 15):
2586135Sgblack@eecs.umich.edu        assignISAInt(i, i)
2595641Sgblack@eecs.umich.edu
2605613Sgblack@eecs.umich.edu
2616135Sgblack@eecs.umich.edudef makeLinuxX86System(mem_mode, numCPUs = 1, mdesc = None):
2625613Sgblack@eecs.umich.edu    self = LinuxX86System()
2635613Sgblack@eecs.umich.edu
2645613Sgblack@eecs.umich.edu    # Build up a generic x86 system and then specialize it for Linux
2656135Sgblack@eecs.umich.edu    makeX86System(mem_mode, numCPUs, mdesc, self)
2665613Sgblack@eecs.umich.edu
2675450Sgblack@eecs.umich.edu    # We assume below that there's at least 1MB of memory. We'll require 2
2685450Sgblack@eecs.umich.edu    # just to avoid corner cases.
2695450Sgblack@eecs.umich.edu    assert(self.physmem.range.second >= 0x200000)
2705450Sgblack@eecs.umich.edu
2715450Sgblack@eecs.umich.edu    # Mark the first megabyte of memory as reserved
2725450Sgblack@eecs.umich.edu    self.e820_table.entries.append(X86E820Entry(
2735450Sgblack@eecs.umich.edu                addr = 0,
2745450Sgblack@eecs.umich.edu                size = '1MB',
2755450Sgblack@eecs.umich.edu                range_type = 2))
2765450Sgblack@eecs.umich.edu
2775450Sgblack@eecs.umich.edu    # Mark the rest as available
2785450Sgblack@eecs.umich.edu    self.e820_table.entries.append(X86E820Entry(
2795450Sgblack@eecs.umich.edu                addr = 0x100000,
2806072Sgblack@eecs.umich.edu                size = '%dB' % (self.physmem.range.second - 0x100000 + 1),
2815450Sgblack@eecs.umich.edu                range_type = 1))
2825450Sgblack@eecs.umich.edu
2835330Sgblack@eecs.umich.edu    # Command line
2845847Sgblack@eecs.umich.edu    self.boot_osflags = 'earlyprintk=ttyS0 console=ttyS0 lpj=7999923 ' + \
2855845Sgblack@eecs.umich.edu                        'root=/dev/hda1'
2865133Sgblack@eecs.umich.edu    return self
2875133Sgblack@eecs.umich.edu
2883584Ssaidi@eecs.umich.edu
2893025Ssaidi@eecs.umich.edudef makeDualRoot(testSystem, driveSystem, dumpfile):
2902934Sktlim@umich.edu    self = Root()
2912995Ssaidi@eecs.umich.edu    self.testsys = testSystem
2922995Ssaidi@eecs.umich.edu    self.drivesys = driveSystem
2934981Ssaidi@eecs.umich.edu    self.etherlink = EtherLink()
2944981Ssaidi@eecs.umich.edu    self.etherlink.int0 = Parent.testsys.tsunami.ethernet.interface
2954981Ssaidi@eecs.umich.edu    self.etherlink.int1 = Parent.drivesys.tsunami.ethernet.interface
2964981Ssaidi@eecs.umich.edu
2973025Ssaidi@eecs.umich.edu    if dumpfile:
2983025Ssaidi@eecs.umich.edu        self.etherdump = EtherDump(file=dumpfile)
2993025Ssaidi@eecs.umich.edu        self.etherlink.dump = Parent.etherdump
3002934Sktlim@umich.edu
3012934Sktlim@umich.edu    return self
3025253Sksewell@umich.edu
3035263Sksewell@umich.edudef setMipsOptions(TestCPUClass):
3045253Sksewell@umich.edu        #CP0 Configuration
3055253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_PRId_CompanyOptions = 0
3065253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_PRId_CompanyID = 1
3075253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_PRId_ProcessorID = 147
3085253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_PRId_Revision = 0
3095253Sksewell@umich.edu
3105253Sksewell@umich.edu        #CP0 Interrupt Control
3115253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_IntCtl_IPTI = 7
3125253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_IntCtl_IPPCI = 7
3135253Sksewell@umich.edu
3145253Sksewell@umich.edu        # Config Register
3155253Sksewell@umich.edu        #TestCPUClass.CoreParams.CP0_Config_K23 = 0 # Since TLB
3165253Sksewell@umich.edu        #TestCPUClass.CoreParams.CP0_Config_KU = 0 # Since TLB
3175253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config_BE = 0 # Little Endian
3185253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config_AR = 1 # Architecture Revision 2
3195253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config_AT = 0 # MIPS32
3205253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config_MT = 1 # TLB MMU
3215253Sksewell@umich.edu        #TestCPUClass.CoreParams.CP0_Config_K0 = 2 # Uncached
3225253Sksewell@umich.edu
3235253Sksewell@umich.edu        #Config 1 Register
3245253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_M = 1 # Config2 Implemented
3255253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_MMU = 63 # TLB Size
3265253Sksewell@umich.edu        # ***VERY IMPORTANT***
3275253Sksewell@umich.edu        # Remember to modify CP0_Config1 according to cache specs
3285253Sksewell@umich.edu        # Examine file ../common/Cache.py
3295253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_IS = 1 # I-Cache Sets Per Way, 16KB cache, i.e., 1 (128)
3305253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_IL = 5 # I-Cache Line Size, default in Cache.py is 64, i.e 5
3315253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_IA = 1 # I-Cache Associativity, default in Cache.py is 2, i.e, a value of 1
3325253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_DS = 2 # D-Cache Sets Per Way (see below), 32KB cache, i.e., 2
3335253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_DL = 5 # D-Cache Line Size, default is 64, i.e., 5
3345253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_DA = 1 # D-Cache Associativity, default is 2, i.e. 1
3355253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_C2 = 0 # Coprocessor 2 not implemented(?)
3365253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_MD = 0 # MDMX ASE not implemented in Mips32
3375253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_PC = 1 # Performance Counters Implemented
3385253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_WR = 0 # Watch Registers Implemented
3395253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_CA = 0 # Mips16e NOT implemented
3405253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_EP = 0 # EJTag Not Implemented
3415253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config1_FP = 0 # FPU Implemented
3425253Sksewell@umich.edu
3435253Sksewell@umich.edu        #Config 2 Register
3445253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config2_M = 1 # Config3 Implemented
3455253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config2_TU = 0 # Tertiary Cache Control
3465253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config2_TS = 0 # Tertiary Cache Sets Per Way
3475253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config2_TL = 0 # Tertiary Cache Line Size
3485253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config2_TA = 0 # Tertiary Cache Associativity
3495253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config2_SU = 0 # Secondary Cache Control
3505253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config2_SS = 0 # Secondary Cache Sets Per Way
3515253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config2_SL = 0 # Secondary Cache Line Size
3525253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config2_SA = 0 # Secondary Cache Associativity
3535253Sksewell@umich.edu
3545253Sksewell@umich.edu
3555253Sksewell@umich.edu        #Config 3 Register
3565253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config3_M = 0 # Config4 Not Implemented
3575253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config3_DSPP = 1 # DSP ASE Present
3585253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config3_LPA = 0 # Large Physical Addresses Not supported in Mips32
3595253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config3_VEIC = 0 # EIC Supported
3605253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config3_VInt = 0 # Vectored Interrupts Implemented
3615253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config3_SP = 0 # Small Pages Supported (PageGrain reg. exists)
3625253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config3_MT = 0 # MT Not present
3635253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config3_SM = 0 # SmartMIPS ASE Not implemented
3645253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_Config3_TL = 0 # TraceLogic Not implemented
3655253Sksewell@umich.edu
3665253Sksewell@umich.edu        #SRS Ctl - HSS
3675253Sksewell@umich.edu        TestCPUClass.CoreParams.CP0_SrsCtl_HSS = 3 # Four shadow register sets implemented
3685253Sksewell@umich.edu
3695253Sksewell@umich.edu
3705253Sksewell@umich.edu        #TestCPUClass.CoreParams.tlb = TLB()
3715253Sksewell@umich.edu        #TestCPUClass.CoreParams.UnifiedTLB = 1
372