FSConfig.py revision 5644
15323Sgblack@eecs.umich.edu# Copyright (c) 2006-2008 The Regents of The University of Michigan 22934Sktlim@umich.edu# All rights reserved. 32934Sktlim@umich.edu# 42934Sktlim@umich.edu# Redistribution and use in source and binary forms, with or without 52934Sktlim@umich.edu# modification, are permitted provided that the following conditions are 62934Sktlim@umich.edu# met: redistributions of source code must retain the above copyright 72934Sktlim@umich.edu# notice, this list of conditions and the following disclaimer; 82934Sktlim@umich.edu# redistributions in binary form must reproduce the above copyright 92934Sktlim@umich.edu# notice, this list of conditions and the following disclaimer in the 102934Sktlim@umich.edu# documentation and/or other materials provided with the distribution; 112934Sktlim@umich.edu# neither the name of the copyright holders nor the names of its 122934Sktlim@umich.edu# contributors may be used to endorse or promote products derived from 132934Sktlim@umich.edu# this software without specific prior written permission. 142934Sktlim@umich.edu# 152934Sktlim@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 162934Sktlim@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 172934Sktlim@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 182934Sktlim@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 192934Sktlim@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 202934Sktlim@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 212934Sktlim@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 222934Sktlim@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 232934Sktlim@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 242934Sktlim@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 252934Sktlim@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 262934Sktlim@umich.edu# 272934Sktlim@umich.edu# Authors: Kevin Lim 282934Sktlim@umich.edu 292934Sktlim@umich.eduimport m5 302969Sktlim@umich.edufrom m5 import makeList 312934Sktlim@umich.edufrom m5.objects import * 322995Ssaidi@eecs.umich.edufrom Benchmarks import * 332934Sktlim@umich.edu 342934Sktlim@umich.educlass CowIdeDisk(IdeDisk): 352934Sktlim@umich.edu image = CowDiskImage(child=RawDiskImage(read_only=True), 362934Sktlim@umich.edu read_only=False) 372934Sktlim@umich.edu 382934Sktlim@umich.edu def childImage(self, ci): 392934Sktlim@umich.edu self.image.child.image_file = ci 402934Sktlim@umich.edu 414520Ssaidi@eecs.umich.edudef makeLinuxAlphaSystem(mem_mode, mdesc = None): 424520Ssaidi@eecs.umich.edu class BaseTsunami(Tsunami): 434982Ssaidi@eecs.umich.edu ethernet = NSGigE(pci_bus=0, pci_dev=1, pci_func=0) 444520Ssaidi@eecs.umich.edu ide = IdeController(disks=[Parent.disk0, Parent.disk2], 454520Ssaidi@eecs.umich.edu pci_func=0, pci_dev=0, pci_bus=0) 462934Sktlim@umich.edu 472934Sktlim@umich.edu self = LinuxAlphaSystem() 483005Sstever@eecs.umich.edu if not mdesc: 493005Sstever@eecs.umich.edu # generic system 503304Sstever@eecs.umich.edu mdesc = SysConfig() 512995Ssaidi@eecs.umich.edu self.readfile = mdesc.script() 522934Sktlim@umich.edu self.iobus = Bus(bus_id=0) 532934Sktlim@umich.edu self.membus = Bus(bus_id=1) 544965Ssaidi@eecs.umich.edu self.bridge = Bridge(delay='50ns', nack_delay='4ns') 555266Sksewell@umich.edu self.physmem = PhysicalMemory(range = AddrRange(mdesc.mem())) 562934Sktlim@umich.edu self.bridge.side_a = self.iobus.port 572934Sktlim@umich.edu self.bridge.side_b = self.membus.port 582934Sktlim@umich.edu self.physmem.port = self.membus.port 592934Sktlim@umich.edu self.disk0 = CowIdeDisk(driveID='master') 602934Sktlim@umich.edu self.disk2 = CowIdeDisk(driveID='master') 612995Ssaidi@eecs.umich.edu self.disk0.childImage(mdesc.disk()) 622934Sktlim@umich.edu self.disk2.childImage(disk('linux-bigswap2.img')) 632934Sktlim@umich.edu self.tsunami = BaseTsunami() 642934Sktlim@umich.edu self.tsunami.attachIO(self.iobus) 652934Sktlim@umich.edu self.tsunami.ide.pio = self.iobus.port 662934Sktlim@umich.edu self.tsunami.ethernet.pio = self.iobus.port 672995Ssaidi@eecs.umich.edu self.simple_disk = SimpleDisk(disk=RawDiskImage(image_file = mdesc.disk(), 682934Sktlim@umich.edu read_only = True)) 692934Sktlim@umich.edu self.intrctrl = IntrControl() 702953Sktlim@umich.edu self.mem_mode = mem_mode 715478Snate@binkert.org self.terminal = Terminal() 722934Sktlim@umich.edu self.kernel = binary('vmlinux') 733449Shsul@eecs.umich.edu self.pal = binary('ts_osfpal') 742934Sktlim@umich.edu self.console = binary('console') 752934Sktlim@umich.edu self.boot_osflags = 'root=/dev/hda1 console=ttyS0' 762934Sktlim@umich.edu 772934Sktlim@umich.edu return self 782934Sktlim@umich.edu 793584Ssaidi@eecs.umich.edudef makeSparcSystem(mem_mode, mdesc = None): 804486Sbinkertn@umich.edu class CowMmDisk(MmDisk): 814486Sbinkertn@umich.edu image = CowDiskImage(child=RawDiskImage(read_only=True), 824486Sbinkertn@umich.edu read_only=False) 834486Sbinkertn@umich.edu 844486Sbinkertn@umich.edu def childImage(self, ci): 854486Sbinkertn@umich.edu self.image.child.image_file = ci 864486Sbinkertn@umich.edu 873584Ssaidi@eecs.umich.edu self = SparcSystem() 883584Ssaidi@eecs.umich.edu if not mdesc: 893584Ssaidi@eecs.umich.edu # generic system 903584Ssaidi@eecs.umich.edu mdesc = SysConfig() 913584Ssaidi@eecs.umich.edu self.readfile = mdesc.script() 923743Sgblack@eecs.umich.edu self.iobus = Bus(bus_id=0) 933584Ssaidi@eecs.umich.edu self.membus = Bus(bus_id=1) 944972Ssaidi@eecs.umich.edu self.bridge = Bridge(delay='50ns', nack_delay='4ns') 953743Sgblack@eecs.umich.edu self.t1000 = T1000() 964104Ssaidi@eecs.umich.edu self.t1000.attachOnChipIO(self.membus) 973743Sgblack@eecs.umich.edu self.t1000.attachIO(self.iobus) 983823Ssaidi@eecs.umich.edu self.physmem = PhysicalMemory(range = AddrRange(Addr('1MB'), size = '64MB'), zero = True) 993814Ssaidi@eecs.umich.edu self.physmem2 = PhysicalMemory(range = AddrRange(Addr('2GB'), size ='256MB'), zero = True) 1003743Sgblack@eecs.umich.edu self.bridge.side_a = self.iobus.port 1013743Sgblack@eecs.umich.edu self.bridge.side_b = self.membus.port 1023584Ssaidi@eecs.umich.edu self.physmem.port = self.membus.port 1033814Ssaidi@eecs.umich.edu self.physmem2.port = self.membus.port 1043584Ssaidi@eecs.umich.edu self.rom.port = self.membus.port 1053745Sgblack@eecs.umich.edu self.nvram.port = self.membus.port 1063745Sgblack@eecs.umich.edu self.hypervisor_desc.port = self.membus.port 1073745Sgblack@eecs.umich.edu self.partition_desc.port = self.membus.port 1083584Ssaidi@eecs.umich.edu self.intrctrl = IntrControl() 1093898Ssaidi@eecs.umich.edu self.disk0 = CowMmDisk() 1103898Ssaidi@eecs.umich.edu self.disk0.childImage(disk('disk.s10hw2')) 1113898Ssaidi@eecs.umich.edu self.disk0.pio = self.iobus.port 1124103Ssaidi@eecs.umich.edu self.reset_bin = binary('reset_new.bin') 1134103Ssaidi@eecs.umich.edu self.hypervisor_bin = binary('q_new.bin') 1144103Ssaidi@eecs.umich.edu self.openboot_bin = binary('openboot_new.bin') 1153745Sgblack@eecs.umich.edu self.nvram_bin = binary('nvram1') 1163745Sgblack@eecs.umich.edu self.hypervisor_desc_bin = binary('1up-hv.bin') 1173745Sgblack@eecs.umich.edu self.partition_desc_bin = binary('1up-md.bin') 1183584Ssaidi@eecs.umich.edu 1193584Ssaidi@eecs.umich.edu return self 1203584Ssaidi@eecs.umich.edu 1215222Sksewell@umich.edudef makeLinuxMipsSystem(mem_mode, mdesc = None): 1225222Sksewell@umich.edu class BaseMalta(Malta): 1235222Sksewell@umich.edu ethernet = NSGigE(pci_bus=0, pci_dev=1, pci_func=0) 1245222Sksewell@umich.edu ide = IdeController(disks=[Parent.disk0, Parent.disk2], 1255222Sksewell@umich.edu pci_func=0, pci_dev=0, pci_bus=0) 1265222Sksewell@umich.edu 1275222Sksewell@umich.edu self = LinuxMipsSystem() 1285222Sksewell@umich.edu if not mdesc: 1295222Sksewell@umich.edu # generic system 1305222Sksewell@umich.edu mdesc = SysConfig() 1315222Sksewell@umich.edu self.readfile = mdesc.script() 1325222Sksewell@umich.edu self.iobus = Bus(bus_id=0) 1335222Sksewell@umich.edu self.membus = Bus(bus_id=1) 1345222Sksewell@umich.edu self.bridge = Bridge(delay='50ns', nack_delay='4ns') 1355222Sksewell@umich.edu self.physmem = PhysicalMemory(range = AddrRange('1GB')) 1365222Sksewell@umich.edu self.bridge.side_a = self.iobus.port 1375222Sksewell@umich.edu self.bridge.side_b = self.membus.port 1385222Sksewell@umich.edu self.physmem.port = self.membus.port 1395222Sksewell@umich.edu self.disk0 = CowIdeDisk(driveID='master') 1405222Sksewell@umich.edu self.disk2 = CowIdeDisk(driveID='master') 1415222Sksewell@umich.edu self.disk0.childImage(mdesc.disk()) 1425222Sksewell@umich.edu self.disk2.childImage(disk('linux-bigswap2.img')) 1435222Sksewell@umich.edu self.malta = BaseMalta() 1445222Sksewell@umich.edu self.malta.attachIO(self.iobus) 1455222Sksewell@umich.edu self.malta.ide.pio = self.iobus.port 1465222Sksewell@umich.edu self.malta.ethernet.pio = self.iobus.port 1475222Sksewell@umich.edu self.simple_disk = SimpleDisk(disk=RawDiskImage(image_file = mdesc.disk(), 1485222Sksewell@umich.edu read_only = True)) 1495222Sksewell@umich.edu self.intrctrl = IntrControl() 1505222Sksewell@umich.edu self.mem_mode = mem_mode 1515478Snate@binkert.org self.terminal = Terminal() 1525222Sksewell@umich.edu self.kernel = binary('mips/vmlinux') 1535222Sksewell@umich.edu self.console = binary('mips/console') 1545222Sksewell@umich.edu self.boot_osflags = 'root=/dev/hda1 console=ttyS0' 1555222Sksewell@umich.edu 1565222Sksewell@umich.edu return self 1575222Sksewell@umich.edu 1585323Sgblack@eecs.umich.edudef x86IOAddress(port): 1595357Sgblack@eecs.umich.edu IO_address_space_base = 0x8000000000000000 1605323Sgblack@eecs.umich.edu return IO_address_space_base + port; 1615323Sgblack@eecs.umich.edu 1625613Sgblack@eecs.umich.edudef makeX86System(mem_mode, mdesc = None, self = None): 1635613Sgblack@eecs.umich.edu if self == None: 1645613Sgblack@eecs.umich.edu self = X86System() 1655613Sgblack@eecs.umich.edu 1665133Sgblack@eecs.umich.edu if not mdesc: 1675133Sgblack@eecs.umich.edu # generic system 1685133Sgblack@eecs.umich.edu mdesc = SysConfig() 1695133Sgblack@eecs.umich.edu self.readfile = mdesc.script() 1705133Sgblack@eecs.umich.edu 1715133Sgblack@eecs.umich.edu # Physical memory 1725323Sgblack@eecs.umich.edu self.membus = Bus(bus_id=1) 1735450Sgblack@eecs.umich.edu self.physmem = PhysicalMemory(range = AddrRange(mdesc.mem())) 1745133Sgblack@eecs.umich.edu self.physmem.port = self.membus.port 1755133Sgblack@eecs.umich.edu 1765613Sgblack@eecs.umich.edu # North Bridge 1775613Sgblack@eecs.umich.edu self.iobus = Bus(bus_id=0) 1785613Sgblack@eecs.umich.edu self.bridge = Bridge(delay='50ns', nack_delay='4ns') 1795613Sgblack@eecs.umich.edu self.bridge.side_a = self.iobus.port 1805613Sgblack@eecs.umich.edu self.bridge.side_b = self.membus.port 1815613Sgblack@eecs.umich.edu 1825613Sgblack@eecs.umich.edu # Platform 1835638Sgblack@eecs.umich.edu self.pc = Pc() 1845613Sgblack@eecs.umich.edu self.pc.attachIO(self.iobus) 1855613Sgblack@eecs.umich.edu 1865613Sgblack@eecs.umich.edu self.intrctrl = IntrControl() 1875613Sgblack@eecs.umich.edu 1885615Sgblack@eecs.umich.edu # Add in a Bios information structure. 1895615Sgblack@eecs.umich.edu structures = [X86SMBiosBiosInformation()] 1905615Sgblack@eecs.umich.edu self.smbios_table.structures = structures 1915615Sgblack@eecs.umich.edu 1925641Sgblack@eecs.umich.edu # Set up the Intel MP table 1935641Sgblack@eecs.umich.edu bp = X86IntelMPProcessor( 1945641Sgblack@eecs.umich.edu local_apic_id = 0, 1955641Sgblack@eecs.umich.edu local_apic_version = 0x14, 1965641Sgblack@eecs.umich.edu enable = True, 1975641Sgblack@eecs.umich.edu bootstrap = True) 1985641Sgblack@eecs.umich.edu self.intel_mp_table.add_entry(bp) 1995644Sgblack@eecs.umich.edu io_apic = X86IntelMPIOAPIC( 2005644Sgblack@eecs.umich.edu id = 1, 2015644Sgblack@eecs.umich.edu version = 0x11, 2025644Sgblack@eecs.umich.edu enable = True, 2035644Sgblack@eecs.umich.edu address = 0xfec00000) 2045644Sgblack@eecs.umich.edu self.intel_mp_table.add_entry(io_apic) 2055644Sgblack@eecs.umich.edu isa_bus = X86IntelMPBus(bus_id = 0, bus_type='ISA') 2065644Sgblack@eecs.umich.edu self.intel_mp_table.add_entry(isa_bus) 2075644Sgblack@eecs.umich.edu assign_8259_to_apic = X86IntelMPIOIntAssignment( 2085644Sgblack@eecs.umich.edu interrupt_type = 'ExtInt', 2095644Sgblack@eecs.umich.edu polarity = 'ConformPolarity', 2105644Sgblack@eecs.umich.edu trigger = 'ConformTrigger', 2115644Sgblack@eecs.umich.edu source_bus_id = 0, 2125644Sgblack@eecs.umich.edu source_bus_irq = 0, 2135644Sgblack@eecs.umich.edu dest_io_apic_id = 1, 2145644Sgblack@eecs.umich.edu dest_io_apic_intin = 0) 2155644Sgblack@eecs.umich.edu self.intel_mp_table.add_entry(assign_8259_to_apic) 2165641Sgblack@eecs.umich.edu 2175613Sgblack@eecs.umich.edu 2185613Sgblack@eecs.umich.edudef makeLinuxX86System(mem_mode, mdesc = None): 2195613Sgblack@eecs.umich.edu self = LinuxX86System() 2205613Sgblack@eecs.umich.edu 2215613Sgblack@eecs.umich.edu # Build up a generic x86 system and then specialize it for Linux 2225613Sgblack@eecs.umich.edu makeX86System(mem_mode, mdesc, self) 2235613Sgblack@eecs.umich.edu 2245450Sgblack@eecs.umich.edu # We assume below that there's at least 1MB of memory. We'll require 2 2255450Sgblack@eecs.umich.edu # just to avoid corner cases. 2265450Sgblack@eecs.umich.edu assert(self.physmem.range.second >= 0x200000) 2275450Sgblack@eecs.umich.edu 2285450Sgblack@eecs.umich.edu # Mark the first megabyte of memory as reserved 2295450Sgblack@eecs.umich.edu self.e820_table.entries.append(X86E820Entry( 2305450Sgblack@eecs.umich.edu addr = 0, 2315450Sgblack@eecs.umich.edu size = '1MB', 2325450Sgblack@eecs.umich.edu range_type = 2)) 2335450Sgblack@eecs.umich.edu 2345450Sgblack@eecs.umich.edu # Mark the rest as available 2355450Sgblack@eecs.umich.edu self.e820_table.entries.append(X86E820Entry( 2365450Sgblack@eecs.umich.edu addr = 0x100000, 2375450Sgblack@eecs.umich.edu size = '%dB' % (self.physmem.range.second - 0x100000 - 1), 2385450Sgblack@eecs.umich.edu range_type = 1)) 2395450Sgblack@eecs.umich.edu 2405330Sgblack@eecs.umich.edu # Command line 2415416Sgblack@eecs.umich.edu self.boot_osflags = 'earlyprintk=ttyS0 console=ttyS0 lpj=9608015' 2425330Sgblack@eecs.umich.edu 2435133Sgblack@eecs.umich.edu return self 2445133Sgblack@eecs.umich.edu 2453584Ssaidi@eecs.umich.edu 2463025Ssaidi@eecs.umich.edudef makeDualRoot(testSystem, driveSystem, dumpfile): 2472934Sktlim@umich.edu self = Root() 2482995Ssaidi@eecs.umich.edu self.testsys = testSystem 2492995Ssaidi@eecs.umich.edu self.drivesys = driveSystem 2504981Ssaidi@eecs.umich.edu self.etherlink = EtherLink() 2514981Ssaidi@eecs.umich.edu self.etherlink.int0 = Parent.testsys.tsunami.ethernet.interface 2524981Ssaidi@eecs.umich.edu self.etherlink.int1 = Parent.drivesys.tsunami.ethernet.interface 2534981Ssaidi@eecs.umich.edu 2543025Ssaidi@eecs.umich.edu if dumpfile: 2553025Ssaidi@eecs.umich.edu self.etherdump = EtherDump(file=dumpfile) 2563025Ssaidi@eecs.umich.edu self.etherlink.dump = Parent.etherdump 2572934Sktlim@umich.edu 2582934Sktlim@umich.edu return self 2595253Sksewell@umich.edu 2605263Sksewell@umich.edudef setMipsOptions(TestCPUClass): 2615253Sksewell@umich.edu #CP0 Configuration 2625253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_PRId_CompanyOptions = 0 2635253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_PRId_CompanyID = 1 2645253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_PRId_ProcessorID = 147 2655253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_PRId_Revision = 0 2665253Sksewell@umich.edu 2675253Sksewell@umich.edu #CP0 Interrupt Control 2685253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_IntCtl_IPTI = 7 2695253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_IntCtl_IPPCI = 7 2705253Sksewell@umich.edu 2715253Sksewell@umich.edu # Config Register 2725253Sksewell@umich.edu #TestCPUClass.CoreParams.CP0_Config_K23 = 0 # Since TLB 2735253Sksewell@umich.edu #TestCPUClass.CoreParams.CP0_Config_KU = 0 # Since TLB 2745253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config_BE = 0 # Little Endian 2755253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config_AR = 1 # Architecture Revision 2 2765253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config_AT = 0 # MIPS32 2775253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config_MT = 1 # TLB MMU 2785253Sksewell@umich.edu #TestCPUClass.CoreParams.CP0_Config_K0 = 2 # Uncached 2795253Sksewell@umich.edu 2805253Sksewell@umich.edu #Config 1 Register 2815253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_M = 1 # Config2 Implemented 2825253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_MMU = 63 # TLB Size 2835253Sksewell@umich.edu # ***VERY IMPORTANT*** 2845253Sksewell@umich.edu # Remember to modify CP0_Config1 according to cache specs 2855253Sksewell@umich.edu # Examine file ../common/Cache.py 2865253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_IS = 1 # I-Cache Sets Per Way, 16KB cache, i.e., 1 (128) 2875253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_IL = 5 # I-Cache Line Size, default in Cache.py is 64, i.e 5 2885253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_IA = 1 # I-Cache Associativity, default in Cache.py is 2, i.e, a value of 1 2895253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_DS = 2 # D-Cache Sets Per Way (see below), 32KB cache, i.e., 2 2905253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_DL = 5 # D-Cache Line Size, default is 64, i.e., 5 2915253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_DA = 1 # D-Cache Associativity, default is 2, i.e. 1 2925253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_C2 = 0 # Coprocessor 2 not implemented(?) 2935253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_MD = 0 # MDMX ASE not implemented in Mips32 2945253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_PC = 1 # Performance Counters Implemented 2955253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_WR = 0 # Watch Registers Implemented 2965253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_CA = 0 # Mips16e NOT implemented 2975253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_EP = 0 # EJTag Not Implemented 2985253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config1_FP = 0 # FPU Implemented 2995253Sksewell@umich.edu 3005253Sksewell@umich.edu #Config 2 Register 3015253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config2_M = 1 # Config3 Implemented 3025253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config2_TU = 0 # Tertiary Cache Control 3035253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config2_TS = 0 # Tertiary Cache Sets Per Way 3045253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config2_TL = 0 # Tertiary Cache Line Size 3055253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config2_TA = 0 # Tertiary Cache Associativity 3065253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config2_SU = 0 # Secondary Cache Control 3075253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config2_SS = 0 # Secondary Cache Sets Per Way 3085253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config2_SL = 0 # Secondary Cache Line Size 3095253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config2_SA = 0 # Secondary Cache Associativity 3105253Sksewell@umich.edu 3115253Sksewell@umich.edu 3125253Sksewell@umich.edu #Config 3 Register 3135253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config3_M = 0 # Config4 Not Implemented 3145253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config3_DSPP = 1 # DSP ASE Present 3155253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config3_LPA = 0 # Large Physical Addresses Not supported in Mips32 3165253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config3_VEIC = 0 # EIC Supported 3175253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config3_VInt = 0 # Vectored Interrupts Implemented 3185253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config3_SP = 0 # Small Pages Supported (PageGrain reg. exists) 3195253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config3_MT = 0 # MT Not present 3205253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config3_SM = 0 # SmartMIPS ASE Not implemented 3215253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_Config3_TL = 0 # TraceLogic Not implemented 3225253Sksewell@umich.edu 3235253Sksewell@umich.edu #SRS Ctl - HSS 3245253Sksewell@umich.edu TestCPUClass.CoreParams.CP0_SrsCtl_HSS = 3 # Four shadow register sets implemented 3255253Sksewell@umich.edu 3265253Sksewell@umich.edu 3275253Sksewell@umich.edu #TestCPUClass.CoreParams.tlb = TLB() 3285253Sksewell@umich.edu #TestCPUClass.CoreParams.UnifiedTLB = 1 329