Searched defs:CSR_MHPMEVENT26 (Results 1 - 2 of 2) sorted by relevance
/gem5/src/arch/riscv/ | ||
H A D | registers.hh | 416 CSR_MHPMEVENT26 = 0x33A, enumerator in enum:RiscvISA::CSRIndex |
/gem5/tests/test-progs/asmtest/src/riscv/env/ | ||
H A D | encoding.h | 889 #define CSR_MHPMEVENT26 0x33a macro |
Completed in 18 milliseconds