3,5c3,5
< sim_seconds 0.000264 # Number of seconds simulated
< sim_ticks 264174500 # Number of ticks simulated
< final_tick 264174500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
---
> sim_seconds 0.000263 # Number of seconds simulated
> sim_ticks 263409500 # Number of ticks simulated
> final_tick 263409500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
7,13c7,13
< host_inst_rate 538178 # Simulator instruction rate (inst/s)
< host_op_rate 538161 # Simulator op (including micro ops) rate (op/s)
< host_tick_rate 214299964 # Simulator tick rate (ticks/s)
< host_mem_usage 259104 # Number of bytes of host memory used
< host_seconds 1.23 # Real time elapsed on the host
< sim_insts 663394 # Number of instructions simulated
< sim_ops 663394 # Number of ops (including micro ops) simulated
---
> host_inst_rate 389943 # Simulator instruction rate (inst/s)
> host_op_rate 389940 # Simulator op (including micro ops) rate (op/s)
> host_tick_rate 154718592 # Simulator tick rate (ticks/s)
> host_mem_usage 263736 # Number of bytes of host memory used
> host_seconds 1.70 # Real time elapsed on the host
> sim_insts 663871 # Number of instructions simulated
> sim_ops 663871 # Number of ops (including micro ops) simulated
16c16
< system.physmem.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
---
> system.physmem.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
19c19
< system.physmem.bytes_read::cpu1.inst 448 # Number of bytes read from this memory
---
> system.physmem.bytes_read::cpu1.inst 640 # Number of bytes read from this memory
23c23
< system.physmem.bytes_read::cpu3.inst 256 # Number of bytes read from this memory
---
> system.physmem.bytes_read::cpu3.inst 64 # Number of bytes read from this memory
27c27
< system.physmem.bytes_inst_read::cpu1.inst 448 # Number of instructions bytes read from this memory
---
> system.physmem.bytes_inst_read::cpu1.inst 640 # Number of instructions bytes read from this memory
29c29
< system.physmem.bytes_inst_read::cpu3.inst 256 # Number of instructions bytes read from this memory
---
> system.physmem.bytes_inst_read::cpu3.inst 64 # Number of instructions bytes read from this memory
33c33
< system.physmem.num_reads::cpu1.inst 7 # Number of read requests responded to by this memory
---
> system.physmem.num_reads::cpu1.inst 10 # Number of read requests responded to by this memory
37c37
< system.physmem.num_reads::cpu3.inst 4 # Number of read requests responded to by this memory
---
> system.physmem.num_reads::cpu3.inst 1 # Number of read requests responded to by this memory
40,63c40,63
< system.physmem.bw_read::cpu0.inst 69045271 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu0.data 39973578 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu1.inst 1695849 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu1.data 3633962 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu2.inst 14051318 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu2.data 5572075 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu3.inst 969056 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::cpu3.data 3633962 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_read::total 138575071 # Total read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu0.inst 69045271 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu1.inst 1695849 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu2.inst 14051318 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::cpu3.inst 969056 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_inst_read::total 85761495 # Instruction read bandwidth from this memory (bytes/s)
< system.physmem.bw_total::cpu0.inst 69045271 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu0.data 39973578 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu1.inst 1695849 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu1.data 3633962 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu2.inst 14051318 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu2.data 5572075 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu3.inst 969056 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::cpu3.data 3633962 # Total bandwidth to/from this memory (bytes/s)
< system.physmem.bw_total::total 138575071 # Total bandwidth to/from this memory (bytes/s)
< system.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
---
> system.physmem.bw_read::cpu0.inst 69245794 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu0.data 40089670 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu1.inst 2429677 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu1.data 3644515 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu2.inst 14092127 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu2.data 5588257 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu3.inst 242968 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::cpu3.data 3644515 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_read::total 138977524 # Total read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu0.inst 69245794 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu1.inst 2429677 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu2.inst 14092127 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::cpu3.inst 242968 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_inst_read::total 86010565 # Instruction read bandwidth from this memory (bytes/s)
> system.physmem.bw_total::cpu0.inst 69245794 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu0.data 40089670 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu1.inst 2429677 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu1.data 3644515 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu2.inst 14092127 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu2.data 5588257 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu3.inst 242968 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::cpu3.data 3644515 # Total bandwidth to/from this memory (bytes/s)
> system.physmem.bw_total::total 138977524 # Total bandwidth to/from this memory (bytes/s)
> system.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
66,67c66,67
< system.cpu0.pwrStateResidencyTicks::ON 264174500 # Cumulative time (in ticks) in various power states
< system.cpu0.numCycles 528349 # number of cpu cycles simulated
---
> system.cpu0.pwrStateResidencyTicks::ON 263409500 # Cumulative time (in ticks) in various power states
> system.cpu0.numCycles 526819 # number of cpu cycles simulated
70,72c70,72
< system.cpu0.committedInsts 158268 # Number of instructions committed
< system.cpu0.committedOps 158268 # Number of ops (including micro ops) committed
< system.cpu0.num_int_alu_accesses 109004 # Number of integer alu accesses
---
> system.cpu0.committedInsts 158244 # Number of instructions committed
> system.cpu0.committedOps 158244 # Number of ops (including micro ops) committed
> system.cpu0.num_int_alu_accesses 108988 # Number of integer alu accesses
75,76c75,76
< system.cpu0.num_conditional_control_insts 25981 # number of instructions that are conditional controls
< system.cpu0.num_int_insts 109004 # number of integer instructions
---
> system.cpu0.num_conditional_control_insts 25977 # number of instructions that are conditional controls
> system.cpu0.num_int_insts 108988 # number of integer instructions
78,79c78,79
< system.cpu0.num_int_register_reads 315170 # number of times the integer registers were read
< system.cpu0.num_int_register_writes 110610 # number of times the integer registers were written
---
> system.cpu0.num_int_register_reads 315122 # number of times the integer registers were read
> system.cpu0.num_int_register_writes 110594 # number of times the integer registers were written
82,84c82,84
< system.cpu0.num_mem_refs 73868 # number of memory refs
< system.cpu0.num_load_insts 48905 # Number of load instructions
< system.cpu0.num_store_insts 24963 # Number of store instructions
---
> system.cpu0.num_mem_refs 73856 # number of memory refs
> system.cpu0.num_load_insts 48897 # Number of load instructions
> system.cpu0.num_store_insts 24959 # Number of store instructions
86c86
< system.cpu0.num_busy_cycles 528348.998000 # Number of busy cycles
---
> system.cpu0.num_busy_cycles 526818.998000 # Number of busy cycles
89,91c89,91
< system.cpu0.Branches 26846 # Number of branches fetched
< system.cpu0.op_class::No_OpClass 23573 14.89% 14.89% # Class of executed instruction
< system.cpu0.op_class::IntAlu 60805 38.40% 53.29% # Class of executed instruction
---
> system.cpu0.Branches 26842 # Number of branches fetched
> system.cpu0.op_class::No_OpClass 23569 14.89% 14.89% # Class of executed instruction
> system.cpu0.op_class::IntAlu 60797 38.40% 53.29% # Class of executed instruction
120,121c120,121
< system.cpu0.op_class::MemRead 48989 30.94% 84.23% # Class of executed instruction
< system.cpu0.op_class::MemWrite 24963 15.77% 100.00% # Class of executed instruction
---
> system.cpu0.op_class::MemRead 48981 30.94% 84.23% # Class of executed instruction
> system.cpu0.op_class::MemWrite 24959 15.77% 100.00% # Class of executed instruction
124,125c124,125
< system.cpu0.op_class::total 158330 # Class of executed instruction
< system.cpu0.dcache.tags.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
---
> system.cpu0.op_class::total 158306 # Class of executed instruction
> system.cpu0.dcache.tags.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
127,128c127,128
< system.cpu0.dcache.tags.tagsinuse 144.970648 # Cycle average of tags in use
< system.cpu0.dcache.tags.total_refs 73336 # Total number of references to valid blocks.
---
> system.cpu0.dcache.tags.tagsinuse 144.946606 # Cycle average of tags in use
> system.cpu0.dcache.tags.total_refs 73324 # Total number of references to valid blocks.
130c130
< system.cpu0.dcache.tags.avg_refs 439.137725 # Average number of references to valid blocks.
---
> system.cpu0.dcache.tags.avg_refs 439.065868 # Average number of references to valid blocks.
132,134c132,134
< system.cpu0.dcache.tags.occ_blocks::cpu0.data 144.970648 # Average occupied blocks per requestor
< system.cpu0.dcache.tags.occ_percent::cpu0.data 0.283146 # Average percentage of cache occupancy
< system.cpu0.dcache.tags.occ_percent::total 0.283146 # Average percentage of cache occupancy
---
> system.cpu0.dcache.tags.occ_blocks::cpu0.data 144.946606 # Average occupied blocks per requestor
> system.cpu0.dcache.tags.occ_percent::cpu0.data 0.283099 # Average percentage of cache occupancy
> system.cpu0.dcache.tags.occ_percent::total 0.283099 # Average percentage of cache occupancy
139,145c139,145
< system.cpu0.dcache.tags.tag_accesses 295705 # Number of tag accesses
< system.cpu0.dcache.tags.data_accesses 295705 # Number of data accesses
< system.cpu0.dcache.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
< system.cpu0.dcache.ReadReq_hits::cpu0.data 48725 # number of ReadReq hits
< system.cpu0.dcache.ReadReq_hits::total 48725 # number of ReadReq hits
< system.cpu0.dcache.WriteReq_hits::cpu0.data 24729 # number of WriteReq hits
< system.cpu0.dcache.WriteReq_hits::total 24729 # number of WriteReq hits
---
> system.cpu0.dcache.tags.tag_accesses 295657 # Number of tag accesses
> system.cpu0.dcache.tags.data_accesses 295657 # Number of data accesses
> system.cpu0.dcache.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
> system.cpu0.dcache.ReadReq_hits::cpu0.data 48717 # number of ReadReq hits
> system.cpu0.dcache.ReadReq_hits::total 48717 # number of ReadReq hits
> system.cpu0.dcache.WriteReq_hits::cpu0.data 24725 # number of WriteReq hits
> system.cpu0.dcache.WriteReq_hits::total 24725 # number of WriteReq hits
148,151c148,151
< system.cpu0.dcache.demand_hits::cpu0.data 73454 # number of demand (read+write) hits
< system.cpu0.dcache.demand_hits::total 73454 # number of demand (read+write) hits
< system.cpu0.dcache.overall_hits::cpu0.data 73454 # number of overall hits
< system.cpu0.dcache.overall_hits::total 73454 # number of overall hits
---
> system.cpu0.dcache.demand_hits::cpu0.data 73442 # number of demand (read+write) hits
> system.cpu0.dcache.demand_hits::total 73442 # number of demand (read+write) hits
> system.cpu0.dcache.overall_hits::cpu0.data 73442 # number of overall hits
> system.cpu0.dcache.overall_hits::total 73442 # number of overall hits
162,165c162,165
< system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 4908500 # number of ReadReq miss cycles
< system.cpu0.dcache.ReadReq_miss_latency::total 4908500 # number of ReadReq miss cycles
< system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 7106500 # number of WriteReq miss cycles
< system.cpu0.dcache.WriteReq_miss_latency::total 7106500 # number of WriteReq miss cycles
---
> system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 4701000 # number of ReadReq miss cycles
> system.cpu0.dcache.ReadReq_miss_latency::total 4701000 # number of ReadReq miss cycles
> system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 6585500 # number of WriteReq miss cycles
> system.cpu0.dcache.WriteReq_miss_latency::total 6585500 # number of WriteReq miss cycles
168,175c168,175
< system.cpu0.dcache.demand_miss_latency::cpu0.data 12015000 # number of demand (read+write) miss cycles
< system.cpu0.dcache.demand_miss_latency::total 12015000 # number of demand (read+write) miss cycles
< system.cpu0.dcache.overall_miss_latency::cpu0.data 12015000 # number of overall miss cycles
< system.cpu0.dcache.overall_miss_latency::total 12015000 # number of overall miss cycles
< system.cpu0.dcache.ReadReq_accesses::cpu0.data 48895 # number of ReadReq accesses(hits+misses)
< system.cpu0.dcache.ReadReq_accesses::total 48895 # number of ReadReq accesses(hits+misses)
< system.cpu0.dcache.WriteReq_accesses::cpu0.data 24912 # number of WriteReq accesses(hits+misses)
< system.cpu0.dcache.WriteReq_accesses::total 24912 # number of WriteReq accesses(hits+misses)
---
> system.cpu0.dcache.demand_miss_latency::cpu0.data 11286500 # number of demand (read+write) miss cycles
> system.cpu0.dcache.demand_miss_latency::total 11286500 # number of demand (read+write) miss cycles
> system.cpu0.dcache.overall_miss_latency::cpu0.data 11286500 # number of overall miss cycles
> system.cpu0.dcache.overall_miss_latency::total 11286500 # number of overall miss cycles
> system.cpu0.dcache.ReadReq_accesses::cpu0.data 48887 # number of ReadReq accesses(hits+misses)
> system.cpu0.dcache.ReadReq_accesses::total 48887 # number of ReadReq accesses(hits+misses)
> system.cpu0.dcache.WriteReq_accesses::cpu0.data 24908 # number of WriteReq accesses(hits+misses)
> system.cpu0.dcache.WriteReq_accesses::total 24908 # number of WriteReq accesses(hits+misses)
178,181c178,181
< system.cpu0.dcache.demand_accesses::cpu0.data 73807 # number of demand (read+write) accesses
< system.cpu0.dcache.demand_accesses::total 73807 # number of demand (read+write) accesses
< system.cpu0.dcache.overall_accesses::cpu0.data 73807 # number of overall (read+write) accesses
< system.cpu0.dcache.overall_accesses::total 73807 # number of overall (read+write) accesses
---
> system.cpu0.dcache.demand_accesses::cpu0.data 73795 # number of demand (read+write) accesses
> system.cpu0.dcache.demand_accesses::total 73795 # number of demand (read+write) accesses
> system.cpu0.dcache.overall_accesses::cpu0.data 73795 # number of overall (read+write) accesses
> system.cpu0.dcache.overall_accesses::total 73795 # number of overall (read+write) accesses
184,185c184,185
< system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.007346 # miss rate for WriteReq accesses
< system.cpu0.dcache.WriteReq_miss_rate::total 0.007346 # miss rate for WriteReq accesses
---
> system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.007347 # miss rate for WriteReq accesses
> system.cpu0.dcache.WriteReq_miss_rate::total 0.007347 # miss rate for WriteReq accesses
188,195c188,195
< system.cpu0.dcache.demand_miss_rate::cpu0.data 0.004783 # miss rate for demand accesses
< system.cpu0.dcache.demand_miss_rate::total 0.004783 # miss rate for demand accesses
< system.cpu0.dcache.overall_miss_rate::cpu0.data 0.004783 # miss rate for overall accesses
< system.cpu0.dcache.overall_miss_rate::total 0.004783 # miss rate for overall accesses
< system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 28873.529412 # average ReadReq miss latency
< system.cpu0.dcache.ReadReq_avg_miss_latency::total 28873.529412 # average ReadReq miss latency
< system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 38833.333333 # average WriteReq miss latency
< system.cpu0.dcache.WriteReq_avg_miss_latency::total 38833.333333 # average WriteReq miss latency
---
> system.cpu0.dcache.demand_miss_rate::cpu0.data 0.004784 # miss rate for demand accesses
> system.cpu0.dcache.demand_miss_rate::total 0.004784 # miss rate for demand accesses
> system.cpu0.dcache.overall_miss_rate::cpu0.data 0.004784 # miss rate for overall accesses
> system.cpu0.dcache.overall_miss_rate::total 0.004784 # miss rate for overall accesses
> system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 27652.941176 # average ReadReq miss latency
> system.cpu0.dcache.ReadReq_avg_miss_latency::total 27652.941176 # average ReadReq miss latency
> system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 35986.338798 # average WriteReq miss latency
> system.cpu0.dcache.WriteReq_avg_miss_latency::total 35986.338798 # average WriteReq miss latency
198,201c198,201
< system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 34036.827195 # average overall miss latency
< system.cpu0.dcache.demand_avg_miss_latency::total 34036.827195 # average overall miss latency
< system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 34036.827195 # average overall miss latency
< system.cpu0.dcache.overall_avg_miss_latency::total 34036.827195 # average overall miss latency
---
> system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 31973.087819 # average overall miss latency
> system.cpu0.dcache.demand_avg_miss_latency::total 31973.087819 # average overall miss latency
> system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 31973.087819 # average overall miss latency
> system.cpu0.dcache.overall_avg_miss_latency::total 31973.087819 # average overall miss latency
220,223c220,223
< system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 4738500 # number of ReadReq MSHR miss cycles
< system.cpu0.dcache.ReadReq_mshr_miss_latency::total 4738500 # number of ReadReq MSHR miss cycles
< system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 6923500 # number of WriteReq MSHR miss cycles
< system.cpu0.dcache.WriteReq_mshr_miss_latency::total 6923500 # number of WriteReq MSHR miss cycles
---
> system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 4531000 # number of ReadReq MSHR miss cycles
> system.cpu0.dcache.ReadReq_mshr_miss_latency::total 4531000 # number of ReadReq MSHR miss cycles
> system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 6402500 # number of WriteReq MSHR miss cycles
> system.cpu0.dcache.WriteReq_mshr_miss_latency::total 6402500 # number of WriteReq MSHR miss cycles
226,229c226,229
< system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 11662000 # number of demand (read+write) MSHR miss cycles
< system.cpu0.dcache.demand_mshr_miss_latency::total 11662000 # number of demand (read+write) MSHR miss cycles
< system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 11662000 # number of overall MSHR miss cycles
< system.cpu0.dcache.overall_mshr_miss_latency::total 11662000 # number of overall MSHR miss cycles
---
> system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 10933500 # number of demand (read+write) MSHR miss cycles
> system.cpu0.dcache.demand_mshr_miss_latency::total 10933500 # number of demand (read+write) MSHR miss cycles
> system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 10933500 # number of overall MSHR miss cycles
> system.cpu0.dcache.overall_mshr_miss_latency::total 10933500 # number of overall MSHR miss cycles
232,233c232,233
< system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.007346 # mshr miss rate for WriteReq accesses
< system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.007346 # mshr miss rate for WriteReq accesses
---
> system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.007347 # mshr miss rate for WriteReq accesses
> system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.007347 # mshr miss rate for WriteReq accesses
236,243c236,243
< system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.004783 # mshr miss rate for demand accesses
< system.cpu0.dcache.demand_mshr_miss_rate::total 0.004783 # mshr miss rate for demand accesses
< system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.004783 # mshr miss rate for overall accesses
< system.cpu0.dcache.overall_mshr_miss_rate::total 0.004783 # mshr miss rate for overall accesses
< system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 27873.529412 # average ReadReq mshr miss latency
< system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 27873.529412 # average ReadReq mshr miss latency
< system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 37833.333333 # average WriteReq mshr miss latency
< system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 37833.333333 # average WriteReq mshr miss latency
---
> system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.004784 # mshr miss rate for demand accesses
> system.cpu0.dcache.demand_mshr_miss_rate::total 0.004784 # mshr miss rate for demand accesses
> system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.004784 # mshr miss rate for overall accesses
> system.cpu0.dcache.overall_mshr_miss_rate::total 0.004784 # mshr miss rate for overall accesses
> system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 26652.941176 # average ReadReq mshr miss latency
> system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 26652.941176 # average ReadReq mshr miss latency
> system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 34986.338798 # average WriteReq mshr miss latency
> system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 34986.338798 # average WriteReq mshr miss latency
246,250c246,250
< system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 33036.827195 # average overall mshr miss latency
< system.cpu0.dcache.demand_avg_mshr_miss_latency::total 33036.827195 # average overall mshr miss latency
< system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 33036.827195 # average overall mshr miss latency
< system.cpu0.dcache.overall_avg_mshr_miss_latency::total 33036.827195 # average overall mshr miss latency
< system.cpu0.icache.tags.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
---
> system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 30973.087819 # average overall mshr miss latency
> system.cpu0.dcache.demand_avg_mshr_miss_latency::total 30973.087819 # average overall mshr miss latency
> system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 30973.087819 # average overall mshr miss latency
> system.cpu0.dcache.overall_avg_mshr_miss_latency::total 30973.087819 # average overall mshr miss latency
> system.cpu0.icache.tags.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
252,253c252,253
< system.cpu0.icache.tags.tagsinuse 211.220090 # Cycle average of tags in use
< system.cpu0.icache.tags.total_refs 157864 # Total number of references to valid blocks.
---
> system.cpu0.icache.tags.tagsinuse 211.173601 # Cycle average of tags in use
> system.cpu0.icache.tags.total_refs 157840 # Total number of references to valid blocks.
255c255
< system.cpu0.icache.tags.avg_refs 338.038544 # Average number of references to valid blocks.
---
> system.cpu0.icache.tags.avg_refs 337.987152 # Average number of references to valid blocks.
257,259c257,259
< system.cpu0.icache.tags.occ_blocks::cpu0.inst 211.220090 # Average occupied blocks per requestor
< system.cpu0.icache.tags.occ_percent::cpu0.inst 0.412539 # Average percentage of cache occupancy
< system.cpu0.icache.tags.occ_percent::total 0.412539 # Average percentage of cache occupancy
---
> system.cpu0.icache.tags.occ_blocks::cpu0.inst 211.173601 # Average occupied blocks per requestor
> system.cpu0.icache.tags.occ_percent::cpu0.inst 0.412448 # Average percentage of cache occupancy
> system.cpu0.icache.tags.occ_percent::total 0.412448 # Average percentage of cache occupancy
264,272c264,272
< system.cpu0.icache.tags.tag_accesses 158798 # Number of tag accesses
< system.cpu0.icache.tags.data_accesses 158798 # Number of data accesses
< system.cpu0.icache.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
< system.cpu0.icache.ReadReq_hits::cpu0.inst 157864 # number of ReadReq hits
< system.cpu0.icache.ReadReq_hits::total 157864 # number of ReadReq hits
< system.cpu0.icache.demand_hits::cpu0.inst 157864 # number of demand (read+write) hits
< system.cpu0.icache.demand_hits::total 157864 # number of demand (read+write) hits
< system.cpu0.icache.overall_hits::cpu0.inst 157864 # number of overall hits
< system.cpu0.icache.overall_hits::total 157864 # number of overall hits
---
> system.cpu0.icache.tags.tag_accesses 158774 # Number of tag accesses
> system.cpu0.icache.tags.data_accesses 158774 # Number of data accesses
> system.cpu0.icache.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
> system.cpu0.icache.ReadReq_hits::cpu0.inst 157840 # number of ReadReq hits
> system.cpu0.icache.ReadReq_hits::total 157840 # number of ReadReq hits
> system.cpu0.icache.demand_hits::cpu0.inst 157840 # number of demand (read+write) hits
> system.cpu0.icache.demand_hits::total 157840 # number of demand (read+write) hits
> system.cpu0.icache.overall_hits::cpu0.inst 157840 # number of overall hits
> system.cpu0.icache.overall_hits::total 157840 # number of overall hits
279,290c279,290
< system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 20426500 # number of ReadReq miss cycles
< system.cpu0.icache.ReadReq_miss_latency::total 20426500 # number of ReadReq miss cycles
< system.cpu0.icache.demand_miss_latency::cpu0.inst 20426500 # number of demand (read+write) miss cycles
< system.cpu0.icache.demand_miss_latency::total 20426500 # number of demand (read+write) miss cycles
< system.cpu0.icache.overall_miss_latency::cpu0.inst 20426500 # number of overall miss cycles
< system.cpu0.icache.overall_miss_latency::total 20426500 # number of overall miss cycles
< system.cpu0.icache.ReadReq_accesses::cpu0.inst 158331 # number of ReadReq accesses(hits+misses)
< system.cpu0.icache.ReadReq_accesses::total 158331 # number of ReadReq accesses(hits+misses)
< system.cpu0.icache.demand_accesses::cpu0.inst 158331 # number of demand (read+write) accesses
< system.cpu0.icache.demand_accesses::total 158331 # number of demand (read+write) accesses
< system.cpu0.icache.overall_accesses::cpu0.inst 158331 # number of overall (read+write) accesses
< system.cpu0.icache.overall_accesses::total 158331 # number of overall (read+write) accesses
---
> system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 20426000 # number of ReadReq miss cycles
> system.cpu0.icache.ReadReq_miss_latency::total 20426000 # number of ReadReq miss cycles
> system.cpu0.icache.demand_miss_latency::cpu0.inst 20426000 # number of demand (read+write) miss cycles
> system.cpu0.icache.demand_miss_latency::total 20426000 # number of demand (read+write) miss cycles
> system.cpu0.icache.overall_miss_latency::cpu0.inst 20426000 # number of overall miss cycles
> system.cpu0.icache.overall_miss_latency::total 20426000 # number of overall miss cycles
> system.cpu0.icache.ReadReq_accesses::cpu0.inst 158307 # number of ReadReq accesses(hits+misses)
> system.cpu0.icache.ReadReq_accesses::total 158307 # number of ReadReq accesses(hits+misses)
> system.cpu0.icache.demand_accesses::cpu0.inst 158307 # number of demand (read+write) accesses
> system.cpu0.icache.demand_accesses::total 158307 # number of demand (read+write) accesses
> system.cpu0.icache.overall_accesses::cpu0.inst 158307 # number of overall (read+write) accesses
> system.cpu0.icache.overall_accesses::total 158307 # number of overall (read+write) accesses
297,302c297,302
< system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 43739.828694 # average ReadReq miss latency
< system.cpu0.icache.ReadReq_avg_miss_latency::total 43739.828694 # average ReadReq miss latency
< system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 43739.828694 # average overall miss latency
< system.cpu0.icache.demand_avg_miss_latency::total 43739.828694 # average overall miss latency
< system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 43739.828694 # average overall miss latency
< system.cpu0.icache.overall_avg_miss_latency::total 43739.828694 # average overall miss latency
---
> system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 43738.758030 # average ReadReq miss latency
> system.cpu0.icache.ReadReq_avg_miss_latency::total 43738.758030 # average ReadReq miss latency
> system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 43738.758030 # average overall miss latency
> system.cpu0.icache.demand_avg_miss_latency::total 43738.758030 # average overall miss latency
> system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 43738.758030 # average overall miss latency
> system.cpu0.icache.overall_avg_miss_latency::total 43738.758030 # average overall miss latency
317,322c317,322
< system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 19959500 # number of ReadReq MSHR miss cycles
< system.cpu0.icache.ReadReq_mshr_miss_latency::total 19959500 # number of ReadReq MSHR miss cycles
< system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 19959500 # number of demand (read+write) MSHR miss cycles
< system.cpu0.icache.demand_mshr_miss_latency::total 19959500 # number of demand (read+write) MSHR miss cycles
< system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 19959500 # number of overall MSHR miss cycles
< system.cpu0.icache.overall_mshr_miss_latency::total 19959500 # number of overall MSHR miss cycles
---
> system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 19959000 # number of ReadReq MSHR miss cycles
> system.cpu0.icache.ReadReq_mshr_miss_latency::total 19959000 # number of ReadReq MSHR miss cycles
> system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 19959000 # number of demand (read+write) MSHR miss cycles
> system.cpu0.icache.demand_mshr_miss_latency::total 19959000 # number of demand (read+write) MSHR miss cycles
> system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 19959000 # number of overall MSHR miss cycles
> system.cpu0.icache.overall_mshr_miss_latency::total 19959000 # number of overall MSHR miss cycles
329,336c329,336
< system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 42739.828694 # average ReadReq mshr miss latency
< system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 42739.828694 # average ReadReq mshr miss latency
< system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 42739.828694 # average overall mshr miss latency
< system.cpu0.icache.demand_avg_mshr_miss_latency::total 42739.828694 # average overall mshr miss latency
< system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 42739.828694 # average overall mshr miss latency
< system.cpu0.icache.overall_avg_mshr_miss_latency::total 42739.828694 # average overall mshr miss latency
< system.cpu1.pwrStateResidencyTicks::ON 264174500 # Cumulative time (in ticks) in various power states
< system.cpu1.numCycles 528348 # number of cpu cycles simulated
---
> system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 42738.758030 # average ReadReq mshr miss latency
> system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 42738.758030 # average ReadReq mshr miss latency
> system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 42738.758030 # average overall mshr miss latency
> system.cpu0.icache.demand_avg_mshr_miss_latency::total 42738.758030 # average overall mshr miss latency
> system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 42738.758030 # average overall mshr miss latency
> system.cpu0.icache.overall_avg_mshr_miss_latency::total 42738.758030 # average overall mshr miss latency
> system.cpu1.pwrStateResidencyTicks::ON 263409500 # Cumulative time (in ticks) in various power states
> system.cpu1.numCycles 526818 # number of cpu cycles simulated
339,341c339,341
< system.cpu1.committedInsts 170000 # Number of instructions committed
< system.cpu1.committedOps 170000 # Number of ops (including micro ops) committed
< system.cpu1.num_int_alu_accesses 111041 # Number of integer alu accesses
---
> system.cpu1.committedInsts 169340 # Number of instructions committed
> system.cpu1.committedOps 169340 # Number of ops (including micro ops) committed
> system.cpu1.num_int_alu_accesses 111465 # Number of integer alu accesses
344,345c344,345
< system.cpu1.num_conditional_control_insts 33487 # number of instructions that are conditional controls
< system.cpu1.num_int_insts 111041 # number of integer instructions
---
> system.cpu1.num_conditional_control_insts 32946 # number of instructions that are conditional controls
> system.cpu1.num_int_insts 111465 # number of integer instructions
347,348c347,348
< system.cpu1.num_int_register_reads 272446 # number of times the integer registers were read
< system.cpu1.num_int_register_writes 102959 # number of times the integer registers were written
---
> system.cpu1.num_int_register_reads 276307 # number of times the integer registers were read
> system.cpu1.num_int_register_writes 104671 # number of times the integer registers were written
351,390c351,390
< system.cpu1.num_mem_refs 53722 # number of memory refs
< system.cpu1.num_load_insts 41185 # Number of load instructions
< system.cpu1.num_store_insts 12537 # Number of store instructions
< system.cpu1.num_idle_cycles 74693.860345 # Number of idle cycles
< system.cpu1.num_busy_cycles 453654.139655 # Number of busy cycles
< system.cpu1.not_idle_fraction 0.858628 # Percentage of non-idle cycles
< system.cpu1.idle_fraction 0.141372 # Percentage of idle cycles
< system.cpu1.Branches 35142 # Number of branches fetched
< system.cpu1.op_class::No_OpClass 25921 15.24% 15.24% # Class of executed instruction
< system.cpu1.op_class::IntAlu 74786 43.98% 59.23% # Class of executed instruction
< system.cpu1.op_class::IntMult 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::IntDiv 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::FloatAdd 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::FloatCmp 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::FloatCvt 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::FloatMult 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::FloatDiv 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::FloatSqrt 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdAdd 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdAddAcc 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdAlu 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdCmp 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdCvt 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdMisc 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdMult 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdMultAcc 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdShift 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdShiftAcc 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdSqrt 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdFloatAdd 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdFloatAlu 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdFloatCmp 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdFloatCvt 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdFloatDiv 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdFloatMisc 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdFloatMult 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdFloatMultAcc 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::SimdFloatSqrt 0 0.00% 59.23% # Class of executed instruction
< system.cpu1.op_class::MemRead 56788 33.40% 92.63% # Class of executed instruction
< system.cpu1.op_class::MemWrite 12537 7.37% 100.00% # Class of executed instruction
---
> system.cpu1.num_mem_refs 54688 # number of memory refs
> system.cpu1.num_load_insts 41399 # Number of load instructions
> system.cpu1.num_store_insts 13289 # Number of store instructions
> system.cpu1.num_idle_cycles 74658.860000 # Number of idle cycles
> system.cpu1.num_busy_cycles 452159.140000 # Number of busy cycles
> system.cpu1.not_idle_fraction 0.858283 # Percentage of non-idle cycles
> system.cpu1.idle_fraction 0.141717 # Percentage of idle cycles
> system.cpu1.Branches 34599 # Number of branches fetched
> system.cpu1.op_class::No_OpClass 25380 14.98% 14.98% # Class of executed instruction
> system.cpu1.op_class::IntAlu 74993 44.28% 59.26% # Class of executed instruction
> system.cpu1.op_class::IntMult 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::IntDiv 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::FloatAdd 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::FloatCmp 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::FloatCvt 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::FloatMult 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::FloatDiv 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::FloatSqrt 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdAdd 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdAddAcc 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdAlu 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdCmp 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdCvt 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdMisc 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdMult 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdMultAcc 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdShift 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdShiftAcc 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdSqrt 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdFloatAdd 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdFloatAlu 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdFloatCmp 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdFloatCvt 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdFloatDiv 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdFloatMisc 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdFloatMult 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdFloatMultAcc 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::SimdFloatSqrt 0 0.00% 59.26% # Class of executed instruction
> system.cpu1.op_class::MemRead 55710 32.89% 92.15% # Class of executed instruction
> system.cpu1.op_class::MemWrite 13289 7.85% 100.00% # Class of executed instruction
393,394c393,394
< system.cpu1.op_class::total 170032 # Class of executed instruction
< system.cpu1.dcache.tags.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
---
> system.cpu1.op_class::total 169372 # Class of executed instruction
> system.cpu1.dcache.tags.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
396,399c396,399
< system.cpu1.dcache.tags.tagsinuse 26.444551 # Cycle average of tags in use
< system.cpu1.dcache.tags.total_refs 27473 # Total number of references to valid blocks.
< system.cpu1.dcache.tags.sampled_refs 30 # Sample count of references to valid blocks.
< system.cpu1.dcache.tags.avg_refs 915.766667 # Average number of references to valid blocks.
---
> system.cpu1.dcache.tags.tagsinuse 26.434544 # Cycle average of tags in use
> system.cpu1.dcache.tags.total_refs 28854 # Total number of references to valid blocks.
> system.cpu1.dcache.tags.sampled_refs 29 # Sample count of references to valid blocks.
> system.cpu1.dcache.tags.avg_refs 994.965517 # Average number of references to valid blocks.
401,405c401,405
< system.cpu1.dcache.tags.occ_blocks::cpu1.data 26.444551 # Average occupied blocks per requestor
< system.cpu1.dcache.tags.occ_percent::cpu1.data 0.051650 # Average percentage of cache occupancy
< system.cpu1.dcache.tags.occ_percent::total 0.051650 # Average percentage of cache occupancy
< system.cpu1.dcache.tags.occ_task_id_blocks::1024 30 # Occupied blocks per task id
< system.cpu1.dcache.tags.age_task_id_blocks_1024::0 4 # Occupied blocks per task id
---
> system.cpu1.dcache.tags.occ_blocks::cpu1.data 26.434544 # Average occupied blocks per requestor
> system.cpu1.dcache.tags.occ_percent::cpu1.data 0.051630 # Average percentage of cache occupancy
> system.cpu1.dcache.tags.occ_percent::total 0.051630 # Average percentage of cache occupancy
> system.cpu1.dcache.tags.occ_task_id_blocks::1024 29 # Occupied blocks per task id
> system.cpu1.dcache.tags.age_task_id_blocks_1024::0 3 # Occupied blocks per task id
407,414c407,414
< system.cpu1.dcache.tags.occ_task_id_percent::1024 0.058594 # Percentage of cache occupancy per task id
< system.cpu1.dcache.tags.tag_accesses 215113 # Number of tag accesses
< system.cpu1.dcache.tags.data_accesses 215113 # Number of data accesses
< system.cpu1.dcache.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
< system.cpu1.dcache.ReadReq_hits::cpu1.data 41008 # number of ReadReq hits
< system.cpu1.dcache.ReadReq_hits::total 41008 # number of ReadReq hits
< system.cpu1.dcache.WriteReq_hits::cpu1.data 12359 # number of WriteReq hits
< system.cpu1.dcache.WriteReq_hits::total 12359 # number of WriteReq hits
---
> system.cpu1.dcache.tags.occ_task_id_percent::1024 0.056641 # Percentage of cache occupancy per task id
> system.cpu1.dcache.tags.tag_accesses 218970 # Number of tag accesses
> system.cpu1.dcache.tags.data_accesses 218970 # Number of data accesses
> system.cpu1.dcache.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
> system.cpu1.dcache.ReadReq_hits::cpu1.data 41227 # number of ReadReq hits
> system.cpu1.dcache.ReadReq_hits::total 41227 # number of ReadReq hits
> system.cpu1.dcache.WriteReq_hits::cpu1.data 13113 # number of WriteReq hits
> system.cpu1.dcache.WriteReq_hits::total 13113 # number of WriteReq hits
417,422c417,422
< system.cpu1.dcache.demand_hits::cpu1.data 53367 # number of demand (read+write) hits
< system.cpu1.dcache.demand_hits::total 53367 # number of demand (read+write) hits
< system.cpu1.dcache.overall_hits::cpu1.data 53367 # number of overall hits
< system.cpu1.dcache.overall_hits::total 53367 # number of overall hits
< system.cpu1.dcache.ReadReq_misses::cpu1.data 169 # number of ReadReq misses
< system.cpu1.dcache.ReadReq_misses::total 169 # number of ReadReq misses
---
> system.cpu1.dcache.demand_hits::cpu1.data 54340 # number of demand (read+write) hits
> system.cpu1.dcache.demand_hits::total 54340 # number of demand (read+write) hits
> system.cpu1.dcache.overall_hits::cpu1.data 54340 # number of overall hits
> system.cpu1.dcache.overall_hits::total 54340 # number of overall hits
> system.cpu1.dcache.ReadReq_misses::cpu1.data 164 # number of ReadReq misses
> system.cpu1.dcache.ReadReq_misses::total 164 # number of ReadReq misses
425,470c425,470
< system.cpu1.dcache.SwapReq_misses::cpu1.data 58 # number of SwapReq misses
< system.cpu1.dcache.SwapReq_misses::total 58 # number of SwapReq misses
< system.cpu1.dcache.demand_misses::cpu1.data 274 # number of demand (read+write) misses
< system.cpu1.dcache.demand_misses::total 274 # number of demand (read+write) misses
< system.cpu1.dcache.overall_misses::cpu1.data 274 # number of overall misses
< system.cpu1.dcache.overall_misses::total 274 # number of overall misses
< system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 1910000 # number of ReadReq miss cycles
< system.cpu1.dcache.ReadReq_miss_latency::total 1910000 # number of ReadReq miss cycles
< system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 1724000 # number of WriteReq miss cycles
< system.cpu1.dcache.WriteReq_miss_latency::total 1724000 # number of WriteReq miss cycles
< system.cpu1.dcache.SwapReq_miss_latency::cpu1.data 260500 # number of SwapReq miss cycles
< system.cpu1.dcache.SwapReq_miss_latency::total 260500 # number of SwapReq miss cycles
< system.cpu1.dcache.demand_miss_latency::cpu1.data 3634000 # number of demand (read+write) miss cycles
< system.cpu1.dcache.demand_miss_latency::total 3634000 # number of demand (read+write) miss cycles
< system.cpu1.dcache.overall_miss_latency::cpu1.data 3634000 # number of overall miss cycles
< system.cpu1.dcache.overall_miss_latency::total 3634000 # number of overall miss cycles
< system.cpu1.dcache.ReadReq_accesses::cpu1.data 41177 # number of ReadReq accesses(hits+misses)
< system.cpu1.dcache.ReadReq_accesses::total 41177 # number of ReadReq accesses(hits+misses)
< system.cpu1.dcache.WriteReq_accesses::cpu1.data 12464 # number of WriteReq accesses(hits+misses)
< system.cpu1.dcache.WriteReq_accesses::total 12464 # number of WriteReq accesses(hits+misses)
< system.cpu1.dcache.SwapReq_accesses::cpu1.data 71 # number of SwapReq accesses(hits+misses)
< system.cpu1.dcache.SwapReq_accesses::total 71 # number of SwapReq accesses(hits+misses)
< system.cpu1.dcache.demand_accesses::cpu1.data 53641 # number of demand (read+write) accesses
< system.cpu1.dcache.demand_accesses::total 53641 # number of demand (read+write) accesses
< system.cpu1.dcache.overall_accesses::cpu1.data 53641 # number of overall (read+write) accesses
< system.cpu1.dcache.overall_accesses::total 53641 # number of overall (read+write) accesses
< system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.004104 # miss rate for ReadReq accesses
< system.cpu1.dcache.ReadReq_miss_rate::total 0.004104 # miss rate for ReadReq accesses
< system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.008424 # miss rate for WriteReq accesses
< system.cpu1.dcache.WriteReq_miss_rate::total 0.008424 # miss rate for WriteReq accesses
< system.cpu1.dcache.SwapReq_miss_rate::cpu1.data 0.816901 # miss rate for SwapReq accesses
< system.cpu1.dcache.SwapReq_miss_rate::total 0.816901 # miss rate for SwapReq accesses
< system.cpu1.dcache.demand_miss_rate::cpu1.data 0.005108 # miss rate for demand accesses
< system.cpu1.dcache.demand_miss_rate::total 0.005108 # miss rate for demand accesses
< system.cpu1.dcache.overall_miss_rate::cpu1.data 0.005108 # miss rate for overall accesses
< system.cpu1.dcache.overall_miss_rate::total 0.005108 # miss rate for overall accesses
< system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 11301.775148 # average ReadReq miss latency
< system.cpu1.dcache.ReadReq_avg_miss_latency::total 11301.775148 # average ReadReq miss latency
< system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 16419.047619 # average WriteReq miss latency
< system.cpu1.dcache.WriteReq_avg_miss_latency::total 16419.047619 # average WriteReq miss latency
< system.cpu1.dcache.SwapReq_avg_miss_latency::cpu1.data 4491.379310 # average SwapReq miss latency
< system.cpu1.dcache.SwapReq_avg_miss_latency::total 4491.379310 # average SwapReq miss latency
< system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 13262.773723 # average overall miss latency
< system.cpu1.dcache.demand_avg_miss_latency::total 13262.773723 # average overall miss latency
< system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 13262.773723 # average overall miss latency
< system.cpu1.dcache.overall_avg_miss_latency::total 13262.773723 # average overall miss latency
---
> system.cpu1.dcache.SwapReq_misses::cpu1.data 56 # number of SwapReq misses
> system.cpu1.dcache.SwapReq_misses::total 56 # number of SwapReq misses
> system.cpu1.dcache.demand_misses::cpu1.data 269 # number of demand (read+write) misses
> system.cpu1.dcache.demand_misses::total 269 # number of demand (read+write) misses
> system.cpu1.dcache.overall_misses::cpu1.data 269 # number of overall misses
> system.cpu1.dcache.overall_misses::total 269 # number of overall misses
> system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 1132500 # number of ReadReq miss cycles
> system.cpu1.dcache.ReadReq_miss_latency::total 1132500 # number of ReadReq miss cycles
> system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 1426000 # number of WriteReq miss cycles
> system.cpu1.dcache.WriteReq_miss_latency::total 1426000 # number of WriteReq miss cycles
> system.cpu1.dcache.SwapReq_miss_latency::cpu1.data 250000 # number of SwapReq miss cycles
> system.cpu1.dcache.SwapReq_miss_latency::total 250000 # number of SwapReq miss cycles
> system.cpu1.dcache.demand_miss_latency::cpu1.data 2558500 # number of demand (read+write) miss cycles
> system.cpu1.dcache.demand_miss_latency::total 2558500 # number of demand (read+write) miss cycles
> system.cpu1.dcache.overall_miss_latency::cpu1.data 2558500 # number of overall miss cycles
> system.cpu1.dcache.overall_miss_latency::total 2558500 # number of overall miss cycles
> system.cpu1.dcache.ReadReq_accesses::cpu1.data 41391 # number of ReadReq accesses(hits+misses)
> system.cpu1.dcache.ReadReq_accesses::total 41391 # number of ReadReq accesses(hits+misses)
> system.cpu1.dcache.WriteReq_accesses::cpu1.data 13218 # number of WriteReq accesses(hits+misses)
> system.cpu1.dcache.WriteReq_accesses::total 13218 # number of WriteReq accesses(hits+misses)
> system.cpu1.dcache.SwapReq_accesses::cpu1.data 69 # number of SwapReq accesses(hits+misses)
> system.cpu1.dcache.SwapReq_accesses::total 69 # number of SwapReq accesses(hits+misses)
> system.cpu1.dcache.demand_accesses::cpu1.data 54609 # number of demand (read+write) accesses
> system.cpu1.dcache.demand_accesses::total 54609 # number of demand (read+write) accesses
> system.cpu1.dcache.overall_accesses::cpu1.data 54609 # number of overall (read+write) accesses
> system.cpu1.dcache.overall_accesses::total 54609 # number of overall (read+write) accesses
> system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.003962 # miss rate for ReadReq accesses
> system.cpu1.dcache.ReadReq_miss_rate::total 0.003962 # miss rate for ReadReq accesses
> system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.007944 # miss rate for WriteReq accesses
> system.cpu1.dcache.WriteReq_miss_rate::total 0.007944 # miss rate for WriteReq accesses
> system.cpu1.dcache.SwapReq_miss_rate::cpu1.data 0.811594 # miss rate for SwapReq accesses
> system.cpu1.dcache.SwapReq_miss_rate::total 0.811594 # miss rate for SwapReq accesses
> system.cpu1.dcache.demand_miss_rate::cpu1.data 0.004926 # miss rate for demand accesses
> system.cpu1.dcache.demand_miss_rate::total 0.004926 # miss rate for demand accesses
> system.cpu1.dcache.overall_miss_rate::cpu1.data 0.004926 # miss rate for overall accesses
> system.cpu1.dcache.overall_miss_rate::total 0.004926 # miss rate for overall accesses
> system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 6905.487805 # average ReadReq miss latency
> system.cpu1.dcache.ReadReq_avg_miss_latency::total 6905.487805 # average ReadReq miss latency
> system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 13580.952381 # average WriteReq miss latency
> system.cpu1.dcache.WriteReq_avg_miss_latency::total 13580.952381 # average WriteReq miss latency
> system.cpu1.dcache.SwapReq_avg_miss_latency::cpu1.data 4464.285714 # average SwapReq miss latency
> system.cpu1.dcache.SwapReq_avg_miss_latency::total 4464.285714 # average SwapReq miss latency
> system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 9511.152416 # average overall miss latency
> system.cpu1.dcache.demand_avg_miss_latency::total 9511.152416 # average overall miss latency
> system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 9511.152416 # average overall miss latency
> system.cpu1.dcache.overall_avg_miss_latency::total 9511.152416 # average overall miss latency
477,478c477,478
< system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 169 # number of ReadReq MSHR misses
< system.cpu1.dcache.ReadReq_mshr_misses::total 169 # number of ReadReq MSHR misses
---
> system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 164 # number of ReadReq MSHR misses
> system.cpu1.dcache.ReadReq_mshr_misses::total 164 # number of ReadReq MSHR misses
481,517c481,517
< system.cpu1.dcache.SwapReq_mshr_misses::cpu1.data 58 # number of SwapReq MSHR misses
< system.cpu1.dcache.SwapReq_mshr_misses::total 58 # number of SwapReq MSHR misses
< system.cpu1.dcache.demand_mshr_misses::cpu1.data 274 # number of demand (read+write) MSHR misses
< system.cpu1.dcache.demand_mshr_misses::total 274 # number of demand (read+write) MSHR misses
< system.cpu1.dcache.overall_mshr_misses::cpu1.data 274 # number of overall MSHR misses
< system.cpu1.dcache.overall_mshr_misses::total 274 # number of overall MSHR misses
< system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 1741000 # number of ReadReq MSHR miss cycles
< system.cpu1.dcache.ReadReq_mshr_miss_latency::total 1741000 # number of ReadReq MSHR miss cycles
< system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 1619000 # number of WriteReq MSHR miss cycles
< system.cpu1.dcache.WriteReq_mshr_miss_latency::total 1619000 # number of WriteReq MSHR miss cycles
< system.cpu1.dcache.SwapReq_mshr_miss_latency::cpu1.data 202500 # number of SwapReq MSHR miss cycles
< system.cpu1.dcache.SwapReq_mshr_miss_latency::total 202500 # number of SwapReq MSHR miss cycles
< system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 3360000 # number of demand (read+write) MSHR miss cycles
< system.cpu1.dcache.demand_mshr_miss_latency::total 3360000 # number of demand (read+write) MSHR miss cycles
< system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 3360000 # number of overall MSHR miss cycles
< system.cpu1.dcache.overall_mshr_miss_latency::total 3360000 # number of overall MSHR miss cycles
< system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.004104 # mshr miss rate for ReadReq accesses
< system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.004104 # mshr miss rate for ReadReq accesses
< system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.008424 # mshr miss rate for WriteReq accesses
< system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.008424 # mshr miss rate for WriteReq accesses
< system.cpu1.dcache.SwapReq_mshr_miss_rate::cpu1.data 0.816901 # mshr miss rate for SwapReq accesses
< system.cpu1.dcache.SwapReq_mshr_miss_rate::total 0.816901 # mshr miss rate for SwapReq accesses
< system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.005108 # mshr miss rate for demand accesses
< system.cpu1.dcache.demand_mshr_miss_rate::total 0.005108 # mshr miss rate for demand accesses
< system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.005108 # mshr miss rate for overall accesses
< system.cpu1.dcache.overall_mshr_miss_rate::total 0.005108 # mshr miss rate for overall accesses
< system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 10301.775148 # average ReadReq mshr miss latency
< system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 10301.775148 # average ReadReq mshr miss latency
< system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 15419.047619 # average WriteReq mshr miss latency
< system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 15419.047619 # average WriteReq mshr miss latency
< system.cpu1.dcache.SwapReq_avg_mshr_miss_latency::cpu1.data 3491.379310 # average SwapReq mshr miss latency
< system.cpu1.dcache.SwapReq_avg_mshr_miss_latency::total 3491.379310 # average SwapReq mshr miss latency
< system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 12262.773723 # average overall mshr miss latency
< system.cpu1.dcache.demand_avg_mshr_miss_latency::total 12262.773723 # average overall mshr miss latency
< system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 12262.773723 # average overall mshr miss latency
< system.cpu1.dcache.overall_avg_mshr_miss_latency::total 12262.773723 # average overall mshr miss latency
< system.cpu1.icache.tags.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
---
> system.cpu1.dcache.SwapReq_mshr_misses::cpu1.data 56 # number of SwapReq MSHR misses
> system.cpu1.dcache.SwapReq_mshr_misses::total 56 # number of SwapReq MSHR misses
> system.cpu1.dcache.demand_mshr_misses::cpu1.data 269 # number of demand (read+write) MSHR misses
> system.cpu1.dcache.demand_mshr_misses::total 269 # number of demand (read+write) MSHR misses
> system.cpu1.dcache.overall_mshr_misses::cpu1.data 269 # number of overall MSHR misses
> system.cpu1.dcache.overall_mshr_misses::total 269 # number of overall MSHR misses
> system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 968500 # number of ReadReq MSHR miss cycles
> system.cpu1.dcache.ReadReq_mshr_miss_latency::total 968500 # number of ReadReq MSHR miss cycles
> system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 1321000 # number of WriteReq MSHR miss cycles
> system.cpu1.dcache.WriteReq_mshr_miss_latency::total 1321000 # number of WriteReq MSHR miss cycles
> system.cpu1.dcache.SwapReq_mshr_miss_latency::cpu1.data 194000 # number of SwapReq MSHR miss cycles
> system.cpu1.dcache.SwapReq_mshr_miss_latency::total 194000 # number of SwapReq MSHR miss cycles
> system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 2289500 # number of demand (read+write) MSHR miss cycles
> system.cpu1.dcache.demand_mshr_miss_latency::total 2289500 # number of demand (read+write) MSHR miss cycles
> system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 2289500 # number of overall MSHR miss cycles
> system.cpu1.dcache.overall_mshr_miss_latency::total 2289500 # number of overall MSHR miss cycles
> system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.003962 # mshr miss rate for ReadReq accesses
> system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.003962 # mshr miss rate for ReadReq accesses
> system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.007944 # mshr miss rate for WriteReq accesses
> system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.007944 # mshr miss rate for WriteReq accesses
> system.cpu1.dcache.SwapReq_mshr_miss_rate::cpu1.data 0.811594 # mshr miss rate for SwapReq accesses
> system.cpu1.dcache.SwapReq_mshr_miss_rate::total 0.811594 # mshr miss rate for SwapReq accesses
> system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.004926 # mshr miss rate for demand accesses
> system.cpu1.dcache.demand_mshr_miss_rate::total 0.004926 # mshr miss rate for demand accesses
> system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.004926 # mshr miss rate for overall accesses
> system.cpu1.dcache.overall_mshr_miss_rate::total 0.004926 # mshr miss rate for overall accesses
> system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 5905.487805 # average ReadReq mshr miss latency
> system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 5905.487805 # average ReadReq mshr miss latency
> system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 12580.952381 # average WriteReq mshr miss latency
> system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 12580.952381 # average WriteReq mshr miss latency
> system.cpu1.dcache.SwapReq_avg_mshr_miss_latency::cpu1.data 3464.285714 # average SwapReq mshr miss latency
> system.cpu1.dcache.SwapReq_avg_mshr_miss_latency::total 3464.285714 # average SwapReq mshr miss latency
> system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 8511.152416 # average overall mshr miss latency
> system.cpu1.dcache.demand_avg_mshr_miss_latency::total 8511.152416 # average overall mshr miss latency
> system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 8511.152416 # average overall mshr miss latency
> system.cpu1.dcache.overall_avg_mshr_miss_latency::total 8511.152416 # average overall mshr miss latency
> system.cpu1.icache.tags.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
519,520c519,520
< system.cpu1.icache.tags.tagsinuse 66.843295 # Cycle average of tags in use
< system.cpu1.icache.tags.total_refs 169667 # Total number of references to valid blocks.
---
> system.cpu1.icache.tags.tagsinuse 66.813763 # Cycle average of tags in use
> system.cpu1.icache.tags.total_refs 169007 # Total number of references to valid blocks.
522c522
< system.cpu1.icache.tags.avg_refs 463.571038 # Average number of references to valid blocks.
---
> system.cpu1.icache.tags.avg_refs 461.767760 # Average number of references to valid blocks.
524,526c524,526
< system.cpu1.icache.tags.occ_blocks::cpu1.inst 66.843295 # Average occupied blocks per requestor
< system.cpu1.icache.tags.occ_percent::cpu1.inst 0.130553 # Average percentage of cache occupancy
< system.cpu1.icache.tags.occ_percent::total 0.130553 # Average percentage of cache occupancy
---
> system.cpu1.icache.tags.occ_blocks::cpu1.inst 66.813763 # Average occupied blocks per requestor
> system.cpu1.icache.tags.occ_percent::cpu1.inst 0.130496 # Average percentage of cache occupancy
> system.cpu1.icache.tags.occ_percent::total 0.130496 # Average percentage of cache occupancy
528,529c528,529
< system.cpu1.icache.tags.age_task_id_blocks_1024::0 16 # Occupied blocks per task id
< system.cpu1.icache.tags.age_task_id_blocks_1024::1 1 # Occupied blocks per task id
---
> system.cpu1.icache.tags.age_task_id_blocks_1024::0 9 # Occupied blocks per task id
> system.cpu1.icache.tags.age_task_id_blocks_1024::1 8 # Occupied blocks per task id
532,540c532,540
< system.cpu1.icache.tags.tag_accesses 170399 # Number of tag accesses
< system.cpu1.icache.tags.data_accesses 170399 # Number of data accesses
< system.cpu1.icache.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
< system.cpu1.icache.ReadReq_hits::cpu1.inst 169667 # number of ReadReq hits
< system.cpu1.icache.ReadReq_hits::total 169667 # number of ReadReq hits
< system.cpu1.icache.demand_hits::cpu1.inst 169667 # number of demand (read+write) hits
< system.cpu1.icache.demand_hits::total 169667 # number of demand (read+write) hits
< system.cpu1.icache.overall_hits::cpu1.inst 169667 # number of overall hits
< system.cpu1.icache.overall_hits::total 169667 # number of overall hits
---
> system.cpu1.icache.tags.tag_accesses 169739 # Number of tag accesses
> system.cpu1.icache.tags.data_accesses 169739 # Number of data accesses
> system.cpu1.icache.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
> system.cpu1.icache.ReadReq_hits::cpu1.inst 169007 # number of ReadReq hits
> system.cpu1.icache.ReadReq_hits::total 169007 # number of ReadReq hits
> system.cpu1.icache.demand_hits::cpu1.inst 169007 # number of demand (read+write) hits
> system.cpu1.icache.demand_hits::total 169007 # number of demand (read+write) hits
> system.cpu1.icache.overall_hits::cpu1.inst 169007 # number of overall hits
> system.cpu1.icache.overall_hits::total 169007 # number of overall hits
547,570c547,570
< system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 5695000 # number of ReadReq miss cycles
< system.cpu1.icache.ReadReq_miss_latency::total 5695000 # number of ReadReq miss cycles
< system.cpu1.icache.demand_miss_latency::cpu1.inst 5695000 # number of demand (read+write) miss cycles
< system.cpu1.icache.demand_miss_latency::total 5695000 # number of demand (read+write) miss cycles
< system.cpu1.icache.overall_miss_latency::cpu1.inst 5695000 # number of overall miss cycles
< system.cpu1.icache.overall_miss_latency::total 5695000 # number of overall miss cycles
< system.cpu1.icache.ReadReq_accesses::cpu1.inst 170033 # number of ReadReq accesses(hits+misses)
< system.cpu1.icache.ReadReq_accesses::total 170033 # number of ReadReq accesses(hits+misses)
< system.cpu1.icache.demand_accesses::cpu1.inst 170033 # number of demand (read+write) accesses
< system.cpu1.icache.demand_accesses::total 170033 # number of demand (read+write) accesses
< system.cpu1.icache.overall_accesses::cpu1.inst 170033 # number of overall (read+write) accesses
< system.cpu1.icache.overall_accesses::total 170033 # number of overall (read+write) accesses
< system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.002153 # miss rate for ReadReq accesses
< system.cpu1.icache.ReadReq_miss_rate::total 0.002153 # miss rate for ReadReq accesses
< system.cpu1.icache.demand_miss_rate::cpu1.inst 0.002153 # miss rate for demand accesses
< system.cpu1.icache.demand_miss_rate::total 0.002153 # miss rate for demand accesses
< system.cpu1.icache.overall_miss_rate::cpu1.inst 0.002153 # miss rate for overall accesses
< system.cpu1.icache.overall_miss_rate::total 0.002153 # miss rate for overall accesses
< system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 15560.109290 # average ReadReq miss latency
< system.cpu1.icache.ReadReq_avg_miss_latency::total 15560.109290 # average ReadReq miss latency
< system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 15560.109290 # average overall miss latency
< system.cpu1.icache.demand_avg_miss_latency::total 15560.109290 # average overall miss latency
< system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 15560.109290 # average overall miss latency
< system.cpu1.icache.overall_avg_miss_latency::total 15560.109290 # average overall miss latency
---
> system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 5703000 # number of ReadReq miss cycles
> system.cpu1.icache.ReadReq_miss_latency::total 5703000 # number of ReadReq miss cycles
> system.cpu1.icache.demand_miss_latency::cpu1.inst 5703000 # number of demand (read+write) miss cycles
> system.cpu1.icache.demand_miss_latency::total 5703000 # number of demand (read+write) miss cycles
> system.cpu1.icache.overall_miss_latency::cpu1.inst 5703000 # number of overall miss cycles
> system.cpu1.icache.overall_miss_latency::total 5703000 # number of overall miss cycles
> system.cpu1.icache.ReadReq_accesses::cpu1.inst 169373 # number of ReadReq accesses(hits+misses)
> system.cpu1.icache.ReadReq_accesses::total 169373 # number of ReadReq accesses(hits+misses)
> system.cpu1.icache.demand_accesses::cpu1.inst 169373 # number of demand (read+write) accesses
> system.cpu1.icache.demand_accesses::total 169373 # number of demand (read+write) accesses
> system.cpu1.icache.overall_accesses::cpu1.inst 169373 # number of overall (read+write) accesses
> system.cpu1.icache.overall_accesses::total 169373 # number of overall (read+write) accesses
> system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.002161 # miss rate for ReadReq accesses
> system.cpu1.icache.ReadReq_miss_rate::total 0.002161 # miss rate for ReadReq accesses
> system.cpu1.icache.demand_miss_rate::cpu1.inst 0.002161 # miss rate for demand accesses
> system.cpu1.icache.demand_miss_rate::total 0.002161 # miss rate for demand accesses
> system.cpu1.icache.overall_miss_rate::cpu1.inst 0.002161 # miss rate for overall accesses
> system.cpu1.icache.overall_miss_rate::total 0.002161 # miss rate for overall accesses
> system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 15581.967213 # average ReadReq miss latency
> system.cpu1.icache.ReadReq_avg_miss_latency::total 15581.967213 # average ReadReq miss latency
> system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 15581.967213 # average overall miss latency
> system.cpu1.icache.demand_avg_miss_latency::total 15581.967213 # average overall miss latency
> system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 15581.967213 # average overall miss latency
> system.cpu1.icache.overall_avg_miss_latency::total 15581.967213 # average overall miss latency
585,604c585,604
< system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 5329000 # number of ReadReq MSHR miss cycles
< system.cpu1.icache.ReadReq_mshr_miss_latency::total 5329000 # number of ReadReq MSHR miss cycles
< system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 5329000 # number of demand (read+write) MSHR miss cycles
< system.cpu1.icache.demand_mshr_miss_latency::total 5329000 # number of demand (read+write) MSHR miss cycles
< system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 5329000 # number of overall MSHR miss cycles
< system.cpu1.icache.overall_mshr_miss_latency::total 5329000 # number of overall MSHR miss cycles
< system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.002153 # mshr miss rate for ReadReq accesses
< system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.002153 # mshr miss rate for ReadReq accesses
< system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.002153 # mshr miss rate for demand accesses
< system.cpu1.icache.demand_mshr_miss_rate::total 0.002153 # mshr miss rate for demand accesses
< system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.002153 # mshr miss rate for overall accesses
< system.cpu1.icache.overall_mshr_miss_rate::total 0.002153 # mshr miss rate for overall accesses
< system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 14560.109290 # average ReadReq mshr miss latency
< system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 14560.109290 # average ReadReq mshr miss latency
< system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 14560.109290 # average overall mshr miss latency
< system.cpu1.icache.demand_avg_mshr_miss_latency::total 14560.109290 # average overall mshr miss latency
< system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 14560.109290 # average overall mshr miss latency
< system.cpu1.icache.overall_avg_mshr_miss_latency::total 14560.109290 # average overall mshr miss latency
< system.cpu2.pwrStateResidencyTicks::ON 264174500 # Cumulative time (in ticks) in various power states
< system.cpu2.numCycles 528349 # number of cpu cycles simulated
---
> system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 5337000 # number of ReadReq MSHR miss cycles
> system.cpu1.icache.ReadReq_mshr_miss_latency::total 5337000 # number of ReadReq MSHR miss cycles
> system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 5337000 # number of demand (read+write) MSHR miss cycles
> system.cpu1.icache.demand_mshr_miss_latency::total 5337000 # number of demand (read+write) MSHR miss cycles
> system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 5337000 # number of overall MSHR miss cycles
> system.cpu1.icache.overall_mshr_miss_latency::total 5337000 # number of overall MSHR miss cycles
> system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.002161 # mshr miss rate for ReadReq accesses
> system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.002161 # mshr miss rate for ReadReq accesses
> system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.002161 # mshr miss rate for demand accesses
> system.cpu1.icache.demand_mshr_miss_rate::total 0.002161 # mshr miss rate for demand accesses
> system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.002161 # mshr miss rate for overall accesses
> system.cpu1.icache.overall_mshr_miss_rate::total 0.002161 # mshr miss rate for overall accesses
> system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 14581.967213 # average ReadReq mshr miss latency
> system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 14581.967213 # average ReadReq mshr miss latency
> system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 14581.967213 # average overall mshr miss latency
> system.cpu1.icache.demand_avg_mshr_miss_latency::total 14581.967213 # average overall mshr miss latency
> system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 14581.967213 # average overall mshr miss latency
> system.cpu1.icache.overall_avg_mshr_miss_latency::total 14581.967213 # average overall mshr miss latency
> system.cpu2.pwrStateResidencyTicks::ON 263409500 # Cumulative time (in ticks) in various power states
> system.cpu2.numCycles 526819 # number of cpu cycles simulated
607,609c607,609
< system.cpu2.committedInsts 165687 # Number of instructions committed
< system.cpu2.committedOps 165687 # Number of ops (including micro ops) committed
< system.cpu2.num_int_alu_accesses 110528 # Number of integer alu accesses
---
> system.cpu2.committedInsts 165892 # Number of instructions committed
> system.cpu2.committedOps 165892 # Number of ops (including micro ops) committed
> system.cpu2.num_int_alu_accesses 110657 # Number of integer alu accesses
612,613c612,613
< system.cpu2.num_conditional_control_insts 31586 # number of instructions that are conditional controls
< system.cpu2.num_int_insts 110528 # number of integer instructions
---
> system.cpu2.num_conditional_control_insts 31626 # number of instructions that are conditional controls
> system.cpu2.num_int_insts 110657 # number of integer instructions
615,616c615,616
< system.cpu2.num_int_register_reads 278004 # number of times the integer registers were read
< system.cpu2.num_int_register_writes 105995 # number of times the integer registers were written
---
> system.cpu2.num_int_register_reads 278357 # number of times the integer registers were read
> system.cpu2.num_int_register_writes 106099 # number of times the integer registers were written
619,658c619,658
< system.cpu2.num_mem_refs 55111 # number of memory refs
< system.cpu2.num_load_insts 40928 # Number of load instructions
< system.cpu2.num_store_insts 14183 # Number of store instructions
< system.cpu2.num_idle_cycles 74966.001716 # Number of idle cycles
< system.cpu2.num_busy_cycles 453382.998284 # Number of busy cycles
< system.cpu2.not_idle_fraction 0.858113 # Percentage of non-idle cycles
< system.cpu2.idle_fraction 0.141887 # Percentage of idle cycles
< system.cpu2.Branches 33243 # Number of branches fetched
< system.cpu2.op_class::No_OpClass 24020 14.49% 14.49% # Class of executed instruction
< system.cpu2.op_class::IntAlu 74533 44.98% 59.47% # Class of executed instruction
< system.cpu2.op_class::IntMult 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::IntDiv 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::FloatAdd 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::FloatCmp 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::FloatCvt 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::FloatMult 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::FloatDiv 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::FloatSqrt 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdAdd 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdAddAcc 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdAlu 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdCmp 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdCvt 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdMisc 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdMult 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdMultAcc 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdShift 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdShiftAcc 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdSqrt 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdFloatAdd 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdFloatAlu 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdFloatCmp 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdFloatCvt 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdFloatDiv 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdFloatMisc 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdFloatMult 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdFloatMultAcc 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::SimdFloatSqrt 0 0.00% 59.47% # Class of executed instruction
< system.cpu2.op_class::MemRead 52983 31.97% 91.44% # Class of executed instruction
< system.cpu2.op_class::MemWrite 14183 8.56% 100.00% # Class of executed instruction
---
> system.cpu2.num_mem_refs 55200 # number of memory refs
> system.cpu2.num_load_insts 40995 # Number of load instructions
> system.cpu2.num_store_insts 14205 # Number of store instructions
> system.cpu2.num_idle_cycles 74930.001716 # Number of idle cycles
> system.cpu2.num_busy_cycles 451888.998284 # Number of busy cycles
> system.cpu2.not_idle_fraction 0.857769 # Percentage of non-idle cycles
> system.cpu2.idle_fraction 0.142231 # Percentage of idle cycles
> system.cpu2.Branches 33279 # Number of branches fetched
> system.cpu2.op_class::No_OpClass 24060 14.50% 14.50% # Class of executed instruction
> system.cpu2.op_class::IntAlu 74589 44.95% 59.45% # Class of executed instruction
> system.cpu2.op_class::IntMult 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::IntDiv 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::FloatAdd 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::FloatCmp 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::FloatCvt 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::FloatMult 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::FloatDiv 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::FloatSqrt 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdAdd 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdAddAcc 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdAlu 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdCmp 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdCvt 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdMisc 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdMult 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdMultAcc 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdShift 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdShiftAcc 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdSqrt 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdFloatAdd 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdFloatAlu 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdFloatCmp 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdFloatCvt 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdFloatDiv 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdFloatMisc 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdFloatMult 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdFloatMultAcc 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::SimdFloatSqrt 0 0.00% 59.45% # Class of executed instruction
> system.cpu2.op_class::MemRead 53070 31.98% 91.44% # Class of executed instruction
> system.cpu2.op_class::MemWrite 14205 8.56% 100.00% # Class of executed instruction
661,662c661,662
< system.cpu2.op_class::total 165719 # Class of executed instruction
< system.cpu2.dcache.tags.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
---
> system.cpu2.op_class::total 165924 # Class of executed instruction
> system.cpu2.dcache.tags.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
664,665c664,665
< system.cpu2.dcache.tags.tagsinuse 27.447331 # Cycle average of tags in use
< system.cpu2.dcache.tags.total_refs 30642 # Total number of references to valid blocks.
---
> system.cpu2.dcache.tags.tagsinuse 27.420509 # Cycle average of tags in use
> system.cpu2.dcache.tags.total_refs 30687 # Total number of references to valid blocks.
667c667
< system.cpu2.dcache.tags.avg_refs 1056.620690 # Average number of references to valid blocks.
---
> system.cpu2.dcache.tags.avg_refs 1058.172414 # Average number of references to valid blocks.
669,671c669,671
< system.cpu2.dcache.tags.occ_blocks::cpu2.data 27.447331 # Average occupied blocks per requestor
< system.cpu2.dcache.tags.occ_percent::cpu2.data 0.053608 # Average percentage of cache occupancy
< system.cpu2.dcache.tags.occ_percent::total 0.053608 # Average percentage of cache occupancy
---
> system.cpu2.dcache.tags.occ_blocks::cpu2.data 27.420509 # Average occupied blocks per requestor
> system.cpu2.dcache.tags.occ_percent::cpu2.data 0.053556 # Average percentage of cache occupancy
> system.cpu2.dcache.tags.occ_percent::total 0.053556 # Average percentage of cache occupancy
676,690c676,690
< system.cpu2.dcache.tags.tag_accesses 220669 # Number of tag accesses
< system.cpu2.dcache.tags.data_accesses 220669 # Number of data accesses
< system.cpu2.dcache.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
< system.cpu2.dcache.ReadReq_hits::cpu2.data 40751 # number of ReadReq hits
< system.cpu2.dcache.ReadReq_hits::total 40751 # number of ReadReq hits
< system.cpu2.dcache.WriteReq_hits::cpu2.data 14004 # number of WriteReq hits
< system.cpu2.dcache.WriteReq_hits::total 14004 # number of WriteReq hits
< system.cpu2.dcache.SwapReq_hits::cpu2.data 12 # number of SwapReq hits
< system.cpu2.dcache.SwapReq_hits::total 12 # number of SwapReq hits
< system.cpu2.dcache.demand_hits::cpu2.data 54755 # number of demand (read+write) hits
< system.cpu2.dcache.demand_hits::total 54755 # number of demand (read+write) hits
< system.cpu2.dcache.overall_hits::cpu2.data 54755 # number of overall hits
< system.cpu2.dcache.overall_hits::total 54755 # number of overall hits
< system.cpu2.dcache.ReadReq_misses::cpu2.data 169 # number of ReadReq misses
< system.cpu2.dcache.ReadReq_misses::total 169 # number of ReadReq misses
---
> system.cpu2.dcache.tags.tag_accesses 221019 # Number of tag accesses
> system.cpu2.dcache.tags.data_accesses 221019 # Number of data accesses
> system.cpu2.dcache.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
> system.cpu2.dcache.ReadReq_hits::cpu2.data 40826 # number of ReadReq hits
> system.cpu2.dcache.ReadReq_hits::total 40826 # number of ReadReq hits
> system.cpu2.dcache.WriteReq_hits::cpu2.data 14029 # number of WriteReq hits
> system.cpu2.dcache.WriteReq_hits::total 14029 # number of WriteReq hits
> system.cpu2.dcache.SwapReq_hits::cpu2.data 13 # number of SwapReq hits
> system.cpu2.dcache.SwapReq_hits::total 13 # number of SwapReq hits
> system.cpu2.dcache.demand_hits::cpu2.data 54855 # number of demand (read+write) hits
> system.cpu2.dcache.demand_hits::total 54855 # number of demand (read+write) hits
> system.cpu2.dcache.overall_hits::cpu2.data 54855 # number of overall hits
> system.cpu2.dcache.overall_hits::total 54855 # number of overall hits
> system.cpu2.dcache.ReadReq_misses::cpu2.data 162 # number of ReadReq misses
> system.cpu2.dcache.ReadReq_misses::total 162 # number of ReadReq misses
693,738c693,738
< system.cpu2.dcache.SwapReq_misses::cpu2.data 60 # number of SwapReq misses
< system.cpu2.dcache.SwapReq_misses::total 60 # number of SwapReq misses
< system.cpu2.dcache.demand_misses::cpu2.data 274 # number of demand (read+write) misses
< system.cpu2.dcache.demand_misses::total 274 # number of demand (read+write) misses
< system.cpu2.dcache.overall_misses::cpu2.data 274 # number of overall misses
< system.cpu2.dcache.overall_misses::total 274 # number of overall misses
< system.cpu2.dcache.ReadReq_miss_latency::cpu2.data 2144500 # number of ReadReq miss cycles
< system.cpu2.dcache.ReadReq_miss_latency::total 2144500 # number of ReadReq miss cycles
< system.cpu2.dcache.WriteReq_miss_latency::cpu2.data 1802500 # number of WriteReq miss cycles
< system.cpu2.dcache.WriteReq_miss_latency::total 1802500 # number of WriteReq miss cycles
< system.cpu2.dcache.SwapReq_miss_latency::cpu2.data 267500 # number of SwapReq miss cycles
< system.cpu2.dcache.SwapReq_miss_latency::total 267500 # number of SwapReq miss cycles
< system.cpu2.dcache.demand_miss_latency::cpu2.data 3947000 # number of demand (read+write) miss cycles
< system.cpu2.dcache.demand_miss_latency::total 3947000 # number of demand (read+write) miss cycles
< system.cpu2.dcache.overall_miss_latency::cpu2.data 3947000 # number of overall miss cycles
< system.cpu2.dcache.overall_miss_latency::total 3947000 # number of overall miss cycles
< system.cpu2.dcache.ReadReq_accesses::cpu2.data 40920 # number of ReadReq accesses(hits+misses)
< system.cpu2.dcache.ReadReq_accesses::total 40920 # number of ReadReq accesses(hits+misses)
< system.cpu2.dcache.WriteReq_accesses::cpu2.data 14109 # number of WriteReq accesses(hits+misses)
< system.cpu2.dcache.WriteReq_accesses::total 14109 # number of WriteReq accesses(hits+misses)
< system.cpu2.dcache.SwapReq_accesses::cpu2.data 72 # number of SwapReq accesses(hits+misses)
< system.cpu2.dcache.SwapReq_accesses::total 72 # number of SwapReq accesses(hits+misses)
< system.cpu2.dcache.demand_accesses::cpu2.data 55029 # number of demand (read+write) accesses
< system.cpu2.dcache.demand_accesses::total 55029 # number of demand (read+write) accesses
< system.cpu2.dcache.overall_accesses::cpu2.data 55029 # number of overall (read+write) accesses
< system.cpu2.dcache.overall_accesses::total 55029 # number of overall (read+write) accesses
< system.cpu2.dcache.ReadReq_miss_rate::cpu2.data 0.004130 # miss rate for ReadReq accesses
< system.cpu2.dcache.ReadReq_miss_rate::total 0.004130 # miss rate for ReadReq accesses
< system.cpu2.dcache.WriteReq_miss_rate::cpu2.data 0.007442 # miss rate for WriteReq accesses
< system.cpu2.dcache.WriteReq_miss_rate::total 0.007442 # miss rate for WriteReq accesses
< system.cpu2.dcache.SwapReq_miss_rate::cpu2.data 0.833333 # miss rate for SwapReq accesses
< system.cpu2.dcache.SwapReq_miss_rate::total 0.833333 # miss rate for SwapReq accesses
< system.cpu2.dcache.demand_miss_rate::cpu2.data 0.004979 # miss rate for demand accesses
< system.cpu2.dcache.demand_miss_rate::total 0.004979 # miss rate for demand accesses
< system.cpu2.dcache.overall_miss_rate::cpu2.data 0.004979 # miss rate for overall accesses
< system.cpu2.dcache.overall_miss_rate::total 0.004979 # miss rate for overall accesses
< system.cpu2.dcache.ReadReq_avg_miss_latency::cpu2.data 12689.349112 # average ReadReq miss latency
< system.cpu2.dcache.ReadReq_avg_miss_latency::total 12689.349112 # average ReadReq miss latency
< system.cpu2.dcache.WriteReq_avg_miss_latency::cpu2.data 17166.666667 # average WriteReq miss latency
< system.cpu2.dcache.WriteReq_avg_miss_latency::total 17166.666667 # average WriteReq miss latency
< system.cpu2.dcache.SwapReq_avg_miss_latency::cpu2.data 4458.333333 # average SwapReq miss latency
< system.cpu2.dcache.SwapReq_avg_miss_latency::total 4458.333333 # average SwapReq miss latency
< system.cpu2.dcache.demand_avg_miss_latency::cpu2.data 14405.109489 # average overall miss latency
< system.cpu2.dcache.demand_avg_miss_latency::total 14405.109489 # average overall miss latency
< system.cpu2.dcache.overall_avg_miss_latency::cpu2.data 14405.109489 # average overall miss latency
< system.cpu2.dcache.overall_avg_miss_latency::total 14405.109489 # average overall miss latency
---
> system.cpu2.dcache.SwapReq_misses::cpu2.data 56 # number of SwapReq misses
> system.cpu2.dcache.SwapReq_misses::total 56 # number of SwapReq misses
> system.cpu2.dcache.demand_misses::cpu2.data 267 # number of demand (read+write) misses
> system.cpu2.dcache.demand_misses::total 267 # number of demand (read+write) misses
> system.cpu2.dcache.overall_misses::cpu2.data 267 # number of overall misses
> system.cpu2.dcache.overall_misses::total 267 # number of overall misses
> system.cpu2.dcache.ReadReq_miss_latency::cpu2.data 1409000 # number of ReadReq miss cycles
> system.cpu2.dcache.ReadReq_miss_latency::total 1409000 # number of ReadReq miss cycles
> system.cpu2.dcache.WriteReq_miss_latency::cpu2.data 1485000 # number of WriteReq miss cycles
> system.cpu2.dcache.WriteReq_miss_latency::total 1485000 # number of WriteReq miss cycles
> system.cpu2.dcache.SwapReq_miss_latency::cpu2.data 251000 # number of SwapReq miss cycles
> system.cpu2.dcache.SwapReq_miss_latency::total 251000 # number of SwapReq miss cycles
> system.cpu2.dcache.demand_miss_latency::cpu2.data 2894000 # number of demand (read+write) miss cycles
> system.cpu2.dcache.demand_miss_latency::total 2894000 # number of demand (read+write) miss cycles
> system.cpu2.dcache.overall_miss_latency::cpu2.data 2894000 # number of overall miss cycles
> system.cpu2.dcache.overall_miss_latency::total 2894000 # number of overall miss cycles
> system.cpu2.dcache.ReadReq_accesses::cpu2.data 40988 # number of ReadReq accesses(hits+misses)
> system.cpu2.dcache.ReadReq_accesses::total 40988 # number of ReadReq accesses(hits+misses)
> system.cpu2.dcache.WriteReq_accesses::cpu2.data 14134 # number of WriteReq accesses(hits+misses)
> system.cpu2.dcache.WriteReq_accesses::total 14134 # number of WriteReq accesses(hits+misses)
> system.cpu2.dcache.SwapReq_accesses::cpu2.data 69 # number of SwapReq accesses(hits+misses)
> system.cpu2.dcache.SwapReq_accesses::total 69 # number of SwapReq accesses(hits+misses)
> system.cpu2.dcache.demand_accesses::cpu2.data 55122 # number of demand (read+write) accesses
> system.cpu2.dcache.demand_accesses::total 55122 # number of demand (read+write) accesses
> system.cpu2.dcache.overall_accesses::cpu2.data 55122 # number of overall (read+write) accesses
> system.cpu2.dcache.overall_accesses::total 55122 # number of overall (read+write) accesses
> system.cpu2.dcache.ReadReq_miss_rate::cpu2.data 0.003952 # miss rate for ReadReq accesses
> system.cpu2.dcache.ReadReq_miss_rate::total 0.003952 # miss rate for ReadReq accesses
> system.cpu2.dcache.WriteReq_miss_rate::cpu2.data 0.007429 # miss rate for WriteReq accesses
> system.cpu2.dcache.WriteReq_miss_rate::total 0.007429 # miss rate for WriteReq accesses
> system.cpu2.dcache.SwapReq_miss_rate::cpu2.data 0.811594 # miss rate for SwapReq accesses
> system.cpu2.dcache.SwapReq_miss_rate::total 0.811594 # miss rate for SwapReq accesses
> system.cpu2.dcache.demand_miss_rate::cpu2.data 0.004844 # miss rate for demand accesses
> system.cpu2.dcache.demand_miss_rate::total 0.004844 # miss rate for demand accesses
> system.cpu2.dcache.overall_miss_rate::cpu2.data 0.004844 # miss rate for overall accesses
> system.cpu2.dcache.overall_miss_rate::total 0.004844 # miss rate for overall accesses
> system.cpu2.dcache.ReadReq_avg_miss_latency::cpu2.data 8697.530864 # average ReadReq miss latency
> system.cpu2.dcache.ReadReq_avg_miss_latency::total 8697.530864 # average ReadReq miss latency
> system.cpu2.dcache.WriteReq_avg_miss_latency::cpu2.data 14142.857143 # average WriteReq miss latency
> system.cpu2.dcache.WriteReq_avg_miss_latency::total 14142.857143 # average WriteReq miss latency
> system.cpu2.dcache.SwapReq_avg_miss_latency::cpu2.data 4482.142857 # average SwapReq miss latency
> system.cpu2.dcache.SwapReq_avg_miss_latency::total 4482.142857 # average SwapReq miss latency
> system.cpu2.dcache.demand_avg_miss_latency::cpu2.data 10838.951311 # average overall miss latency
> system.cpu2.dcache.demand_avg_miss_latency::total 10838.951311 # average overall miss latency
> system.cpu2.dcache.overall_avg_miss_latency::cpu2.data 10838.951311 # average overall miss latency
> system.cpu2.dcache.overall_avg_miss_latency::total 10838.951311 # average overall miss latency
745,746c745,746
< system.cpu2.dcache.ReadReq_mshr_misses::cpu2.data 169 # number of ReadReq MSHR misses
< system.cpu2.dcache.ReadReq_mshr_misses::total 169 # number of ReadReq MSHR misses
---
> system.cpu2.dcache.ReadReq_mshr_misses::cpu2.data 162 # number of ReadReq MSHR misses
> system.cpu2.dcache.ReadReq_mshr_misses::total 162 # number of ReadReq MSHR misses
749,785c749,785
< system.cpu2.dcache.SwapReq_mshr_misses::cpu2.data 60 # number of SwapReq MSHR misses
< system.cpu2.dcache.SwapReq_mshr_misses::total 60 # number of SwapReq MSHR misses
< system.cpu2.dcache.demand_mshr_misses::cpu2.data 274 # number of demand (read+write) MSHR misses
< system.cpu2.dcache.demand_mshr_misses::total 274 # number of demand (read+write) MSHR misses
< system.cpu2.dcache.overall_mshr_misses::cpu2.data 274 # number of overall MSHR misses
< system.cpu2.dcache.overall_mshr_misses::total 274 # number of overall MSHR misses
< system.cpu2.dcache.ReadReq_mshr_miss_latency::cpu2.data 1975500 # number of ReadReq MSHR miss cycles
< system.cpu2.dcache.ReadReq_mshr_miss_latency::total 1975500 # number of ReadReq MSHR miss cycles
< system.cpu2.dcache.WriteReq_mshr_miss_latency::cpu2.data 1697500 # number of WriteReq MSHR miss cycles
< system.cpu2.dcache.WriteReq_mshr_miss_latency::total 1697500 # number of WriteReq MSHR miss cycles
< system.cpu2.dcache.SwapReq_mshr_miss_latency::cpu2.data 207500 # number of SwapReq MSHR miss cycles
< system.cpu2.dcache.SwapReq_mshr_miss_latency::total 207500 # number of SwapReq MSHR miss cycles
< system.cpu2.dcache.demand_mshr_miss_latency::cpu2.data 3673000 # number of demand (read+write) MSHR miss cycles
< system.cpu2.dcache.demand_mshr_miss_latency::total 3673000 # number of demand (read+write) MSHR miss cycles
< system.cpu2.dcache.overall_mshr_miss_latency::cpu2.data 3673000 # number of overall MSHR miss cycles
< system.cpu2.dcache.overall_mshr_miss_latency::total 3673000 # number of overall MSHR miss cycles
< system.cpu2.dcache.ReadReq_mshr_miss_rate::cpu2.data 0.004130 # mshr miss rate for ReadReq accesses
< system.cpu2.dcache.ReadReq_mshr_miss_rate::total 0.004130 # mshr miss rate for ReadReq accesses
< system.cpu2.dcache.WriteReq_mshr_miss_rate::cpu2.data 0.007442 # mshr miss rate for WriteReq accesses
< system.cpu2.dcache.WriteReq_mshr_miss_rate::total 0.007442 # mshr miss rate for WriteReq accesses
< system.cpu2.dcache.SwapReq_mshr_miss_rate::cpu2.data 0.833333 # mshr miss rate for SwapReq accesses
< system.cpu2.dcache.SwapReq_mshr_miss_rate::total 0.833333 # mshr miss rate for SwapReq accesses
< system.cpu2.dcache.demand_mshr_miss_rate::cpu2.data 0.004979 # mshr miss rate for demand accesses
< system.cpu2.dcache.demand_mshr_miss_rate::total 0.004979 # mshr miss rate for demand accesses
< system.cpu2.dcache.overall_mshr_miss_rate::cpu2.data 0.004979 # mshr miss rate for overall accesses
< system.cpu2.dcache.overall_mshr_miss_rate::total 0.004979 # mshr miss rate for overall accesses
< system.cpu2.dcache.ReadReq_avg_mshr_miss_latency::cpu2.data 11689.349112 # average ReadReq mshr miss latency
< system.cpu2.dcache.ReadReq_avg_mshr_miss_latency::total 11689.349112 # average ReadReq mshr miss latency
< system.cpu2.dcache.WriteReq_avg_mshr_miss_latency::cpu2.data 16166.666667 # average WriteReq mshr miss latency
< system.cpu2.dcache.WriteReq_avg_mshr_miss_latency::total 16166.666667 # average WriteReq mshr miss latency
< system.cpu2.dcache.SwapReq_avg_mshr_miss_latency::cpu2.data 3458.333333 # average SwapReq mshr miss latency
< system.cpu2.dcache.SwapReq_avg_mshr_miss_latency::total 3458.333333 # average SwapReq mshr miss latency
< system.cpu2.dcache.demand_avg_mshr_miss_latency::cpu2.data 13405.109489 # average overall mshr miss latency
< system.cpu2.dcache.demand_avg_mshr_miss_latency::total 13405.109489 # average overall mshr miss latency
< system.cpu2.dcache.overall_avg_mshr_miss_latency::cpu2.data 13405.109489 # average overall mshr miss latency
< system.cpu2.dcache.overall_avg_mshr_miss_latency::total 13405.109489 # average overall mshr miss latency
< system.cpu2.icache.tags.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
---
> system.cpu2.dcache.SwapReq_mshr_misses::cpu2.data 56 # number of SwapReq MSHR misses
> system.cpu2.dcache.SwapReq_mshr_misses::total 56 # number of SwapReq MSHR misses
> system.cpu2.dcache.demand_mshr_misses::cpu2.data 267 # number of demand (read+write) MSHR misses
> system.cpu2.dcache.demand_mshr_misses::total 267 # number of demand (read+write) MSHR misses
> system.cpu2.dcache.overall_mshr_misses::cpu2.data 267 # number of overall MSHR misses
> system.cpu2.dcache.overall_mshr_misses::total 267 # number of overall MSHR misses
> system.cpu2.dcache.ReadReq_mshr_miss_latency::cpu2.data 1247000 # number of ReadReq MSHR miss cycles
> system.cpu2.dcache.ReadReq_mshr_miss_latency::total 1247000 # number of ReadReq MSHR miss cycles
> system.cpu2.dcache.WriteReq_mshr_miss_latency::cpu2.data 1380000 # number of WriteReq MSHR miss cycles
> system.cpu2.dcache.WriteReq_mshr_miss_latency::total 1380000 # number of WriteReq MSHR miss cycles
> system.cpu2.dcache.SwapReq_mshr_miss_latency::cpu2.data 195000 # number of SwapReq MSHR miss cycles
> system.cpu2.dcache.SwapReq_mshr_miss_latency::total 195000 # number of SwapReq MSHR miss cycles
> system.cpu2.dcache.demand_mshr_miss_latency::cpu2.data 2627000 # number of demand (read+write) MSHR miss cycles
> system.cpu2.dcache.demand_mshr_miss_latency::total 2627000 # number of demand (read+write) MSHR miss cycles
> system.cpu2.dcache.overall_mshr_miss_latency::cpu2.data 2627000 # number of overall MSHR miss cycles
> system.cpu2.dcache.overall_mshr_miss_latency::total 2627000 # number of overall MSHR miss cycles
> system.cpu2.dcache.ReadReq_mshr_miss_rate::cpu2.data 0.003952 # mshr miss rate for ReadReq accesses
> system.cpu2.dcache.ReadReq_mshr_miss_rate::total 0.003952 # mshr miss rate for ReadReq accesses
> system.cpu2.dcache.WriteReq_mshr_miss_rate::cpu2.data 0.007429 # mshr miss rate for WriteReq accesses
> system.cpu2.dcache.WriteReq_mshr_miss_rate::total 0.007429 # mshr miss rate for WriteReq accesses
> system.cpu2.dcache.SwapReq_mshr_miss_rate::cpu2.data 0.811594 # mshr miss rate for SwapReq accesses
> system.cpu2.dcache.SwapReq_mshr_miss_rate::total 0.811594 # mshr miss rate for SwapReq accesses
> system.cpu2.dcache.demand_mshr_miss_rate::cpu2.data 0.004844 # mshr miss rate for demand accesses
> system.cpu2.dcache.demand_mshr_miss_rate::total 0.004844 # mshr miss rate for demand accesses
> system.cpu2.dcache.overall_mshr_miss_rate::cpu2.data 0.004844 # mshr miss rate for overall accesses
> system.cpu2.dcache.overall_mshr_miss_rate::total 0.004844 # mshr miss rate for overall accesses
> system.cpu2.dcache.ReadReq_avg_mshr_miss_latency::cpu2.data 7697.530864 # average ReadReq mshr miss latency
> system.cpu2.dcache.ReadReq_avg_mshr_miss_latency::total 7697.530864 # average ReadReq mshr miss latency
> system.cpu2.dcache.WriteReq_avg_mshr_miss_latency::cpu2.data 13142.857143 # average WriteReq mshr miss latency
> system.cpu2.dcache.WriteReq_avg_mshr_miss_latency::total 13142.857143 # average WriteReq mshr miss latency
> system.cpu2.dcache.SwapReq_avg_mshr_miss_latency::cpu2.data 3482.142857 # average SwapReq mshr miss latency
> system.cpu2.dcache.SwapReq_avg_mshr_miss_latency::total 3482.142857 # average SwapReq mshr miss latency
> system.cpu2.dcache.demand_avg_mshr_miss_latency::cpu2.data 9838.951311 # average overall mshr miss latency
> system.cpu2.dcache.demand_avg_mshr_miss_latency::total 9838.951311 # average overall mshr miss latency
> system.cpu2.dcache.overall_avg_mshr_miss_latency::cpu2.data 9838.951311 # average overall mshr miss latency
> system.cpu2.dcache.overall_avg_mshr_miss_latency::total 9838.951311 # average overall mshr miss latency
> system.cpu2.icache.tags.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
787,788c787,788
< system.cpu2.icache.tags.tagsinuse 69.258301 # Cycle average of tags in use
< system.cpu2.icache.tags.total_refs 165354 # Total number of references to valid blocks.
---
> system.cpu2.icache.tags.tagsinuse 69.231273 # Cycle average of tags in use
> system.cpu2.icache.tags.total_refs 165559 # Total number of references to valid blocks.
790c790
< system.cpu2.icache.tags.avg_refs 451.786885 # Average number of references to valid blocks.
---
> system.cpu2.icache.tags.avg_refs 452.346995 # Average number of references to valid blocks.
792,794c792,794
< system.cpu2.icache.tags.occ_blocks::cpu2.inst 69.258301 # Average occupied blocks per requestor
< system.cpu2.icache.tags.occ_percent::cpu2.inst 0.135270 # Average percentage of cache occupancy
< system.cpu2.icache.tags.occ_percent::total 0.135270 # Average percentage of cache occupancy
---
> system.cpu2.icache.tags.occ_blocks::cpu2.inst 69.231273 # Average occupied blocks per requestor
> system.cpu2.icache.tags.occ_percent::cpu2.inst 0.135217 # Average percentage of cache occupancy
> system.cpu2.icache.tags.occ_percent::total 0.135217 # Average percentage of cache occupancy
800,808c800,808
< system.cpu2.icache.tags.tag_accesses 166086 # Number of tag accesses
< system.cpu2.icache.tags.data_accesses 166086 # Number of data accesses
< system.cpu2.icache.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
< system.cpu2.icache.ReadReq_hits::cpu2.inst 165354 # number of ReadReq hits
< system.cpu2.icache.ReadReq_hits::total 165354 # number of ReadReq hits
< system.cpu2.icache.demand_hits::cpu2.inst 165354 # number of demand (read+write) hits
< system.cpu2.icache.demand_hits::total 165354 # number of demand (read+write) hits
< system.cpu2.icache.overall_hits::cpu2.inst 165354 # number of overall hits
< system.cpu2.icache.overall_hits::total 165354 # number of overall hits
---
> system.cpu2.icache.tags.tag_accesses 166291 # Number of tag accesses
> system.cpu2.icache.tags.data_accesses 166291 # Number of data accesses
> system.cpu2.icache.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
> system.cpu2.icache.ReadReq_hits::cpu2.inst 165559 # number of ReadReq hits
> system.cpu2.icache.ReadReq_hits::total 165559 # number of ReadReq hits
> system.cpu2.icache.demand_hits::cpu2.inst 165559 # number of demand (read+write) hits
> system.cpu2.icache.demand_hits::total 165559 # number of demand (read+write) hits
> system.cpu2.icache.overall_hits::cpu2.inst 165559 # number of overall hits
> system.cpu2.icache.overall_hits::total 165559 # number of overall hits
815,838c815,838
< system.cpu2.icache.ReadReq_miss_latency::cpu2.inst 8165500 # number of ReadReq miss cycles
< system.cpu2.icache.ReadReq_miss_latency::total 8165500 # number of ReadReq miss cycles
< system.cpu2.icache.demand_miss_latency::cpu2.inst 8165500 # number of demand (read+write) miss cycles
< system.cpu2.icache.demand_miss_latency::total 8165500 # number of demand (read+write) miss cycles
< system.cpu2.icache.overall_miss_latency::cpu2.inst 8165500 # number of overall miss cycles
< system.cpu2.icache.overall_miss_latency::total 8165500 # number of overall miss cycles
< system.cpu2.icache.ReadReq_accesses::cpu2.inst 165720 # number of ReadReq accesses(hits+misses)
< system.cpu2.icache.ReadReq_accesses::total 165720 # number of ReadReq accesses(hits+misses)
< system.cpu2.icache.demand_accesses::cpu2.inst 165720 # number of demand (read+write) accesses
< system.cpu2.icache.demand_accesses::total 165720 # number of demand (read+write) accesses
< system.cpu2.icache.overall_accesses::cpu2.inst 165720 # number of overall (read+write) accesses
< system.cpu2.icache.overall_accesses::total 165720 # number of overall (read+write) accesses
< system.cpu2.icache.ReadReq_miss_rate::cpu2.inst 0.002209 # miss rate for ReadReq accesses
< system.cpu2.icache.ReadReq_miss_rate::total 0.002209 # miss rate for ReadReq accesses
< system.cpu2.icache.demand_miss_rate::cpu2.inst 0.002209 # miss rate for demand accesses
< system.cpu2.icache.demand_miss_rate::total 0.002209 # miss rate for demand accesses
< system.cpu2.icache.overall_miss_rate::cpu2.inst 0.002209 # miss rate for overall accesses
< system.cpu2.icache.overall_miss_rate::total 0.002209 # miss rate for overall accesses
< system.cpu2.icache.ReadReq_avg_miss_latency::cpu2.inst 22310.109290 # average ReadReq miss latency
< system.cpu2.icache.ReadReq_avg_miss_latency::total 22310.109290 # average ReadReq miss latency
< system.cpu2.icache.demand_avg_miss_latency::cpu2.inst 22310.109290 # average overall miss latency
< system.cpu2.icache.demand_avg_miss_latency::total 22310.109290 # average overall miss latency
< system.cpu2.icache.overall_avg_miss_latency::cpu2.inst 22310.109290 # average overall miss latency
< system.cpu2.icache.overall_avg_miss_latency::total 22310.109290 # average overall miss latency
---
> system.cpu2.icache.ReadReq_miss_latency::cpu2.inst 8164000 # number of ReadReq miss cycles
> system.cpu2.icache.ReadReq_miss_latency::total 8164000 # number of ReadReq miss cycles
> system.cpu2.icache.demand_miss_latency::cpu2.inst 8164000 # number of demand (read+write) miss cycles
> system.cpu2.icache.demand_miss_latency::total 8164000 # number of demand (read+write) miss cycles
> system.cpu2.icache.overall_miss_latency::cpu2.inst 8164000 # number of overall miss cycles
> system.cpu2.icache.overall_miss_latency::total 8164000 # number of overall miss cycles
> system.cpu2.icache.ReadReq_accesses::cpu2.inst 165925 # number of ReadReq accesses(hits+misses)
> system.cpu2.icache.ReadReq_accesses::total 165925 # number of ReadReq accesses(hits+misses)
> system.cpu2.icache.demand_accesses::cpu2.inst 165925 # number of demand (read+write) accesses
> system.cpu2.icache.demand_accesses::total 165925 # number of demand (read+write) accesses
> system.cpu2.icache.overall_accesses::cpu2.inst 165925 # number of overall (read+write) accesses
> system.cpu2.icache.overall_accesses::total 165925 # number of overall (read+write) accesses
> system.cpu2.icache.ReadReq_miss_rate::cpu2.inst 0.002206 # miss rate for ReadReq accesses
> system.cpu2.icache.ReadReq_miss_rate::total 0.002206 # miss rate for ReadReq accesses
> system.cpu2.icache.demand_miss_rate::cpu2.inst 0.002206 # miss rate for demand accesses
> system.cpu2.icache.demand_miss_rate::total 0.002206 # miss rate for demand accesses
> system.cpu2.icache.overall_miss_rate::cpu2.inst 0.002206 # miss rate for overall accesses
> system.cpu2.icache.overall_miss_rate::total 0.002206 # miss rate for overall accesses
> system.cpu2.icache.ReadReq_avg_miss_latency::cpu2.inst 22306.010929 # average ReadReq miss latency
> system.cpu2.icache.ReadReq_avg_miss_latency::total 22306.010929 # average ReadReq miss latency
> system.cpu2.icache.demand_avg_miss_latency::cpu2.inst 22306.010929 # average overall miss latency
> system.cpu2.icache.demand_avg_miss_latency::total 22306.010929 # average overall miss latency
> system.cpu2.icache.overall_avg_miss_latency::cpu2.inst 22306.010929 # average overall miss latency
> system.cpu2.icache.overall_avg_miss_latency::total 22306.010929 # average overall miss latency
853,872c853,872
< system.cpu2.icache.ReadReq_mshr_miss_latency::cpu2.inst 7799500 # number of ReadReq MSHR miss cycles
< system.cpu2.icache.ReadReq_mshr_miss_latency::total 7799500 # number of ReadReq MSHR miss cycles
< system.cpu2.icache.demand_mshr_miss_latency::cpu2.inst 7799500 # number of demand (read+write) MSHR miss cycles
< system.cpu2.icache.demand_mshr_miss_latency::total 7799500 # number of demand (read+write) MSHR miss cycles
< system.cpu2.icache.overall_mshr_miss_latency::cpu2.inst 7799500 # number of overall MSHR miss cycles
< system.cpu2.icache.overall_mshr_miss_latency::total 7799500 # number of overall MSHR miss cycles
< system.cpu2.icache.ReadReq_mshr_miss_rate::cpu2.inst 0.002209 # mshr miss rate for ReadReq accesses
< system.cpu2.icache.ReadReq_mshr_miss_rate::total 0.002209 # mshr miss rate for ReadReq accesses
< system.cpu2.icache.demand_mshr_miss_rate::cpu2.inst 0.002209 # mshr miss rate for demand accesses
< system.cpu2.icache.demand_mshr_miss_rate::total 0.002209 # mshr miss rate for demand accesses
< system.cpu2.icache.overall_mshr_miss_rate::cpu2.inst 0.002209 # mshr miss rate for overall accesses
< system.cpu2.icache.overall_mshr_miss_rate::total 0.002209 # mshr miss rate for overall accesses
< system.cpu2.icache.ReadReq_avg_mshr_miss_latency::cpu2.inst 21310.109290 # average ReadReq mshr miss latency
< system.cpu2.icache.ReadReq_avg_mshr_miss_latency::total 21310.109290 # average ReadReq mshr miss latency
< system.cpu2.icache.demand_avg_mshr_miss_latency::cpu2.inst 21310.109290 # average overall mshr miss latency
< system.cpu2.icache.demand_avg_mshr_miss_latency::total 21310.109290 # average overall mshr miss latency
< system.cpu2.icache.overall_avg_mshr_miss_latency::cpu2.inst 21310.109290 # average overall mshr miss latency
< system.cpu2.icache.overall_avg_mshr_miss_latency::total 21310.109290 # average overall mshr miss latency
< system.cpu3.pwrStateResidencyTicks::ON 264174500 # Cumulative time (in ticks) in various power states
< system.cpu3.numCycles 528348 # number of cpu cycles simulated
---
> system.cpu2.icache.ReadReq_mshr_miss_latency::cpu2.inst 7798000 # number of ReadReq MSHR miss cycles
> system.cpu2.icache.ReadReq_mshr_miss_latency::total 7798000 # number of ReadReq MSHR miss cycles
> system.cpu2.icache.demand_mshr_miss_latency::cpu2.inst 7798000 # number of demand (read+write) MSHR miss cycles
> system.cpu2.icache.demand_mshr_miss_latency::total 7798000 # number of demand (read+write) MSHR miss cycles
> system.cpu2.icache.overall_mshr_miss_latency::cpu2.inst 7798000 # number of overall MSHR miss cycles
> system.cpu2.icache.overall_mshr_miss_latency::total 7798000 # number of overall MSHR miss cycles
> system.cpu2.icache.ReadReq_mshr_miss_rate::cpu2.inst 0.002206 # mshr miss rate for ReadReq accesses
> system.cpu2.icache.ReadReq_mshr_miss_rate::total 0.002206 # mshr miss rate for ReadReq accesses
> system.cpu2.icache.demand_mshr_miss_rate::cpu2.inst 0.002206 # mshr miss rate for demand accesses
> system.cpu2.icache.demand_mshr_miss_rate::total 0.002206 # mshr miss rate for demand accesses
> system.cpu2.icache.overall_mshr_miss_rate::cpu2.inst 0.002206 # mshr miss rate for overall accesses
> system.cpu2.icache.overall_mshr_miss_rate::total 0.002206 # mshr miss rate for overall accesses
> system.cpu2.icache.ReadReq_avg_mshr_miss_latency::cpu2.inst 21306.010929 # average ReadReq mshr miss latency
> system.cpu2.icache.ReadReq_avg_mshr_miss_latency::total 21306.010929 # average ReadReq mshr miss latency
> system.cpu2.icache.demand_avg_mshr_miss_latency::cpu2.inst 21306.010929 # average overall mshr miss latency
> system.cpu2.icache.demand_avg_mshr_miss_latency::total 21306.010929 # average overall mshr miss latency
> system.cpu2.icache.overall_avg_mshr_miss_latency::cpu2.inst 21306.010929 # average overall mshr miss latency
> system.cpu2.icache.overall_avg_mshr_miss_latency::total 21306.010929 # average overall mshr miss latency
> system.cpu3.pwrStateResidencyTicks::ON 263409500 # Cumulative time (in ticks) in various power states
> system.cpu3.numCycles 526818 # number of cpu cycles simulated
875,877c875,877
< system.cpu3.committedInsts 169439 # Number of instructions committed
< system.cpu3.committedOps 169439 # Number of ops (including micro ops) committed
< system.cpu3.num_int_alu_accesses 111342 # Number of integer alu accesses
---
> system.cpu3.committedInsts 170395 # Number of instructions committed
> system.cpu3.committedOps 170395 # Number of ops (including micro ops) committed
> system.cpu3.num_int_alu_accesses 111057 # Number of integer alu accesses
880,881c880,881
< system.cpu3.num_conditional_control_insts 33059 # number of instructions that are conditional controls
< system.cpu3.num_int_insts 111342 # number of integer instructions
---
> system.cpu3.num_conditional_control_insts 33676 # number of instructions that are conditional controls
> system.cpu3.num_int_insts 111057 # number of integer instructions
883,884c883,884
< system.cpu3.num_int_register_reads 275359 # number of times the integer registers were read
< system.cpu3.num_int_register_writes 104262 # number of times the integer registers were written
---
> system.cpu3.num_int_register_reads 271753 # number of times the integer registers were read
> system.cpu3.num_int_register_writes 102596 # number of times the integer registers were written
887,926c887,926
< system.cpu3.num_mem_refs 54451 # number of memory refs
< system.cpu3.num_load_insts 41338 # Number of load instructions
< system.cpu3.num_store_insts 13113 # Number of store instructions
< system.cpu3.num_idle_cycles 75238.859311 # Number of idle cycles
< system.cpu3.num_busy_cycles 453109.140689 # Number of busy cycles
< system.cpu3.not_idle_fraction 0.857596 # Percentage of non-idle cycles
< system.cpu3.idle_fraction 0.142404 # Percentage of idle cycles
< system.cpu3.Branches 34709 # Number of branches fetched
< system.cpu3.op_class::No_OpClass 25492 15.04% 15.04% # Class of executed instruction
< system.cpu3.op_class::IntAlu 74930 44.21% 59.26% # Class of executed instruction
< system.cpu3.op_class::IntMult 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::IntDiv 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::FloatAdd 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::FloatCmp 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::FloatCvt 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::FloatMult 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::FloatDiv 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::FloatSqrt 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdAdd 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdAddAcc 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdAlu 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdCmp 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdCvt 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdMisc 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdMult 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdMultAcc 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdShift 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdShiftAcc 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdSqrt 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdFloatAdd 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdFloatAlu 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdFloatCmp 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdFloatCvt 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdFloatDiv 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdFloatMisc 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdFloatMult 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdFloatMultAcc 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::SimdFloatSqrt 0 0.00% 59.26% # Class of executed instruction
< system.cpu3.op_class::MemRead 55936 33.01% 92.26% # Class of executed instruction
< system.cpu3.op_class::MemWrite 13113 7.74% 100.00% # Class of executed instruction
---
> system.cpu3.num_mem_refs 53550 # number of memory refs
> system.cpu3.num_load_insts 41191 # Number of load instructions
> system.cpu3.num_store_insts 12359 # Number of store instructions
> system.cpu3.num_idle_cycles 75201.858967 # Number of idle cycles
> system.cpu3.num_busy_cycles 451616.141033 # Number of busy cycles
> system.cpu3.not_idle_fraction 0.857253 # Percentage of non-idle cycles
> system.cpu3.idle_fraction 0.142747 # Percentage of idle cycles
> system.cpu3.Branches 35332 # Number of branches fetched
> system.cpu3.op_class::No_OpClass 26110 15.32% 15.32% # Class of executed instruction
> system.cpu3.op_class::IntAlu 74791 43.88% 59.20% # Class of executed instruction
> system.cpu3.op_class::IntMult 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::IntDiv 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::FloatAdd 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::FloatCmp 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::FloatCvt 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::FloatMult 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::FloatDiv 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::FloatSqrt 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdAdd 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdAddAcc 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdAlu 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdCmp 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdCvt 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdMisc 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdMult 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdMultAcc 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdShift 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdShiftAcc 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdSqrt 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdFloatAdd 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdFloatAlu 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdFloatCmp 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdFloatCvt 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdFloatDiv 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdFloatMisc 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdFloatMult 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdFloatMultAcc 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::SimdFloatSqrt 0 0.00% 59.20% # Class of executed instruction
> system.cpu3.op_class::MemRead 57167 33.54% 92.75% # Class of executed instruction
> system.cpu3.op_class::MemWrite 12359 7.25% 100.00% # Class of executed instruction
929,930c929,930
< system.cpu3.op_class::total 169471 # Class of executed instruction
< system.cpu3.dcache.tags.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
---
> system.cpu3.op_class::total 170427 # Class of executed instruction
> system.cpu3.dcache.tags.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
932,935c932,935
< system.cpu3.dcache.tags.tagsinuse 25.601960 # Cycle average of tags in use
< system.cpu3.dcache.tags.total_refs 28504 # Total number of references to valid blocks.
< system.cpu3.dcache.tags.sampled_refs 29 # Sample count of references to valid blocks.
< system.cpu3.dcache.tags.avg_refs 982.896552 # Average number of references to valid blocks.
---
> system.cpu3.dcache.tags.tagsinuse 25.613981 # Cycle average of tags in use
> system.cpu3.dcache.tags.total_refs 27108 # Total number of references to valid blocks.
> system.cpu3.dcache.tags.sampled_refs 30 # Sample count of references to valid blocks.
> system.cpu3.dcache.tags.avg_refs 903.600000 # Average number of references to valid blocks.
937,941c937,941
< system.cpu3.dcache.tags.occ_blocks::cpu3.data 25.601960 # Average occupied blocks per requestor
< system.cpu3.dcache.tags.occ_percent::cpu3.data 0.050004 # Average percentage of cache occupancy
< system.cpu3.dcache.tags.occ_percent::total 0.050004 # Average percentage of cache occupancy
< system.cpu3.dcache.tags.occ_task_id_blocks::1024 29 # Occupied blocks per task id
< system.cpu3.dcache.tags.age_task_id_blocks_1024::0 3 # Occupied blocks per task id
---
> system.cpu3.dcache.tags.occ_blocks::cpu3.data 25.613981 # Average occupied blocks per requestor
> system.cpu3.dcache.tags.occ_percent::cpu3.data 0.050027 # Average percentage of cache occupancy
> system.cpu3.dcache.tags.occ_percent::total 0.050027 # Average percentage of cache occupancy
> system.cpu3.dcache.tags.occ_task_id_blocks::1024 30 # Occupied blocks per task id
> system.cpu3.dcache.tags.age_task_id_blocks_1024::0 4 # Occupied blocks per task id
943,958c943,958
< system.cpu3.dcache.tags.occ_task_id_percent::1024 0.056641 # Percentage of cache occupancy per task id
< system.cpu3.dcache.tags.tag_accesses 218004 # Number of tag accesses
< system.cpu3.dcache.tags.data_accesses 218004 # Number of data accesses
< system.cpu3.dcache.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
< system.cpu3.dcache.ReadReq_hits::cpu3.data 41179 # number of ReadReq hits
< system.cpu3.dcache.ReadReq_hits::total 41179 # number of ReadReq hits
< system.cpu3.dcache.WriteReq_hits::cpu3.data 12939 # number of WriteReq hits
< system.cpu3.dcache.WriteReq_hits::total 12939 # number of WriteReq hits
< system.cpu3.dcache.SwapReq_hits::cpu3.data 15 # number of SwapReq hits
< system.cpu3.dcache.SwapReq_hits::total 15 # number of SwapReq hits
< system.cpu3.dcache.demand_hits::cpu3.data 54118 # number of demand (read+write) hits
< system.cpu3.dcache.demand_hits::total 54118 # number of demand (read+write) hits
< system.cpu3.dcache.overall_hits::cpu3.data 54118 # number of overall hits
< system.cpu3.dcache.overall_hits::total 54118 # number of overall hits
< system.cpu3.dcache.ReadReq_misses::cpu3.data 151 # number of ReadReq misses
< system.cpu3.dcache.ReadReq_misses::total 151 # number of ReadReq misses
---
> system.cpu3.dcache.tags.occ_task_id_percent::1024 0.058594 # Percentage of cache occupancy per task id
> system.cpu3.dcache.tags.tag_accesses 214417 # Number of tag accesses
> system.cpu3.dcache.tags.data_accesses 214417 # Number of data accesses
> system.cpu3.dcache.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
> system.cpu3.dcache.ReadReq_hits::cpu3.data 41020 # number of ReadReq hits
> system.cpu3.dcache.ReadReq_hits::total 41020 # number of ReadReq hits
> system.cpu3.dcache.WriteReq_hits::cpu3.data 12180 # number of WriteReq hits
> system.cpu3.dcache.WriteReq_hits::total 12180 # number of WriteReq hits
> system.cpu3.dcache.SwapReq_hits::cpu3.data 14 # number of SwapReq hits
> system.cpu3.dcache.SwapReq_hits::total 14 # number of SwapReq hits
> system.cpu3.dcache.demand_hits::cpu3.data 53200 # number of demand (read+write) hits
> system.cpu3.dcache.demand_hits::total 53200 # number of demand (read+write) hits
> system.cpu3.dcache.overall_hits::cpu3.data 53200 # number of overall hits
> system.cpu3.dcache.overall_hits::total 53200 # number of overall hits
> system.cpu3.dcache.ReadReq_misses::cpu3.data 163 # number of ReadReq misses
> system.cpu3.dcache.ReadReq_misses::total 163 # number of ReadReq misses
961,1006c961,1006
< system.cpu3.dcache.SwapReq_misses::cpu3.data 52 # number of SwapReq misses
< system.cpu3.dcache.SwapReq_misses::total 52 # number of SwapReq misses
< system.cpu3.dcache.demand_misses::cpu3.data 256 # number of demand (read+write) misses
< system.cpu3.dcache.demand_misses::total 256 # number of demand (read+write) misses
< system.cpu3.dcache.overall_misses::cpu3.data 256 # number of overall misses
< system.cpu3.dcache.overall_misses::total 256 # number of overall misses
< system.cpu3.dcache.ReadReq_miss_latency::cpu3.data 1675000 # number of ReadReq miss cycles
< system.cpu3.dcache.ReadReq_miss_latency::total 1675000 # number of ReadReq miss cycles
< system.cpu3.dcache.WriteReq_miss_latency::cpu3.data 1736000 # number of WriteReq miss cycles
< system.cpu3.dcache.WriteReq_miss_latency::total 1736000 # number of WriteReq miss cycles
< system.cpu3.dcache.SwapReq_miss_latency::cpu3.data 234000 # number of SwapReq miss cycles
< system.cpu3.dcache.SwapReq_miss_latency::total 234000 # number of SwapReq miss cycles
< system.cpu3.dcache.demand_miss_latency::cpu3.data 3411000 # number of demand (read+write) miss cycles
< system.cpu3.dcache.demand_miss_latency::total 3411000 # number of demand (read+write) miss cycles
< system.cpu3.dcache.overall_miss_latency::cpu3.data 3411000 # number of overall miss cycles
< system.cpu3.dcache.overall_miss_latency::total 3411000 # number of overall miss cycles
< system.cpu3.dcache.ReadReq_accesses::cpu3.data 41330 # number of ReadReq accesses(hits+misses)
< system.cpu3.dcache.ReadReq_accesses::total 41330 # number of ReadReq accesses(hits+misses)
< system.cpu3.dcache.WriteReq_accesses::cpu3.data 13044 # number of WriteReq accesses(hits+misses)
< system.cpu3.dcache.WriteReq_accesses::total 13044 # number of WriteReq accesses(hits+misses)
< system.cpu3.dcache.SwapReq_accesses::cpu3.data 67 # number of SwapReq accesses(hits+misses)
< system.cpu3.dcache.SwapReq_accesses::total 67 # number of SwapReq accesses(hits+misses)
< system.cpu3.dcache.demand_accesses::cpu3.data 54374 # number of demand (read+write) accesses
< system.cpu3.dcache.demand_accesses::total 54374 # number of demand (read+write) accesses
< system.cpu3.dcache.overall_accesses::cpu3.data 54374 # number of overall (read+write) accesses
< system.cpu3.dcache.overall_accesses::total 54374 # number of overall (read+write) accesses
< system.cpu3.dcache.ReadReq_miss_rate::cpu3.data 0.003654 # miss rate for ReadReq accesses
< system.cpu3.dcache.ReadReq_miss_rate::total 0.003654 # miss rate for ReadReq accesses
< system.cpu3.dcache.WriteReq_miss_rate::cpu3.data 0.008050 # miss rate for WriteReq accesses
< system.cpu3.dcache.WriteReq_miss_rate::total 0.008050 # miss rate for WriteReq accesses
< system.cpu3.dcache.SwapReq_miss_rate::cpu3.data 0.776119 # miss rate for SwapReq accesses
< system.cpu3.dcache.SwapReq_miss_rate::total 0.776119 # miss rate for SwapReq accesses
< system.cpu3.dcache.demand_miss_rate::cpu3.data 0.004708 # miss rate for demand accesses
< system.cpu3.dcache.demand_miss_rate::total 0.004708 # miss rate for demand accesses
< system.cpu3.dcache.overall_miss_rate::cpu3.data 0.004708 # miss rate for overall accesses
< system.cpu3.dcache.overall_miss_rate::total 0.004708 # miss rate for overall accesses
< system.cpu3.dcache.ReadReq_avg_miss_latency::cpu3.data 11092.715232 # average ReadReq miss latency
< system.cpu3.dcache.ReadReq_avg_miss_latency::total 11092.715232 # average ReadReq miss latency
< system.cpu3.dcache.WriteReq_avg_miss_latency::cpu3.data 16533.333333 # average WriteReq miss latency
< system.cpu3.dcache.WriteReq_avg_miss_latency::total 16533.333333 # average WriteReq miss latency
< system.cpu3.dcache.SwapReq_avg_miss_latency::cpu3.data 4500 # average SwapReq miss latency
< system.cpu3.dcache.SwapReq_avg_miss_latency::total 4500 # average SwapReq miss latency
< system.cpu3.dcache.demand_avg_miss_latency::cpu3.data 13324.218750 # average overall miss latency
< system.cpu3.dcache.demand_avg_miss_latency::total 13324.218750 # average overall miss latency
< system.cpu3.dcache.overall_avg_miss_latency::cpu3.data 13324.218750 # average overall miss latency
< system.cpu3.dcache.overall_avg_miss_latency::total 13324.218750 # average overall miss latency
---
> system.cpu3.dcache.SwapReq_misses::cpu3.data 58 # number of SwapReq misses
> system.cpu3.dcache.SwapReq_misses::total 58 # number of SwapReq misses
> system.cpu3.dcache.demand_misses::cpu3.data 268 # number of demand (read+write) misses
> system.cpu3.dcache.demand_misses::total 268 # number of demand (read+write) misses
> system.cpu3.dcache.overall_misses::cpu3.data 268 # number of overall misses
> system.cpu3.dcache.overall_misses::total 268 # number of overall misses
> system.cpu3.dcache.ReadReq_miss_latency::cpu3.data 1141000 # number of ReadReq miss cycles
> system.cpu3.dcache.ReadReq_miss_latency::total 1141000 # number of ReadReq miss cycles
> system.cpu3.dcache.WriteReq_miss_latency::cpu3.data 1445000 # number of WriteReq miss cycles
> system.cpu3.dcache.WriteReq_miss_latency::total 1445000 # number of WriteReq miss cycles
> system.cpu3.dcache.SwapReq_miss_latency::cpu3.data 263000 # number of SwapReq miss cycles
> system.cpu3.dcache.SwapReq_miss_latency::total 263000 # number of SwapReq miss cycles
> system.cpu3.dcache.demand_miss_latency::cpu3.data 2586000 # number of demand (read+write) miss cycles
> system.cpu3.dcache.demand_miss_latency::total 2586000 # number of demand (read+write) miss cycles
> system.cpu3.dcache.overall_miss_latency::cpu3.data 2586000 # number of overall miss cycles
> system.cpu3.dcache.overall_miss_latency::total 2586000 # number of overall miss cycles
> system.cpu3.dcache.ReadReq_accesses::cpu3.data 41183 # number of ReadReq accesses(hits+misses)
> system.cpu3.dcache.ReadReq_accesses::total 41183 # number of ReadReq accesses(hits+misses)
> system.cpu3.dcache.WriteReq_accesses::cpu3.data 12285 # number of WriteReq accesses(hits+misses)
> system.cpu3.dcache.WriteReq_accesses::total 12285 # number of WriteReq accesses(hits+misses)
> system.cpu3.dcache.SwapReq_accesses::cpu3.data 72 # number of SwapReq accesses(hits+misses)
> system.cpu3.dcache.SwapReq_accesses::total 72 # number of SwapReq accesses(hits+misses)
> system.cpu3.dcache.demand_accesses::cpu3.data 53468 # number of demand (read+write) accesses
> system.cpu3.dcache.demand_accesses::total 53468 # number of demand (read+write) accesses
> system.cpu3.dcache.overall_accesses::cpu3.data 53468 # number of overall (read+write) accesses
> system.cpu3.dcache.overall_accesses::total 53468 # number of overall (read+write) accesses
> system.cpu3.dcache.ReadReq_miss_rate::cpu3.data 0.003958 # miss rate for ReadReq accesses
> system.cpu3.dcache.ReadReq_miss_rate::total 0.003958 # miss rate for ReadReq accesses
> system.cpu3.dcache.WriteReq_miss_rate::cpu3.data 0.008547 # miss rate for WriteReq accesses
> system.cpu3.dcache.WriteReq_miss_rate::total 0.008547 # miss rate for WriteReq accesses
> system.cpu3.dcache.SwapReq_miss_rate::cpu3.data 0.805556 # miss rate for SwapReq accesses
> system.cpu3.dcache.SwapReq_miss_rate::total 0.805556 # miss rate for SwapReq accesses
> system.cpu3.dcache.demand_miss_rate::cpu3.data 0.005012 # miss rate for demand accesses
> system.cpu3.dcache.demand_miss_rate::total 0.005012 # miss rate for demand accesses
> system.cpu3.dcache.overall_miss_rate::cpu3.data 0.005012 # miss rate for overall accesses
> system.cpu3.dcache.overall_miss_rate::total 0.005012 # miss rate for overall accesses
> system.cpu3.dcache.ReadReq_avg_miss_latency::cpu3.data 7000 # average ReadReq miss latency
> system.cpu3.dcache.ReadReq_avg_miss_latency::total 7000 # average ReadReq miss latency
> system.cpu3.dcache.WriteReq_avg_miss_latency::cpu3.data 13761.904762 # average WriteReq miss latency
> system.cpu3.dcache.WriteReq_avg_miss_latency::total 13761.904762 # average WriteReq miss latency
> system.cpu3.dcache.SwapReq_avg_miss_latency::cpu3.data 4534.482759 # average SwapReq miss latency
> system.cpu3.dcache.SwapReq_avg_miss_latency::total 4534.482759 # average SwapReq miss latency
> system.cpu3.dcache.demand_avg_miss_latency::cpu3.data 9649.253731 # average overall miss latency
> system.cpu3.dcache.demand_avg_miss_latency::total 9649.253731 # average overall miss latency
> system.cpu3.dcache.overall_avg_miss_latency::cpu3.data 9649.253731 # average overall miss latency
> system.cpu3.dcache.overall_avg_miss_latency::total 9649.253731 # average overall miss latency
1013,1014c1013,1014
< system.cpu3.dcache.ReadReq_mshr_misses::cpu3.data 151 # number of ReadReq MSHR misses
< system.cpu3.dcache.ReadReq_mshr_misses::total 151 # number of ReadReq MSHR misses
---
> system.cpu3.dcache.ReadReq_mshr_misses::cpu3.data 163 # number of ReadReq MSHR misses
> system.cpu3.dcache.ReadReq_mshr_misses::total 163 # number of ReadReq MSHR misses
1017,1053c1017,1053
< system.cpu3.dcache.SwapReq_mshr_misses::cpu3.data 52 # number of SwapReq MSHR misses
< system.cpu3.dcache.SwapReq_mshr_misses::total 52 # number of SwapReq MSHR misses
< system.cpu3.dcache.demand_mshr_misses::cpu3.data 256 # number of demand (read+write) MSHR misses
< system.cpu3.dcache.demand_mshr_misses::total 256 # number of demand (read+write) MSHR misses
< system.cpu3.dcache.overall_mshr_misses::cpu3.data 256 # number of overall MSHR misses
< system.cpu3.dcache.overall_mshr_misses::total 256 # number of overall MSHR misses
< system.cpu3.dcache.ReadReq_mshr_miss_latency::cpu3.data 1524000 # number of ReadReq MSHR miss cycles
< system.cpu3.dcache.ReadReq_mshr_miss_latency::total 1524000 # number of ReadReq MSHR miss cycles
< system.cpu3.dcache.WriteReq_mshr_miss_latency::cpu3.data 1631000 # number of WriteReq MSHR miss cycles
< system.cpu3.dcache.WriteReq_mshr_miss_latency::total 1631000 # number of WriteReq MSHR miss cycles
< system.cpu3.dcache.SwapReq_mshr_miss_latency::cpu3.data 182000 # number of SwapReq MSHR miss cycles
< system.cpu3.dcache.SwapReq_mshr_miss_latency::total 182000 # number of SwapReq MSHR miss cycles
< system.cpu3.dcache.demand_mshr_miss_latency::cpu3.data 3155000 # number of demand (read+write) MSHR miss cycles
< system.cpu3.dcache.demand_mshr_miss_latency::total 3155000 # number of demand (read+write) MSHR miss cycles
< system.cpu3.dcache.overall_mshr_miss_latency::cpu3.data 3155000 # number of overall MSHR miss cycles
< system.cpu3.dcache.overall_mshr_miss_latency::total 3155000 # number of overall MSHR miss cycles
< system.cpu3.dcache.ReadReq_mshr_miss_rate::cpu3.data 0.003654 # mshr miss rate for ReadReq accesses
< system.cpu3.dcache.ReadReq_mshr_miss_rate::total 0.003654 # mshr miss rate for ReadReq accesses
< system.cpu3.dcache.WriteReq_mshr_miss_rate::cpu3.data 0.008050 # mshr miss rate for WriteReq accesses
< system.cpu3.dcache.WriteReq_mshr_miss_rate::total 0.008050 # mshr miss rate for WriteReq accesses
< system.cpu3.dcache.SwapReq_mshr_miss_rate::cpu3.data 0.776119 # mshr miss rate for SwapReq accesses
< system.cpu3.dcache.SwapReq_mshr_miss_rate::total 0.776119 # mshr miss rate for SwapReq accesses
< system.cpu3.dcache.demand_mshr_miss_rate::cpu3.data 0.004708 # mshr miss rate for demand accesses
< system.cpu3.dcache.demand_mshr_miss_rate::total 0.004708 # mshr miss rate for demand accesses
< system.cpu3.dcache.overall_mshr_miss_rate::cpu3.data 0.004708 # mshr miss rate for overall accesses
< system.cpu3.dcache.overall_mshr_miss_rate::total 0.004708 # mshr miss rate for overall accesses
< system.cpu3.dcache.ReadReq_avg_mshr_miss_latency::cpu3.data 10092.715232 # average ReadReq mshr miss latency
< system.cpu3.dcache.ReadReq_avg_mshr_miss_latency::total 10092.715232 # average ReadReq mshr miss latency
< system.cpu3.dcache.WriteReq_avg_mshr_miss_latency::cpu3.data 15533.333333 # average WriteReq mshr miss latency
< system.cpu3.dcache.WriteReq_avg_mshr_miss_latency::total 15533.333333 # average WriteReq mshr miss latency
< system.cpu3.dcache.SwapReq_avg_mshr_miss_latency::cpu3.data 3500 # average SwapReq mshr miss latency
< system.cpu3.dcache.SwapReq_avg_mshr_miss_latency::total 3500 # average SwapReq mshr miss latency
< system.cpu3.dcache.demand_avg_mshr_miss_latency::cpu3.data 12324.218750 # average overall mshr miss latency
< system.cpu3.dcache.demand_avg_mshr_miss_latency::total 12324.218750 # average overall mshr miss latency
< system.cpu3.dcache.overall_avg_mshr_miss_latency::cpu3.data 12324.218750 # average overall mshr miss latency
< system.cpu3.dcache.overall_avg_mshr_miss_latency::total 12324.218750 # average overall mshr miss latency
< system.cpu3.icache.tags.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
---
> system.cpu3.dcache.SwapReq_mshr_misses::cpu3.data 58 # number of SwapReq MSHR misses
> system.cpu3.dcache.SwapReq_mshr_misses::total 58 # number of SwapReq MSHR misses
> system.cpu3.dcache.demand_mshr_misses::cpu3.data 268 # number of demand (read+write) MSHR misses
> system.cpu3.dcache.demand_mshr_misses::total 268 # number of demand (read+write) MSHR misses
> system.cpu3.dcache.overall_mshr_misses::cpu3.data 268 # number of overall MSHR misses
> system.cpu3.dcache.overall_mshr_misses::total 268 # number of overall MSHR misses
> system.cpu3.dcache.ReadReq_mshr_miss_latency::cpu3.data 978000 # number of ReadReq MSHR miss cycles
> system.cpu3.dcache.ReadReq_mshr_miss_latency::total 978000 # number of ReadReq MSHR miss cycles
> system.cpu3.dcache.WriteReq_mshr_miss_latency::cpu3.data 1340000 # number of WriteReq MSHR miss cycles
> system.cpu3.dcache.WriteReq_mshr_miss_latency::total 1340000 # number of WriteReq MSHR miss cycles
> system.cpu3.dcache.SwapReq_mshr_miss_latency::cpu3.data 205000 # number of SwapReq MSHR miss cycles
> system.cpu3.dcache.SwapReq_mshr_miss_latency::total 205000 # number of SwapReq MSHR miss cycles
> system.cpu3.dcache.demand_mshr_miss_latency::cpu3.data 2318000 # number of demand (read+write) MSHR miss cycles
> system.cpu3.dcache.demand_mshr_miss_latency::total 2318000 # number of demand (read+write) MSHR miss cycles
> system.cpu3.dcache.overall_mshr_miss_latency::cpu3.data 2318000 # number of overall MSHR miss cycles
> system.cpu3.dcache.overall_mshr_miss_latency::total 2318000 # number of overall MSHR miss cycles
> system.cpu3.dcache.ReadReq_mshr_miss_rate::cpu3.data 0.003958 # mshr miss rate for ReadReq accesses
> system.cpu3.dcache.ReadReq_mshr_miss_rate::total 0.003958 # mshr miss rate for ReadReq accesses
> system.cpu3.dcache.WriteReq_mshr_miss_rate::cpu3.data 0.008547 # mshr miss rate for WriteReq accesses
> system.cpu3.dcache.WriteReq_mshr_miss_rate::total 0.008547 # mshr miss rate for WriteReq accesses
> system.cpu3.dcache.SwapReq_mshr_miss_rate::cpu3.data 0.805556 # mshr miss rate for SwapReq accesses
> system.cpu3.dcache.SwapReq_mshr_miss_rate::total 0.805556 # mshr miss rate for SwapReq accesses
> system.cpu3.dcache.demand_mshr_miss_rate::cpu3.data 0.005012 # mshr miss rate for demand accesses
> system.cpu3.dcache.demand_mshr_miss_rate::total 0.005012 # mshr miss rate for demand accesses
> system.cpu3.dcache.overall_mshr_miss_rate::cpu3.data 0.005012 # mshr miss rate for overall accesses
> system.cpu3.dcache.overall_mshr_miss_rate::total 0.005012 # mshr miss rate for overall accesses
> system.cpu3.dcache.ReadReq_avg_mshr_miss_latency::cpu3.data 6000 # average ReadReq mshr miss latency
> system.cpu3.dcache.ReadReq_avg_mshr_miss_latency::total 6000 # average ReadReq mshr miss latency
> system.cpu3.dcache.WriteReq_avg_mshr_miss_latency::cpu3.data 12761.904762 # average WriteReq mshr miss latency
> system.cpu3.dcache.WriteReq_avg_mshr_miss_latency::total 12761.904762 # average WriteReq mshr miss latency
> system.cpu3.dcache.SwapReq_avg_mshr_miss_latency::cpu3.data 3534.482759 # average SwapReq mshr miss latency
> system.cpu3.dcache.SwapReq_avg_mshr_miss_latency::total 3534.482759 # average SwapReq mshr miss latency
> system.cpu3.dcache.demand_avg_mshr_miss_latency::cpu3.data 8649.253731 # average overall mshr miss latency
> system.cpu3.dcache.demand_avg_mshr_miss_latency::total 8649.253731 # average overall mshr miss latency
> system.cpu3.dcache.overall_avg_mshr_miss_latency::cpu3.data 8649.253731 # average overall mshr miss latency
> system.cpu3.dcache.overall_avg_mshr_miss_latency::total 8649.253731 # average overall mshr miss latency
> system.cpu3.icache.tags.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
1055,1056c1055,1056
< system.cpu3.icache.tags.tagsinuse 64.834449 # Cycle average of tags in use
< system.cpu3.icache.tags.total_refs 169105 # Total number of references to valid blocks.
---
> system.cpu3.icache.tags.tagsinuse 64.803703 # Cycle average of tags in use
> system.cpu3.icache.tags.total_refs 170061 # Total number of references to valid blocks.
1058c1058
< system.cpu3.icache.tags.avg_refs 460.776567 # Average number of references to valid blocks.
---
> system.cpu3.icache.tags.avg_refs 463.381471 # Average number of references to valid blocks.
1060,1062c1060,1062
< system.cpu3.icache.tags.occ_blocks::cpu3.inst 64.834449 # Average occupied blocks per requestor
< system.cpu3.icache.tags.occ_percent::cpu3.inst 0.126630 # Average percentage of cache occupancy
< system.cpu3.icache.tags.occ_percent::total 0.126630 # Average percentage of cache occupancy
---
> system.cpu3.icache.tags.occ_blocks::cpu3.inst 64.803703 # Average occupied blocks per requestor
> system.cpu3.icache.tags.occ_percent::cpu3.inst 0.126570 # Average percentage of cache occupancy
> system.cpu3.icache.tags.occ_percent::total 0.126570 # Average percentage of cache occupancy
1064,1065c1064,1065
< system.cpu3.icache.tags.age_task_id_blocks_1024::0 9 # Occupied blocks per task id
< system.cpu3.icache.tags.age_task_id_blocks_1024::1 8 # Occupied blocks per task id
---
> system.cpu3.icache.tags.age_task_id_blocks_1024::0 16 # Occupied blocks per task id
> system.cpu3.icache.tags.age_task_id_blocks_1024::1 1 # Occupied blocks per task id
1068,1076c1068,1076
< system.cpu3.icache.tags.tag_accesses 169839 # Number of tag accesses
< system.cpu3.icache.tags.data_accesses 169839 # Number of data accesses
< system.cpu3.icache.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
< system.cpu3.icache.ReadReq_hits::cpu3.inst 169105 # number of ReadReq hits
< system.cpu3.icache.ReadReq_hits::total 169105 # number of ReadReq hits
< system.cpu3.icache.demand_hits::cpu3.inst 169105 # number of demand (read+write) hits
< system.cpu3.icache.demand_hits::total 169105 # number of demand (read+write) hits
< system.cpu3.icache.overall_hits::cpu3.inst 169105 # number of overall hits
< system.cpu3.icache.overall_hits::total 169105 # number of overall hits
---
> system.cpu3.icache.tags.tag_accesses 170795 # Number of tag accesses
> system.cpu3.icache.tags.data_accesses 170795 # Number of data accesses
> system.cpu3.icache.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
> system.cpu3.icache.ReadReq_hits::cpu3.inst 170061 # number of ReadReq hits
> system.cpu3.icache.ReadReq_hits::total 170061 # number of ReadReq hits
> system.cpu3.icache.demand_hits::cpu3.inst 170061 # number of demand (read+write) hits
> system.cpu3.icache.demand_hits::total 170061 # number of demand (read+write) hits
> system.cpu3.icache.overall_hits::cpu3.inst 170061 # number of overall hits
> system.cpu3.icache.overall_hits::total 170061 # number of overall hits
1083,1106c1083,1106
< system.cpu3.icache.ReadReq_miss_latency::cpu3.inst 5481500 # number of ReadReq miss cycles
< system.cpu3.icache.ReadReq_miss_latency::total 5481500 # number of ReadReq miss cycles
< system.cpu3.icache.demand_miss_latency::cpu3.inst 5481500 # number of demand (read+write) miss cycles
< system.cpu3.icache.demand_miss_latency::total 5481500 # number of demand (read+write) miss cycles
< system.cpu3.icache.overall_miss_latency::cpu3.inst 5481500 # number of overall miss cycles
< system.cpu3.icache.overall_miss_latency::total 5481500 # number of overall miss cycles
< system.cpu3.icache.ReadReq_accesses::cpu3.inst 169472 # number of ReadReq accesses(hits+misses)
< system.cpu3.icache.ReadReq_accesses::total 169472 # number of ReadReq accesses(hits+misses)
< system.cpu3.icache.demand_accesses::cpu3.inst 169472 # number of demand (read+write) accesses
< system.cpu3.icache.demand_accesses::total 169472 # number of demand (read+write) accesses
< system.cpu3.icache.overall_accesses::cpu3.inst 169472 # number of overall (read+write) accesses
< system.cpu3.icache.overall_accesses::total 169472 # number of overall (read+write) accesses
< system.cpu3.icache.ReadReq_miss_rate::cpu3.inst 0.002166 # miss rate for ReadReq accesses
< system.cpu3.icache.ReadReq_miss_rate::total 0.002166 # miss rate for ReadReq accesses
< system.cpu3.icache.demand_miss_rate::cpu3.inst 0.002166 # miss rate for demand accesses
< system.cpu3.icache.demand_miss_rate::total 0.002166 # miss rate for demand accesses
< system.cpu3.icache.overall_miss_rate::cpu3.inst 0.002166 # miss rate for overall accesses
< system.cpu3.icache.overall_miss_rate::total 0.002166 # miss rate for overall accesses
< system.cpu3.icache.ReadReq_avg_miss_latency::cpu3.inst 14935.967302 # average ReadReq miss latency
< system.cpu3.icache.ReadReq_avg_miss_latency::total 14935.967302 # average ReadReq miss latency
< system.cpu3.icache.demand_avg_miss_latency::cpu3.inst 14935.967302 # average overall miss latency
< system.cpu3.icache.demand_avg_miss_latency::total 14935.967302 # average overall miss latency
< system.cpu3.icache.overall_avg_miss_latency::cpu3.inst 14935.967302 # average overall miss latency
< system.cpu3.icache.overall_avg_miss_latency::total 14935.967302 # average overall miss latency
---
> system.cpu3.icache.ReadReq_miss_latency::cpu3.inst 5475500 # number of ReadReq miss cycles
> system.cpu3.icache.ReadReq_miss_latency::total 5475500 # number of ReadReq miss cycles
> system.cpu3.icache.demand_miss_latency::cpu3.inst 5475500 # number of demand (read+write) miss cycles
> system.cpu3.icache.demand_miss_latency::total 5475500 # number of demand (read+write) miss cycles
> system.cpu3.icache.overall_miss_latency::cpu3.inst 5475500 # number of overall miss cycles
> system.cpu3.icache.overall_miss_latency::total 5475500 # number of overall miss cycles
> system.cpu3.icache.ReadReq_accesses::cpu3.inst 170428 # number of ReadReq accesses(hits+misses)
> system.cpu3.icache.ReadReq_accesses::total 170428 # number of ReadReq accesses(hits+misses)
> system.cpu3.icache.demand_accesses::cpu3.inst 170428 # number of demand (read+write) accesses
> system.cpu3.icache.demand_accesses::total 170428 # number of demand (read+write) accesses
> system.cpu3.icache.overall_accesses::cpu3.inst 170428 # number of overall (read+write) accesses
> system.cpu3.icache.overall_accesses::total 170428 # number of overall (read+write) accesses
> system.cpu3.icache.ReadReq_miss_rate::cpu3.inst 0.002153 # miss rate for ReadReq accesses
> system.cpu3.icache.ReadReq_miss_rate::total 0.002153 # miss rate for ReadReq accesses
> system.cpu3.icache.demand_miss_rate::cpu3.inst 0.002153 # miss rate for demand accesses
> system.cpu3.icache.demand_miss_rate::total 0.002153 # miss rate for demand accesses
> system.cpu3.icache.overall_miss_rate::cpu3.inst 0.002153 # miss rate for overall accesses
> system.cpu3.icache.overall_miss_rate::total 0.002153 # miss rate for overall accesses
> system.cpu3.icache.ReadReq_avg_miss_latency::cpu3.inst 14919.618529 # average ReadReq miss latency
> system.cpu3.icache.ReadReq_avg_miss_latency::total 14919.618529 # average ReadReq miss latency
> system.cpu3.icache.demand_avg_miss_latency::cpu3.inst 14919.618529 # average overall miss latency
> system.cpu3.icache.demand_avg_miss_latency::total 14919.618529 # average overall miss latency
> system.cpu3.icache.overall_avg_miss_latency::cpu3.inst 14919.618529 # average overall miss latency
> system.cpu3.icache.overall_avg_miss_latency::total 14919.618529 # average overall miss latency
1121,1139c1121,1139
< system.cpu3.icache.ReadReq_mshr_miss_latency::cpu3.inst 5114500 # number of ReadReq MSHR miss cycles
< system.cpu3.icache.ReadReq_mshr_miss_latency::total 5114500 # number of ReadReq MSHR miss cycles
< system.cpu3.icache.demand_mshr_miss_latency::cpu3.inst 5114500 # number of demand (read+write) MSHR miss cycles
< system.cpu3.icache.demand_mshr_miss_latency::total 5114500 # number of demand (read+write) MSHR miss cycles
< system.cpu3.icache.overall_mshr_miss_latency::cpu3.inst 5114500 # number of overall MSHR miss cycles
< system.cpu3.icache.overall_mshr_miss_latency::total 5114500 # number of overall MSHR miss cycles
< system.cpu3.icache.ReadReq_mshr_miss_rate::cpu3.inst 0.002166 # mshr miss rate for ReadReq accesses
< system.cpu3.icache.ReadReq_mshr_miss_rate::total 0.002166 # mshr miss rate for ReadReq accesses
< system.cpu3.icache.demand_mshr_miss_rate::cpu3.inst 0.002166 # mshr miss rate for demand accesses
< system.cpu3.icache.demand_mshr_miss_rate::total 0.002166 # mshr miss rate for demand accesses
< system.cpu3.icache.overall_mshr_miss_rate::cpu3.inst 0.002166 # mshr miss rate for overall accesses
< system.cpu3.icache.overall_mshr_miss_rate::total 0.002166 # mshr miss rate for overall accesses
< system.cpu3.icache.ReadReq_avg_mshr_miss_latency::cpu3.inst 13935.967302 # average ReadReq mshr miss latency
< system.cpu3.icache.ReadReq_avg_mshr_miss_latency::total 13935.967302 # average ReadReq mshr miss latency
< system.cpu3.icache.demand_avg_mshr_miss_latency::cpu3.inst 13935.967302 # average overall mshr miss latency
< system.cpu3.icache.demand_avg_mshr_miss_latency::total 13935.967302 # average overall mshr miss latency
< system.cpu3.icache.overall_avg_mshr_miss_latency::cpu3.inst 13935.967302 # average overall mshr miss latency
< system.cpu3.icache.overall_avg_mshr_miss_latency::total 13935.967302 # average overall mshr miss latency
< system.l2c.tags.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
---
> system.cpu3.icache.ReadReq_mshr_miss_latency::cpu3.inst 5108500 # number of ReadReq MSHR miss cycles
> system.cpu3.icache.ReadReq_mshr_miss_latency::total 5108500 # number of ReadReq MSHR miss cycles
> system.cpu3.icache.demand_mshr_miss_latency::cpu3.inst 5108500 # number of demand (read+write) MSHR miss cycles
> system.cpu3.icache.demand_mshr_miss_latency::total 5108500 # number of demand (read+write) MSHR miss cycles
> system.cpu3.icache.overall_mshr_miss_latency::cpu3.inst 5108500 # number of overall MSHR miss cycles
> system.cpu3.icache.overall_mshr_miss_latency::total 5108500 # number of overall MSHR miss cycles
> system.cpu3.icache.ReadReq_mshr_miss_rate::cpu3.inst 0.002153 # mshr miss rate for ReadReq accesses
> system.cpu3.icache.ReadReq_mshr_miss_rate::total 0.002153 # mshr miss rate for ReadReq accesses
> system.cpu3.icache.demand_mshr_miss_rate::cpu3.inst 0.002153 # mshr miss rate for demand accesses
> system.cpu3.icache.demand_mshr_miss_rate::total 0.002153 # mshr miss rate for demand accesses
> system.cpu3.icache.overall_mshr_miss_rate::cpu3.inst 0.002153 # mshr miss rate for overall accesses
> system.cpu3.icache.overall_mshr_miss_rate::total 0.002153 # mshr miss rate for overall accesses
> system.cpu3.icache.ReadReq_avg_mshr_miss_latency::cpu3.inst 13919.618529 # average ReadReq mshr miss latency
> system.cpu3.icache.ReadReq_avg_mshr_miss_latency::total 13919.618529 # average ReadReq mshr miss latency
> system.cpu3.icache.demand_avg_mshr_miss_latency::cpu3.inst 13919.618529 # average overall mshr miss latency
> system.cpu3.icache.demand_avg_mshr_miss_latency::total 13919.618529 # average overall mshr miss latency
> system.cpu3.icache.overall_avg_mshr_miss_latency::cpu3.inst 13919.618529 # average overall mshr miss latency
> system.cpu3.icache.overall_avg_mshr_miss_latency::total 13919.618529 # average overall mshr miss latency
> system.l2c.tags.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
1141,1144c1141,1144
< system.l2c.tags.tagsinuse 346.893205 # Cycle average of tags in use
< system.l2c.tags.total_refs 1714 # Total number of references to valid blocks.
< system.l2c.tags.sampled_refs 429 # Sample count of references to valid blocks.
< system.l2c.tags.avg_refs 3.995338 # Average number of references to valid blocks.
---
> system.l2c.tags.tagsinuse 470.663959 # Cycle average of tags in use
> system.l2c.tags.total_refs 1794 # Total number of references to valid blocks.
> system.l2c.tags.sampled_refs 572 # Sample count of references to valid blocks.
> system.l2c.tags.avg_refs 3.136364 # Average number of references to valid blocks.
1146,1159c1146,1157
< system.l2c.tags.occ_blocks::writebacks 0.880236 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu0.inst 230.548613 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu0.data 53.975789 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu1.inst 6.154320 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu1.data 0.833705 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu2.inst 46.678374 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu2.data 6.077199 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu3.inst 0.942850 # Average occupied blocks per requestor
< system.l2c.tags.occ_blocks::cpu3.data 0.802119 # Average occupied blocks per requestor
< system.l2c.tags.occ_percent::writebacks 0.000013 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::cpu0.inst 0.003518 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::cpu0.data 0.000824 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::cpu1.inst 0.000094 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::cpu1.data 0.000013 # Average percentage of cache occupancy
---
> system.l2c.tags.occ_blocks::cpu0.inst 230.500098 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu0.data 147.566608 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu1.inst 6.217156 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu1.data 10.908895 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu2.inst 46.660458 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu2.data 17.373358 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu3.inst 0.877256 # Average occupied blocks per requestor
> system.l2c.tags.occ_blocks::cpu3.data 10.560130 # Average occupied blocks per requestor
> system.l2c.tags.occ_percent::cpu0.inst 0.003517 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::cpu0.data 0.002252 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::cpu1.inst 0.000095 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::cpu1.data 0.000166 # Average percentage of cache occupancy
1161,1171c1159,1169
< system.l2c.tags.occ_percent::cpu2.data 0.000093 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::cpu3.inst 0.000014 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::cpu3.data 0.000012 # Average percentage of cache occupancy
< system.l2c.tags.occ_percent::total 0.005293 # Average percentage of cache occupancy
< system.l2c.tags.occ_task_id_blocks::1024 429 # Occupied blocks per task id
< system.l2c.tags.age_task_id_blocks_1024::0 55 # Occupied blocks per task id
< system.l2c.tags.age_task_id_blocks_1024::2 374 # Occupied blocks per task id
< system.l2c.tags.occ_task_id_percent::1024 0.006546 # Percentage of cache occupancy per task id
< system.l2c.tags.tag_accesses 19677 # Number of tag accesses
< system.l2c.tags.data_accesses 19677 # Number of data accesses
< system.l2c.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
---
> system.l2c.tags.occ_percent::cpu2.data 0.000265 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::cpu3.inst 0.000013 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::cpu3.data 0.000161 # Average percentage of cache occupancy
> system.l2c.tags.occ_percent::total 0.007182 # Average percentage of cache occupancy
> system.l2c.tags.occ_task_id_blocks::1024 572 # Occupied blocks per task id
> system.l2c.tags.age_task_id_blocks_1024::0 61 # Occupied blocks per task id
> system.l2c.tags.age_task_id_blocks_1024::2 511 # Occupied blocks per task id
> system.l2c.tags.occ_task_id_percent::1024 0.008728 # Percentage of cache occupancy per task id
> system.l2c.tags.tag_accesses 19676 # Number of tag accesses
> system.l2c.tags.data_accesses 19676 # Number of data accesses
> system.l2c.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
1176,1177c1174,1178
< system.l2c.UpgradeReq_hits::cpu0.data 2 # number of UpgradeReq hits
< system.l2c.UpgradeReq_hits::total 2 # number of UpgradeReq hits
---
> system.l2c.UpgradeReq_hits::cpu0.data 30 # number of UpgradeReq hits
> system.l2c.UpgradeReq_hits::cpu1.data 16 # number of UpgradeReq hits
> system.l2c.UpgradeReq_hits::cpu2.data 16 # number of UpgradeReq hits
> system.l2c.UpgradeReq_hits::cpu3.data 17 # number of UpgradeReq hits
> system.l2c.UpgradeReq_hits::total 79 # number of UpgradeReq hits
1206,1210d1206
< system.l2c.UpgradeReq_misses::cpu0.data 28 # number of UpgradeReq misses
< system.l2c.UpgradeReq_misses::cpu1.data 16 # number of UpgradeReq misses
< system.l2c.UpgradeReq_misses::cpu2.data 17 # number of UpgradeReq misses
< system.l2c.UpgradeReq_misses::cpu3.data 16 # number of UpgradeReq misses
< system.l2c.UpgradeReq_misses::total 77 # number of UpgradeReq misses
1245c1241
< system.l2c.ReadExReq_miss_latency::cpu1.data 856000 # number of ReadExReq miss cycles
---
> system.l2c.ReadExReq_miss_latency::cpu1.data 851500 # number of ReadExReq miss cycles
1247c1243
< system.l2c.ReadExReq_miss_latency::cpu3.data 856500 # number of ReadExReq miss cycles
---
> system.l2c.ReadExReq_miss_latency::cpu3.data 861000 # number of ReadExReq miss cycles
1249,1253c1245,1249
< system.l2c.ReadCleanReq_miss_latency::cpu0.inst 17251500 # number of ReadCleanReq miss cycles
< system.l2c.ReadCleanReq_miss_latency::cpu1.inst 835000 # number of ReadCleanReq miss cycles
< system.l2c.ReadCleanReq_miss_latency::cpu2.inst 3885500 # number of ReadCleanReq miss cycles
< system.l2c.ReadCleanReq_miss_latency::cpu3.inst 563500 # number of ReadCleanReq miss cycles
< system.l2c.ReadCleanReq_miss_latency::total 22535500 # number of ReadCleanReq miss cycles
---
> system.l2c.ReadCleanReq_miss_latency::cpu0.inst 17251000 # number of ReadCleanReq miss cycles
> system.l2c.ReadCleanReq_miss_latency::cpu1.inst 845000 # number of ReadCleanReq miss cycles
> system.l2c.ReadCleanReq_miss_latency::cpu2.inst 3885000 # number of ReadCleanReq miss cycles
> system.l2c.ReadCleanReq_miss_latency::cpu3.inst 552500 # number of ReadCleanReq miss cycles
> system.l2c.ReadCleanReq_miss_latency::total 22533500 # number of ReadCleanReq miss cycles
1255c1251
< system.l2c.ReadSharedReq_miss_latency::cpu1.data 120500 # number of ReadSharedReq miss cycles
---
> system.l2c.ReadSharedReq_miss_latency::cpu1.data 120000 # number of ReadSharedReq miss cycles
1257c1253
< system.l2c.ReadSharedReq_miss_latency::cpu3.data 120000 # number of ReadSharedReq miss cycles
---
> system.l2c.ReadSharedReq_miss_latency::cpu3.data 120500 # number of ReadSharedReq miss cycles
1259c1255
< system.l2c.demand_miss_latency::cpu0.inst 17251500 # number of demand (read+write) miss cycles
---
> system.l2c.demand_miss_latency::cpu0.inst 17251000 # number of demand (read+write) miss cycles
1261,1263c1257,1259
< system.l2c.demand_miss_latency::cpu1.inst 835000 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu1.data 976500 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu2.inst 3885500 # number of demand (read+write) miss cycles
---
> system.l2c.demand_miss_latency::cpu1.inst 845000 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu1.data 971500 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu2.inst 3885000 # number of demand (read+write) miss cycles
1265,1268c1261,1264
< system.l2c.demand_miss_latency::cpu3.inst 563500 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::cpu3.data 976500 # number of demand (read+write) miss cycles
< system.l2c.demand_miss_latency::total 35868000 # number of demand (read+write) miss cycles
< system.l2c.overall_miss_latency::cpu0.inst 17251500 # number of overall miss cycles
---
> system.l2c.demand_miss_latency::cpu3.inst 552500 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::cpu3.data 981500 # number of demand (read+write) miss cycles
> system.l2c.demand_miss_latency::total 35866000 # number of demand (read+write) miss cycles
> system.l2c.overall_miss_latency::cpu0.inst 17251000 # number of overall miss cycles
1270,1272c1266,1268
< system.l2c.overall_miss_latency::cpu1.inst 835000 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu1.data 976500 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu2.inst 3885500 # number of overall miss cycles
---
> system.l2c.overall_miss_latency::cpu1.inst 845000 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu1.data 971500 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu2.inst 3885000 # number of overall miss cycles
1274,1276c1270,1272
< system.l2c.overall_miss_latency::cpu3.inst 563500 # number of overall miss cycles
< system.l2c.overall_miss_latency::cpu3.data 976500 # number of overall miss cycles
< system.l2c.overall_miss_latency::total 35868000 # number of overall miss cycles
---
> system.l2c.overall_miss_latency::cpu3.inst 552500 # number of overall miss cycles
> system.l2c.overall_miss_latency::cpu3.data 981500 # number of overall miss cycles
> system.l2c.overall_miss_latency::total 35866000 # number of overall miss cycles
1283,1284c1279,1280
< system.l2c.UpgradeReq_accesses::cpu2.data 17 # number of UpgradeReq accesses(hits+misses)
< system.l2c.UpgradeReq_accesses::cpu3.data 16 # number of UpgradeReq accesses(hits+misses)
---
> system.l2c.UpgradeReq_accesses::cpu2.data 16 # number of UpgradeReq accesses(hits+misses)
> system.l2c.UpgradeReq_accesses::cpu3.data 17 # number of UpgradeReq accesses(hits+misses)
1319,1323d1314
< system.l2c.UpgradeReq_miss_rate::cpu0.data 0.933333 # miss rate for UpgradeReq accesses
< system.l2c.UpgradeReq_miss_rate::cpu1.data 1 # miss rate for UpgradeReq accesses
< system.l2c.UpgradeReq_miss_rate::cpu2.data 1 # miss rate for UpgradeReq accesses
< system.l2c.UpgradeReq_miss_rate::cpu3.data 1 # miss rate for UpgradeReq accesses
< system.l2c.UpgradeReq_miss_rate::total 0.974684 # miss rate for UpgradeReq accesses
1358c1349
< system.l2c.ReadExReq_avg_miss_latency::cpu1.data 61142.857143 # average ReadExReq miss latency
---
> system.l2c.ReadExReq_avg_miss_latency::cpu1.data 60821.428571 # average ReadExReq miss latency
1360c1351
< system.l2c.ReadExReq_avg_miss_latency::cpu3.data 61178.571429 # average ReadExReq miss latency
---
> system.l2c.ReadExReq_avg_miss_latency::cpu3.data 61500 # average ReadExReq miss latency
1362,1366c1353,1357
< system.l2c.ReadCleanReq_avg_miss_latency::cpu0.inst 60531.578947 # average ReadCleanReq miss latency
< system.l2c.ReadCleanReq_avg_miss_latency::cpu1.inst 59642.857143 # average ReadCleanReq miss latency
< system.l2c.ReadCleanReq_avg_miss_latency::cpu2.inst 59776.923077 # average ReadCleanReq miss latency
< system.l2c.ReadCleanReq_avg_miss_latency::cpu3.inst 56350 # average ReadCleanReq miss latency
< system.l2c.ReadCleanReq_avg_miss_latency::total 60255.347594 # average ReadCleanReq miss latency
---
> system.l2c.ReadCleanReq_avg_miss_latency::cpu0.inst 60529.824561 # average ReadCleanReq miss latency
> system.l2c.ReadCleanReq_avg_miss_latency::cpu1.inst 60357.142857 # average ReadCleanReq miss latency
> system.l2c.ReadCleanReq_avg_miss_latency::cpu2.inst 59769.230769 # average ReadCleanReq miss latency
> system.l2c.ReadCleanReq_avg_miss_latency::cpu3.inst 55250 # average ReadCleanReq miss latency
> system.l2c.ReadCleanReq_avg_miss_latency::total 60250 # average ReadCleanReq miss latency
1368c1359
< system.l2c.ReadSharedReq_avg_miss_latency::cpu1.data 60250 # average ReadSharedReq miss latency
---
> system.l2c.ReadSharedReq_avg_miss_latency::cpu1.data 60000 # average ReadSharedReq miss latency
1370c1361
< system.l2c.ReadSharedReq_avg_miss_latency::cpu3.data 60000 # average ReadSharedReq miss latency
---
> system.l2c.ReadSharedReq_avg_miss_latency::cpu3.data 60250 # average ReadSharedReq miss latency
1372c1363
< system.l2c.demand_avg_miss_latency::cpu0.inst 60531.578947 # average overall miss latency
---
> system.l2c.demand_avg_miss_latency::cpu0.inst 60529.824561 # average overall miss latency
1374,1376c1365,1367
< system.l2c.demand_avg_miss_latency::cpu1.inst 59642.857143 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu1.data 61031.250000 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu2.inst 59776.923077 # average overall miss latency
---
> system.l2c.demand_avg_miss_latency::cpu1.inst 60357.142857 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu1.data 60718.750000 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu2.inst 59769.230769 # average overall miss latency
1378,1381c1369,1372
< system.l2c.demand_avg_miss_latency::cpu3.inst 56350 # average overall miss latency
< system.l2c.demand_avg_miss_latency::cpu3.data 61031.250000 # average overall miss latency
< system.l2c.demand_avg_miss_latency::total 60383.838384 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu0.inst 60531.578947 # average overall miss latency
---
> system.l2c.demand_avg_miss_latency::cpu3.inst 55250 # average overall miss latency
> system.l2c.demand_avg_miss_latency::cpu3.data 61343.750000 # average overall miss latency
> system.l2c.demand_avg_miss_latency::total 60380.471380 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu0.inst 60529.824561 # average overall miss latency
1383,1385c1374,1376
< system.l2c.overall_avg_miss_latency::cpu1.inst 59642.857143 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu1.data 61031.250000 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu2.inst 59776.923077 # average overall miss latency
---
> system.l2c.overall_avg_miss_latency::cpu1.inst 60357.142857 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu1.data 60718.750000 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu2.inst 59769.230769 # average overall miss latency
1387,1389c1378,1380
< system.l2c.overall_avg_miss_latency::cpu3.inst 56350 # average overall miss latency
< system.l2c.overall_avg_miss_latency::cpu3.data 61031.250000 # average overall miss latency
< system.l2c.overall_avg_miss_latency::total 60383.838384 # average overall miss latency
---
> system.l2c.overall_avg_miss_latency::cpu3.inst 55250 # average overall miss latency
> system.l2c.overall_avg_miss_latency::cpu3.data 61343.750000 # average overall miss latency
> system.l2c.overall_avg_miss_latency::total 60380.471380 # average overall miss latency
1396c1387
< system.l2c.ReadCleanReq_mshr_hits::cpu1.inst 7 # number of ReadCleanReq MSHR hits
---
> system.l2c.ReadCleanReq_mshr_hits::cpu1.inst 4 # number of ReadCleanReq MSHR hits
1398c1389
< system.l2c.ReadCleanReq_mshr_hits::cpu3.inst 6 # number of ReadCleanReq MSHR hits
---
> system.l2c.ReadCleanReq_mshr_hits::cpu3.inst 9 # number of ReadCleanReq MSHR hits
1403c1394
< system.l2c.demand_mshr_hits::cpu1.inst 7 # number of demand (read+write) MSHR hits
---
> system.l2c.demand_mshr_hits::cpu1.inst 4 # number of demand (read+write) MSHR hits
1406c1397
< system.l2c.demand_mshr_hits::cpu3.inst 6 # number of demand (read+write) MSHR hits
---
> system.l2c.demand_mshr_hits::cpu3.inst 9 # number of demand (read+write) MSHR hits
1409c1400
< system.l2c.overall_mshr_hits::cpu1.inst 7 # number of overall MSHR hits
---
> system.l2c.overall_mshr_hits::cpu1.inst 4 # number of overall MSHR hits
1412c1403
< system.l2c.overall_mshr_hits::cpu3.inst 6 # number of overall MSHR hits
---
> system.l2c.overall_mshr_hits::cpu3.inst 9 # number of overall MSHR hits
1415,1419d1405
< system.l2c.UpgradeReq_mshr_misses::cpu0.data 28 # number of UpgradeReq MSHR misses
< system.l2c.UpgradeReq_mshr_misses::cpu1.data 16 # number of UpgradeReq MSHR misses
< system.l2c.UpgradeReq_mshr_misses::cpu2.data 17 # number of UpgradeReq MSHR misses
< system.l2c.UpgradeReq_mshr_misses::cpu3.data 16 # number of UpgradeReq MSHR misses
< system.l2c.UpgradeReq_mshr_misses::total 77 # number of UpgradeReq MSHR misses
1426c1412
< system.l2c.ReadCleanReq_mshr_misses::cpu1.inst 7 # number of ReadCleanReq MSHR misses
---
> system.l2c.ReadCleanReq_mshr_misses::cpu1.inst 10 # number of ReadCleanReq MSHR misses
1428c1414
< system.l2c.ReadCleanReq_mshr_misses::cpu3.inst 4 # number of ReadCleanReq MSHR misses
---
> system.l2c.ReadCleanReq_mshr_misses::cpu3.inst 1 # number of ReadCleanReq MSHR misses
1437c1423
< system.l2c.demand_mshr_misses::cpu1.inst 7 # number of demand (read+write) MSHR misses
---
> system.l2c.demand_mshr_misses::cpu1.inst 10 # number of demand (read+write) MSHR misses
1441c1427
< system.l2c.demand_mshr_misses::cpu3.inst 4 # number of demand (read+write) MSHR misses
---
> system.l2c.demand_mshr_misses::cpu3.inst 1 # number of demand (read+write) MSHR misses
1446c1432
< system.l2c.overall_mshr_misses::cpu1.inst 7 # number of overall MSHR misses
---
> system.l2c.overall_mshr_misses::cpu1.inst 10 # number of overall MSHR misses
1450c1436
< system.l2c.overall_mshr_misses::cpu3.inst 4 # number of overall MSHR misses
---
> system.l2c.overall_mshr_misses::cpu3.inst 1 # number of overall MSHR misses
1453,1457d1438
< system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 561000 # number of UpgradeReq MSHR miss cycles
< system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 319000 # number of UpgradeReq MSHR miss cycles
< system.l2c.UpgradeReq_mshr_miss_latency::cpu2.data 336500 # number of UpgradeReq MSHR miss cycles
< system.l2c.UpgradeReq_mshr_miss_latency::cpu3.data 331000 # number of UpgradeReq MSHR miss cycles
< system.l2c.UpgradeReq_mshr_miss_latency::total 1547500 # number of UpgradeReq MSHR miss cycles
1459c1440
< system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 716000 # number of ReadExReq MSHR miss cycles
---
> system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 711500 # number of ReadExReq MSHR miss cycles
1461c1442
< system.l2c.ReadExReq_mshr_miss_latency::cpu3.data 716500 # number of ReadExReq MSHR miss cycles
---
> system.l2c.ReadExReq_mshr_miss_latency::cpu3.data 721000 # number of ReadExReq MSHR miss cycles
1463,1464c1444,1445
< system.l2c.ReadCleanReq_mshr_miss_latency::cpu0.inst 14401500 # number of ReadCleanReq MSHR miss cycles
< system.l2c.ReadCleanReq_mshr_miss_latency::cpu1.inst 358000 # number of ReadCleanReq MSHR miss cycles
---
> system.l2c.ReadCleanReq_mshr_miss_latency::cpu0.inst 14401000 # number of ReadCleanReq MSHR miss cycles
> system.l2c.ReadCleanReq_mshr_miss_latency::cpu1.inst 510000 # number of ReadCleanReq MSHR miss cycles
1466,1467c1447,1448
< system.l2c.ReadCleanReq_mshr_miss_latency::cpu3.inst 203000 # number of ReadCleanReq MSHR miss cycles
< system.l2c.ReadCleanReq_mshr_miss_latency::total 17892000 # number of ReadCleanReq MSHR miss cycles
---
> system.l2c.ReadCleanReq_mshr_miss_latency::cpu3.inst 50500 # number of ReadCleanReq MSHR miss cycles
> system.l2c.ReadCleanReq_mshr_miss_latency::total 17891000 # number of ReadCleanReq MSHR miss cycles
1473c1454
< system.l2c.demand_mshr_miss_latency::cpu0.inst 14401500 # number of demand (read+write) MSHR miss cycles
---
> system.l2c.demand_mshr_miss_latency::cpu0.inst 14401000 # number of demand (read+write) MSHR miss cycles
1475,1476c1456,1457
< system.l2c.demand_mshr_miss_latency::cpu1.inst 358000 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu1.data 766500 # number of demand (read+write) MSHR miss cycles
---
> system.l2c.demand_mshr_miss_latency::cpu1.inst 510000 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu1.data 762000 # number of demand (read+write) MSHR miss cycles
1479,1482c1460,1463
< system.l2c.demand_mshr_miss_latency::cpu3.inst 203000 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::cpu3.data 767000 # number of demand (read+write) MSHR miss cycles
< system.l2c.demand_mshr_miss_latency::total 28925000 # number of demand (read+write) MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu0.inst 14401500 # number of overall MSHR miss cycles
---
> system.l2c.demand_mshr_miss_latency::cpu3.inst 50500 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::cpu3.data 771500 # number of demand (read+write) MSHR miss cycles
> system.l2c.demand_mshr_miss_latency::total 28924000 # number of demand (read+write) MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu0.inst 14401000 # number of overall MSHR miss cycles
1484,1485c1465,1466
< system.l2c.overall_mshr_miss_latency::cpu1.inst 358000 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu1.data 766500 # number of overall MSHR miss cycles
---
> system.l2c.overall_mshr_miss_latency::cpu1.inst 510000 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu1.data 762000 # number of overall MSHR miss cycles
1488,1495c1469,1471
< system.l2c.overall_mshr_miss_latency::cpu3.inst 203000 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::cpu3.data 767000 # number of overall MSHR miss cycles
< system.l2c.overall_mshr_miss_latency::total 28925000 # number of overall MSHR miss cycles
< system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.933333 # mshr miss rate for UpgradeReq accesses
< system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 1 # mshr miss rate for UpgradeReq accesses
< system.l2c.UpgradeReq_mshr_miss_rate::cpu2.data 1 # mshr miss rate for UpgradeReq accesses
< system.l2c.UpgradeReq_mshr_miss_rate::cpu3.data 1 # mshr miss rate for UpgradeReq accesses
< system.l2c.UpgradeReq_mshr_miss_rate::total 0.974684 # mshr miss rate for UpgradeReq accesses
---
> system.l2c.overall_mshr_miss_latency::cpu3.inst 50500 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::cpu3.data 771500 # number of overall MSHR miss cycles
> system.l2c.overall_mshr_miss_latency::total 28924000 # number of overall MSHR miss cycles
1502c1478
< system.l2c.ReadCleanReq_mshr_miss_rate::cpu1.inst 0.019126 # mshr miss rate for ReadCleanReq accesses
---
> system.l2c.ReadCleanReq_mshr_miss_rate::cpu1.inst 0.027322 # mshr miss rate for ReadCleanReq accesses
1504c1480
< system.l2c.ReadCleanReq_mshr_miss_rate::cpu3.inst 0.010899 # mshr miss rate for ReadCleanReq accesses
---
> system.l2c.ReadCleanReq_mshr_miss_rate::cpu3.inst 0.002725 # mshr miss rate for ReadCleanReq accesses
1513c1489
< system.l2c.demand_mshr_miss_rate::cpu1.inst 0.019126 # mshr miss rate for demand accesses
---
> system.l2c.demand_mshr_miss_rate::cpu1.inst 0.027322 # mshr miss rate for demand accesses
1517c1493
< system.l2c.demand_mshr_miss_rate::cpu3.inst 0.010899 # mshr miss rate for demand accesses
---
> system.l2c.demand_mshr_miss_rate::cpu3.inst 0.002725 # mshr miss rate for demand accesses
1522c1498
< system.l2c.overall_mshr_miss_rate::cpu1.inst 0.019126 # mshr miss rate for overall accesses
---
> system.l2c.overall_mshr_miss_rate::cpu1.inst 0.027322 # mshr miss rate for overall accesses
1526c1502
< system.l2c.overall_mshr_miss_rate::cpu3.inst 0.010899 # mshr miss rate for overall accesses
---
> system.l2c.overall_mshr_miss_rate::cpu3.inst 0.002725 # mshr miss rate for overall accesses
1529,1533d1504
< system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 20035.714286 # average UpgradeReq mshr miss latency
< system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 19937.500000 # average UpgradeReq mshr miss latency
< system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu2.data 19794.117647 # average UpgradeReq mshr miss latency
< system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu3.data 20687.500000 # average UpgradeReq mshr miss latency
< system.l2c.UpgradeReq_avg_mshr_miss_latency::total 20097.402597 # average UpgradeReq mshr miss latency
1535c1506
< system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 51142.857143 # average ReadExReq mshr miss latency
---
> system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 50821.428571 # average ReadExReq mshr miss latency
1537c1508
< system.l2c.ReadExReq_avg_mshr_miss_latency::cpu3.data 51178.571429 # average ReadExReq mshr miss latency
---
> system.l2c.ReadExReq_avg_mshr_miss_latency::cpu3.data 51500 # average ReadExReq mshr miss latency
1539,1540c1510,1511
< system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu0.inst 50531.578947 # average ReadCleanReq mshr miss latency
< system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu1.inst 51142.857143 # average ReadCleanReq mshr miss latency
---
> system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu0.inst 50529.824561 # average ReadCleanReq mshr miss latency
> system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu1.inst 51000 # average ReadCleanReq mshr miss latency
1542,1543c1513,1514
< system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu3.inst 50750 # average ReadCleanReq mshr miss latency
< system.l2c.ReadCleanReq_avg_mshr_miss_latency::total 50542.372881 # average ReadCleanReq mshr miss latency
---
> system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu3.inst 50500 # average ReadCleanReq mshr miss latency
> system.l2c.ReadCleanReq_avg_mshr_miss_latency::total 50539.548023 # average ReadCleanReq mshr miss latency
1549c1520
< system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 50531.578947 # average overall mshr miss latency
---
> system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 50529.824561 # average overall mshr miss latency
1551,1552c1522,1523
< system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 51142.857143 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu1.data 51100 # average overall mshr miss latency
---
> system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 51000 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu1.data 50800 # average overall mshr miss latency
1555,1558c1526,1529
< system.l2c.demand_avg_mshr_miss_latency::cpu3.inst 50750 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::cpu3.data 51133.333333 # average overall mshr miss latency
< system.l2c.demand_avg_mshr_miss_latency::total 50568.181818 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 50531.578947 # average overall mshr miss latency
---
> system.l2c.demand_avg_mshr_miss_latency::cpu3.inst 50500 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::cpu3.data 51433.333333 # average overall mshr miss latency
> system.l2c.demand_avg_mshr_miss_latency::total 50566.433566 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 50529.824561 # average overall mshr miss latency
1560,1561c1531,1532
< system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 51142.857143 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu1.data 51100 # average overall mshr miss latency
---
> system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 51000 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu1.data 50800 # average overall mshr miss latency
1564,1568c1535,1539
< system.l2c.overall_avg_mshr_miss_latency::cpu3.inst 50750 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::cpu3.data 51133.333333 # average overall mshr miss latency
< system.l2c.overall_avg_mshr_miss_latency::total 50568.181818 # average overall mshr miss latency
< system.membus.snoop_filter.tot_requests 916 # Total number of requests made to the snoop filter.
< system.membus.snoop_filter.hit_single_requests 338 # Number of requests hitting in the snoop filter with a single holder of the requested data.
---
> system.l2c.overall_avg_mshr_miss_latency::cpu3.inst 50500 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::cpu3.data 51433.333333 # average overall mshr miss latency
> system.l2c.overall_avg_mshr_miss_latency::total 50566.433566 # average overall mshr miss latency
> system.membus.snoop_filter.tot_requests 839 # Total number of requests made to the snoop filter.
> system.membus.snoop_filter.hit_single_requests 261 # Number of requests hitting in the snoop filter with a single holder of the requested data.
1573c1544
< system.membus.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
---
> system.membus.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
1575c1546
< system.membus.trans_dist::UpgradeReq 272 # Transaction distribution
---
> system.membus.trans_dist::UpgradeReq 195 # Transaction distribution
1579,1580c1550,1551
< system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 1482 # Packet count per connected master and slave (bytes)
< system.membus.pkt_count::total 1482 # Packet count per connected master and slave (bytes)
---
> system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 1405 # Packet count per connected master and slave (bytes)
> system.membus.pkt_count::total 1405 # Packet count per connected master and slave (bytes)
1585c1556
< system.membus.snoop_fanout::samples 916 # Request fanout histogram
---
> system.membus.snoop_fanout::samples 839 # Request fanout histogram
1589c1560
< system.membus.snoop_fanout::0 916 100.00% 100.00% # Request fanout histogram
---
> system.membus.snoop_fanout::0 839 100.00% 100.00% # Request fanout histogram
1594,1596c1565,1567
< system.membus.snoop_fanout::total 916 # Request fanout histogram
< system.membus.reqLayer0.occupancy 683633 # Layer occupancy (ticks)
< system.membus.reqLayer0.utilization 0.3 # Layer utilization (%)
---
> system.membus.snoop_fanout::total 839 # Request fanout histogram
> system.membus.reqLayer0.occupancy 587124 # Layer occupancy (ticks)
> system.membus.reqLayer0.utilization 0.2 # Layer utilization (%)
1600,1601c1571,1572
< system.toL2Bus.snoop_filter.hit_single_requests 1110 # Number of requests hitting in the snoop filter with a single holder of the requested data.
< system.toL2Bus.snoop_filter.hit_multi_requests 1865 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
---
> system.toL2Bus.snoop_filter.hit_single_requests 1097 # Number of requests hitting in the snoop filter with a single holder of the requested data.
> system.toL2Bus.snoop_filter.hit_multi_requests 1878 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1605c1576
< system.toL2Bus.pwrStateResidencyTicks::UNDEFINED 264174500 # Cumulative time (in ticks) in various power states
---
> system.toL2Bus.pwrStateResidencyTicks::UNDEFINED 263409500 # Cumulative time (in ticks) in various power states
1619c1590
< system.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.l2c.cpu_side 373 # Packet count per connected master and slave (bytes)
---
> system.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.l2c.cpu_side 366 # Packet count per connected master and slave (bytes)
1621c1592
< system.toL2Bus.pkt_count_system.cpu2.dcache.mem_side::system.l2c.cpu_side 377 # Packet count per connected master and slave (bytes)
---
> system.toL2Bus.pkt_count_system.cpu2.dcache.mem_side::system.l2c.cpu_side 365 # Packet count per connected master and slave (bytes)
1623c1594
< system.toL2Bus.pkt_count_system.cpu3.dcache.mem_side::system.l2c.cpu_side 349 # Packet count per connected master and slave (bytes)
---
> system.toL2Bus.pkt_count_system.cpu3.dcache.mem_side::system.l2c.cpu_side 368 # Packet count per connected master and slave (bytes)
1637,1638c1608,1609
< system.toL2Bus.snoop_fanout::mean 1.272011 # Request fanout histogram
< system.toL2Bus.snoop_fanout::stdev 1.157273 # Request fanout histogram
---
> system.toL2Bus.snoop_fanout::mean 1.282631 # Request fanout histogram
> system.toL2Bus.snoop_fanout::stdev 1.164624 # Request fanout histogram
1641,1643c1612,1614
< system.toL2Bus.snoop_fanout::1 784 26.86% 61.19% # Request fanout histogram
< system.toL2Bus.snoop_fanout::2 470 16.10% 77.29% # Request fanout histogram
< system.toL2Bus.snoop_fanout::3 663 22.71% 100.00% # Request fanout histogram
---
> system.toL2Bus.snoop_fanout::1 771 26.41% 60.74% # Request fanout histogram
> system.toL2Bus.snoop_fanout::2 465 15.93% 76.67% # Request fanout histogram
> system.toL2Bus.snoop_fanout::3 681 23.33% 100.00% # Request fanout histogram
1653c1624
< system.toL2Bus.reqLayer0.occupancy 3051987 # Layer occupancy (ticks)
---
> system.toL2Bus.reqLayer0.occupancy 3053983 # Layer occupancy (ticks)
1657c1628
< system.toL2Bus.respLayer1.occupancy 501494 # Layer occupancy (ticks)
---
> system.toL2Bus.respLayer1.occupancy 499498 # Layer occupancy (ticks)
1659c1630
< system.toL2Bus.respLayer2.occupancy 552489 # Layer occupancy (ticks)
---
> system.toL2Bus.respLayer2.occupancy 550995 # Layer occupancy (ticks)
1661c1632
< system.toL2Bus.respLayer3.occupancy 440975 # Layer occupancy (ticks)
---
> system.toL2Bus.respLayer3.occupancy 431976 # Layer occupancy (ticks)
1665c1636
< system.toL2Bus.respLayer5.occupancy 442472 # Layer occupancy (ticks)
---
> system.toL2Bus.respLayer5.occupancy 427974 # Layer occupancy (ticks)
1667c1638
< system.toL2Bus.respLayer6.occupancy 553492 # Layer occupancy (ticks)
---
> system.toL2Bus.respLayer6.occupancy 554986 # Layer occupancy (ticks)
1669c1640
< system.toL2Bus.respLayer7.occupancy 403476 # Layer occupancy (ticks)
---
> system.toL2Bus.respLayer7.occupancy 431477 # Layer occupancy (ticks)