stats.txt (11680:b4d943429dc6) stats.txt (11687:b3d5f0e9e258)
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.000057 # Number of seconds simulated
4sim_ticks 56511000 # Number of ticks simulated
5final_tick 56511000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.000057 # Number of seconds simulated
4sim_ticks 56511000 # Number of ticks simulated
5final_tick 56511000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 292382 # Simulator instruction rate (inst/s)
8host_op_rate 292023 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 2971184542 # Simulator tick rate (ticks/s)
10host_mem_usage 636424 # Number of bytes of host memory used
11host_seconds 0.02 # Real time elapsed on the host
7host_inst_rate 572788 # Simulator instruction rate (inst/s)
8host_op_rate 572177 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 5822018151 # Simulator tick rate (ticks/s)
10host_mem_usage 636864 # Number of bytes of host memory used
11host_seconds 0.01 # Real time elapsed on the host
12sim_insts 5548 # Number of instructions simulated
13sim_ops 5548 # Number of ops (including micro ops) simulated
14system.clk_domain.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1000 # Clock period in ticks
16system.mem_ctrl.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
17system.mem_ctrl.bytes_read::cpu.inst 16448 # Number of bytes read from this memory
18system.mem_ctrl.bytes_read::cpu.data 8768 # Number of bytes read from this memory
19system.mem_ctrl.bytes_read::total 25216 # Number of bytes read from this memory
20system.mem_ctrl.bytes_inst_read::cpu.inst 16448 # Number of instructions bytes read from this memory
21system.mem_ctrl.bytes_inst_read::total 16448 # Number of instructions bytes read from this memory
22system.mem_ctrl.num_reads::cpu.inst 257 # Number of read requests responded to by this memory
23system.mem_ctrl.num_reads::cpu.data 137 # Number of read requests responded to by this memory
24system.mem_ctrl.num_reads::total 394 # Number of read requests responded to by this memory
25system.mem_ctrl.bw_read::cpu.inst 291058378 # Total read bandwidth from this memory (bytes/s)
26system.mem_ctrl.bw_read::cpu.data 155155633 # Total read bandwidth from this memory (bytes/s)
27system.mem_ctrl.bw_read::total 446214011 # Total read bandwidth from this memory (bytes/s)
28system.mem_ctrl.bw_inst_read::cpu.inst 291058378 # Instruction read bandwidth from this memory (bytes/s)
29system.mem_ctrl.bw_inst_read::total 291058378 # Instruction read bandwidth from this memory (bytes/s)
30system.mem_ctrl.bw_total::cpu.inst 291058378 # Total bandwidth to/from this memory (bytes/s)
31system.mem_ctrl.bw_total::cpu.data 155155633 # Total bandwidth to/from this memory (bytes/s)
32system.mem_ctrl.bw_total::total 446214011 # Total bandwidth to/from this memory (bytes/s)
33system.mem_ctrl.readReqs 394 # Number of read requests accepted
34system.mem_ctrl.writeReqs 0 # Number of write requests accepted
35system.mem_ctrl.readBursts 394 # Number of DRAM read bursts, including those serviced by the write queue
36system.mem_ctrl.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
37system.mem_ctrl.bytesReadDRAM 25216 # Total number of bytes read from DRAM
38system.mem_ctrl.bytesReadWrQ 0 # Total number of bytes read from write queue
39system.mem_ctrl.bytesWritten 0 # Total number of bytes written to DRAM
40system.mem_ctrl.bytesReadSys 25216 # Total read bytes from the system interface side
41system.mem_ctrl.bytesWrittenSys 0 # Total written bytes from the system interface side
42system.mem_ctrl.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
43system.mem_ctrl.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
44system.mem_ctrl.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
45system.mem_ctrl.perBankRdBursts::0 21 # Per bank write bursts
46system.mem_ctrl.perBankRdBursts::1 7 # Per bank write bursts
47system.mem_ctrl.perBankRdBursts::2 1 # Per bank write bursts
48system.mem_ctrl.perBankRdBursts::3 7 # Per bank write bursts
49system.mem_ctrl.perBankRdBursts::4 0 # Per bank write bursts
50system.mem_ctrl.perBankRdBursts::5 69 # Per bank write bursts
51system.mem_ctrl.perBankRdBursts::6 79 # Per bank write bursts
52system.mem_ctrl.perBankRdBursts::7 62 # Per bank write bursts
53system.mem_ctrl.perBankRdBursts::8 32 # Per bank write bursts
54system.mem_ctrl.perBankRdBursts::9 17 # Per bank write bursts
55system.mem_ctrl.perBankRdBursts::10 9 # Per bank write bursts
56system.mem_ctrl.perBankRdBursts::11 47 # Per bank write bursts
57system.mem_ctrl.perBankRdBursts::12 10 # Per bank write bursts
58system.mem_ctrl.perBankRdBursts::13 21 # Per bank write bursts
59system.mem_ctrl.perBankRdBursts::14 5 # Per bank write bursts
60system.mem_ctrl.perBankRdBursts::15 7 # Per bank write bursts
61system.mem_ctrl.perBankWrBursts::0 0 # Per bank write bursts
62system.mem_ctrl.perBankWrBursts::1 0 # Per bank write bursts
63system.mem_ctrl.perBankWrBursts::2 0 # Per bank write bursts
64system.mem_ctrl.perBankWrBursts::3 0 # Per bank write bursts
65system.mem_ctrl.perBankWrBursts::4 0 # Per bank write bursts
66system.mem_ctrl.perBankWrBursts::5 0 # Per bank write bursts
67system.mem_ctrl.perBankWrBursts::6 0 # Per bank write bursts
68system.mem_ctrl.perBankWrBursts::7 0 # Per bank write bursts
69system.mem_ctrl.perBankWrBursts::8 0 # Per bank write bursts
70system.mem_ctrl.perBankWrBursts::9 0 # Per bank write bursts
71system.mem_ctrl.perBankWrBursts::10 0 # Per bank write bursts
72system.mem_ctrl.perBankWrBursts::11 0 # Per bank write bursts
73system.mem_ctrl.perBankWrBursts::12 0 # Per bank write bursts
74system.mem_ctrl.perBankWrBursts::13 0 # Per bank write bursts
75system.mem_ctrl.perBankWrBursts::14 0 # Per bank write bursts
76system.mem_ctrl.perBankWrBursts::15 0 # Per bank write bursts
77system.mem_ctrl.numRdRetry 0 # Number of times read queue was full causing retry
78system.mem_ctrl.numWrRetry 0 # Number of times write queue was full causing retry
79system.mem_ctrl.totGap 56394000 # Total gap between requests
80system.mem_ctrl.readPktSize::0 0 # Read request sizes (log2)
81system.mem_ctrl.readPktSize::1 0 # Read request sizes (log2)
82system.mem_ctrl.readPktSize::2 0 # Read request sizes (log2)
83system.mem_ctrl.readPktSize::3 0 # Read request sizes (log2)
84system.mem_ctrl.readPktSize::4 0 # Read request sizes (log2)
85system.mem_ctrl.readPktSize::5 0 # Read request sizes (log2)
86system.mem_ctrl.readPktSize::6 394 # Read request sizes (log2)
87system.mem_ctrl.writePktSize::0 0 # Write request sizes (log2)
88system.mem_ctrl.writePktSize::1 0 # Write request sizes (log2)
89system.mem_ctrl.writePktSize::2 0 # Write request sizes (log2)
90system.mem_ctrl.writePktSize::3 0 # Write request sizes (log2)
91system.mem_ctrl.writePktSize::4 0 # Write request sizes (log2)
92system.mem_ctrl.writePktSize::5 0 # Write request sizes (log2)
93system.mem_ctrl.writePktSize::6 0 # Write request sizes (log2)
94system.mem_ctrl.rdQLenPdf::0 394 # What read queue length does an incoming req see
95system.mem_ctrl.rdQLenPdf::1 0 # What read queue length does an incoming req see
96system.mem_ctrl.rdQLenPdf::2 0 # What read queue length does an incoming req see
97system.mem_ctrl.rdQLenPdf::3 0 # What read queue length does an incoming req see
98system.mem_ctrl.rdQLenPdf::4 0 # What read queue length does an incoming req see
99system.mem_ctrl.rdQLenPdf::5 0 # What read queue length does an incoming req see
100system.mem_ctrl.rdQLenPdf::6 0 # What read queue length does an incoming req see
101system.mem_ctrl.rdQLenPdf::7 0 # What read queue length does an incoming req see
102system.mem_ctrl.rdQLenPdf::8 0 # What read queue length does an incoming req see
103system.mem_ctrl.rdQLenPdf::9 0 # What read queue length does an incoming req see
104system.mem_ctrl.rdQLenPdf::10 0 # What read queue length does an incoming req see
105system.mem_ctrl.rdQLenPdf::11 0 # What read queue length does an incoming req see
106system.mem_ctrl.rdQLenPdf::12 0 # What read queue length does an incoming req see
107system.mem_ctrl.rdQLenPdf::13 0 # What read queue length does an incoming req see
108system.mem_ctrl.rdQLenPdf::14 0 # What read queue length does an incoming req see
109system.mem_ctrl.rdQLenPdf::15 0 # What read queue length does an incoming req see
110system.mem_ctrl.rdQLenPdf::16 0 # What read queue length does an incoming req see
111system.mem_ctrl.rdQLenPdf::17 0 # What read queue length does an incoming req see
112system.mem_ctrl.rdQLenPdf::18 0 # What read queue length does an incoming req see
113system.mem_ctrl.rdQLenPdf::19 0 # What read queue length does an incoming req see
114system.mem_ctrl.rdQLenPdf::20 0 # What read queue length does an incoming req see
115system.mem_ctrl.rdQLenPdf::21 0 # What read queue length does an incoming req see
116system.mem_ctrl.rdQLenPdf::22 0 # What read queue length does an incoming req see
117system.mem_ctrl.rdQLenPdf::23 0 # What read queue length does an incoming req see
118system.mem_ctrl.rdQLenPdf::24 0 # What read queue length does an incoming req see
119system.mem_ctrl.rdQLenPdf::25 0 # What read queue length does an incoming req see
120system.mem_ctrl.rdQLenPdf::26 0 # What read queue length does an incoming req see
121system.mem_ctrl.rdQLenPdf::27 0 # What read queue length does an incoming req see
122system.mem_ctrl.rdQLenPdf::28 0 # What read queue length does an incoming req see
123system.mem_ctrl.rdQLenPdf::29 0 # What read queue length does an incoming req see
124system.mem_ctrl.rdQLenPdf::30 0 # What read queue length does an incoming req see
125system.mem_ctrl.rdQLenPdf::31 0 # What read queue length does an incoming req see
126system.mem_ctrl.wrQLenPdf::0 0 # What write queue length does an incoming req see
127system.mem_ctrl.wrQLenPdf::1 0 # What write queue length does an incoming req see
128system.mem_ctrl.wrQLenPdf::2 0 # What write queue length does an incoming req see
129system.mem_ctrl.wrQLenPdf::3 0 # What write queue length does an incoming req see
130system.mem_ctrl.wrQLenPdf::4 0 # What write queue length does an incoming req see
131system.mem_ctrl.wrQLenPdf::5 0 # What write queue length does an incoming req see
132system.mem_ctrl.wrQLenPdf::6 0 # What write queue length does an incoming req see
133system.mem_ctrl.wrQLenPdf::7 0 # What write queue length does an incoming req see
134system.mem_ctrl.wrQLenPdf::8 0 # What write queue length does an incoming req see
135system.mem_ctrl.wrQLenPdf::9 0 # What write queue length does an incoming req see
136system.mem_ctrl.wrQLenPdf::10 0 # What write queue length does an incoming req see
137system.mem_ctrl.wrQLenPdf::11 0 # What write queue length does an incoming req see
138system.mem_ctrl.wrQLenPdf::12 0 # What write queue length does an incoming req see
139system.mem_ctrl.wrQLenPdf::13 0 # What write queue length does an incoming req see
140system.mem_ctrl.wrQLenPdf::14 0 # What write queue length does an incoming req see
141system.mem_ctrl.wrQLenPdf::15 0 # What write queue length does an incoming req see
142system.mem_ctrl.wrQLenPdf::16 0 # What write queue length does an incoming req see
143system.mem_ctrl.wrQLenPdf::17 0 # What write queue length does an incoming req see
144system.mem_ctrl.wrQLenPdf::18 0 # What write queue length does an incoming req see
145system.mem_ctrl.wrQLenPdf::19 0 # What write queue length does an incoming req see
146system.mem_ctrl.wrQLenPdf::20 0 # What write queue length does an incoming req see
147system.mem_ctrl.wrQLenPdf::21 0 # What write queue length does an incoming req see
148system.mem_ctrl.wrQLenPdf::22 0 # What write queue length does an incoming req see
149system.mem_ctrl.wrQLenPdf::23 0 # What write queue length does an incoming req see
150system.mem_ctrl.wrQLenPdf::24 0 # What write queue length does an incoming req see
151system.mem_ctrl.wrQLenPdf::25 0 # What write queue length does an incoming req see
152system.mem_ctrl.wrQLenPdf::26 0 # What write queue length does an incoming req see
153system.mem_ctrl.wrQLenPdf::27 0 # What write queue length does an incoming req see
154system.mem_ctrl.wrQLenPdf::28 0 # What write queue length does an incoming req see
155system.mem_ctrl.wrQLenPdf::29 0 # What write queue length does an incoming req see
156system.mem_ctrl.wrQLenPdf::30 0 # What write queue length does an incoming req see
157system.mem_ctrl.wrQLenPdf::31 0 # What write queue length does an incoming req see
158system.mem_ctrl.wrQLenPdf::32 0 # What write queue length does an incoming req see
159system.mem_ctrl.wrQLenPdf::33 0 # What write queue length does an incoming req see
160system.mem_ctrl.wrQLenPdf::34 0 # What write queue length does an incoming req see
161system.mem_ctrl.wrQLenPdf::35 0 # What write queue length does an incoming req see
162system.mem_ctrl.wrQLenPdf::36 0 # What write queue length does an incoming req see
163system.mem_ctrl.wrQLenPdf::37 0 # What write queue length does an incoming req see
164system.mem_ctrl.wrQLenPdf::38 0 # What write queue length does an incoming req see
165system.mem_ctrl.wrQLenPdf::39 0 # What write queue length does an incoming req see
166system.mem_ctrl.wrQLenPdf::40 0 # What write queue length does an incoming req see
167system.mem_ctrl.wrQLenPdf::41 0 # What write queue length does an incoming req see
168system.mem_ctrl.wrQLenPdf::42 0 # What write queue length does an incoming req see
169system.mem_ctrl.wrQLenPdf::43 0 # What write queue length does an incoming req see
170system.mem_ctrl.wrQLenPdf::44 0 # What write queue length does an incoming req see
171system.mem_ctrl.wrQLenPdf::45 0 # What write queue length does an incoming req see
172system.mem_ctrl.wrQLenPdf::46 0 # What write queue length does an incoming req see
173system.mem_ctrl.wrQLenPdf::47 0 # What write queue length does an incoming req see
174system.mem_ctrl.wrQLenPdf::48 0 # What write queue length does an incoming req see
175system.mem_ctrl.wrQLenPdf::49 0 # What write queue length does an incoming req see
176system.mem_ctrl.wrQLenPdf::50 0 # What write queue length does an incoming req see
177system.mem_ctrl.wrQLenPdf::51 0 # What write queue length does an incoming req see
178system.mem_ctrl.wrQLenPdf::52 0 # What write queue length does an incoming req see
179system.mem_ctrl.wrQLenPdf::53 0 # What write queue length does an incoming req see
180system.mem_ctrl.wrQLenPdf::54 0 # What write queue length does an incoming req see
181system.mem_ctrl.wrQLenPdf::55 0 # What write queue length does an incoming req see
182system.mem_ctrl.wrQLenPdf::56 0 # What write queue length does an incoming req see
183system.mem_ctrl.wrQLenPdf::57 0 # What write queue length does an incoming req see
184system.mem_ctrl.wrQLenPdf::58 0 # What write queue length does an incoming req see
185system.mem_ctrl.wrQLenPdf::59 0 # What write queue length does an incoming req see
186system.mem_ctrl.wrQLenPdf::60 0 # What write queue length does an incoming req see
187system.mem_ctrl.wrQLenPdf::61 0 # What write queue length does an incoming req see
188system.mem_ctrl.wrQLenPdf::62 0 # What write queue length does an incoming req see
189system.mem_ctrl.wrQLenPdf::63 0 # What write queue length does an incoming req see
190system.mem_ctrl.bytesPerActivate::samples 98 # Bytes accessed per row activation
191system.mem_ctrl.bytesPerActivate::mean 248.816327 # Bytes accessed per row activation
192system.mem_ctrl.bytesPerActivate::gmean 183.748429 # Bytes accessed per row activation
193system.mem_ctrl.bytesPerActivate::stdev 196.431638 # Bytes accessed per row activation
194system.mem_ctrl.bytesPerActivate::0-127 26 26.53% 26.53% # Bytes accessed per row activation
195system.mem_ctrl.bytesPerActivate::128-255 31 31.63% 58.16% # Bytes accessed per row activation
196system.mem_ctrl.bytesPerActivate::256-383 15 15.31% 73.47% # Bytes accessed per row activation
197system.mem_ctrl.bytesPerActivate::384-511 13 13.27% 86.73% # Bytes accessed per row activation
198system.mem_ctrl.bytesPerActivate::512-639 9 9.18% 95.92% # Bytes accessed per row activation
199system.mem_ctrl.bytesPerActivate::640-767 2 2.04% 97.96% # Bytes accessed per row activation
200system.mem_ctrl.bytesPerActivate::896-1023 1 1.02% 98.98% # Bytes accessed per row activation
201system.mem_ctrl.bytesPerActivate::1024-1151 1 1.02% 100.00% # Bytes accessed per row activation
202system.mem_ctrl.bytesPerActivate::total 98 # Bytes accessed per row activation
203system.mem_ctrl.totQLat 5793000 # Total ticks spent queuing
204system.mem_ctrl.totMemAccLat 13180500 # Total ticks spent from burst creation until serviced by the DRAM
205system.mem_ctrl.totBusLat 1970000 # Total ticks spent in databus transfers
206system.mem_ctrl.avgQLat 14703.05 # Average queueing delay per DRAM burst
207system.mem_ctrl.avgBusLat 5000.00 # Average bus latency per DRAM burst
208system.mem_ctrl.avgMemAccLat 33453.05 # Average memory access latency per DRAM burst
209system.mem_ctrl.avgRdBW 446.21 # Average DRAM read bandwidth in MiByte/s
210system.mem_ctrl.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
211system.mem_ctrl.avgRdBWSys 446.21 # Average system read bandwidth in MiByte/s
212system.mem_ctrl.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
213system.mem_ctrl.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
214system.mem_ctrl.busUtil 3.49 # Data bus utilization in percentage
215system.mem_ctrl.busUtilRead 3.49 # Data bus utilization in percentage for reads
216system.mem_ctrl.busUtilWrite 0.00 # Data bus utilization in percentage for writes
217system.mem_ctrl.avgRdQLen 1.00 # Average read queue length when enqueuing
218system.mem_ctrl.avgWrQLen 0.00 # Average write queue length when enqueuing
219system.mem_ctrl.readRowHits 292 # Number of row buffer hits during reads
220system.mem_ctrl.writeRowHits 0 # Number of row buffer hits during writes
221system.mem_ctrl.readRowHitRate 74.11 # Row buffer hit rate for reads
222system.mem_ctrl.writeRowHitRate nan # Row buffer hit rate for writes
223system.mem_ctrl.avgGap 143131.98 # Average gap between requests
224system.mem_ctrl.pageHitRate 74.11 # Row buffer hit rate, read and write combined
225system.mem_ctrl_0.actEnergy 421260 # Energy for activate commands per rank (pJ)
226system.mem_ctrl_0.preEnergy 216315 # Energy for precharge commands per rank (pJ)
227system.mem_ctrl_0.readEnergy 1756440 # Energy for read commands per rank (pJ)
228system.mem_ctrl_0.writeEnergy 0 # Energy for write commands per rank (pJ)
229system.mem_ctrl_0.refreshEnergy 4302480.000000 # Energy for refresh commands per rank (pJ)
230system.mem_ctrl_0.actBackEnergy 4075500 # Energy for active background per rank (pJ)
231system.mem_ctrl_0.preBackEnergy 122880 # Energy for precharge background per rank (pJ)
232system.mem_ctrl_0.actPowerDownEnergy 21123630 # Energy for active power-down per rank (pJ)
233system.mem_ctrl_0.prePowerDownEnergy 357120 # Energy for precharge power-down per rank (pJ)
234system.mem_ctrl_0.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ)
235system.mem_ctrl_0.totalEnergy 32375625 # Total energy per rank (pJ)
236system.mem_ctrl_0.averagePower 572.905837 # Core power per rank (mW)
237system.mem_ctrl_0.totalIdleTime 47002000 # Total Idle time Per DRAM Rank
238system.mem_ctrl_0.memoryStateTime::IDLE 71000 # Time in different power states
239system.mem_ctrl_0.memoryStateTime::REF 1820000 # Time in different power states
240system.mem_ctrl_0.memoryStateTime::SREF 0 # Time in different power states
241system.mem_ctrl_0.memoryStateTime::PRE_PDN 929250 # Time in different power states
242system.mem_ctrl_0.memoryStateTime::ACT 7357750 # Time in different power states
243system.mem_ctrl_0.memoryStateTime::ACT_PDN 46333000 # Time in different power states
244system.mem_ctrl_1.actEnergy 307020 # Energy for activate commands per rank (pJ)
245system.mem_ctrl_1.preEnergy 155595 # Energy for precharge commands per rank (pJ)
246system.mem_ctrl_1.readEnergy 1056720 # Energy for read commands per rank (pJ)
247system.mem_ctrl_1.writeEnergy 0 # Energy for write commands per rank (pJ)
248system.mem_ctrl_1.refreshEnergy 4302480.000000 # Energy for refresh commands per rank (pJ)
249system.mem_ctrl_1.actBackEnergy 2785590 # Energy for active background per rank (pJ)
250system.mem_ctrl_1.preBackEnergy 293760 # Energy for precharge background per rank (pJ)
251system.mem_ctrl_1.actPowerDownEnergy 20523420 # Energy for active power-down per rank (pJ)
252system.mem_ctrl_1.prePowerDownEnergy 1777920 # Energy for precharge power-down per rank (pJ)
253system.mem_ctrl_1.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ)
254system.mem_ctrl_1.totalEnergy 31202505 # Total energy per rank (pJ)
255system.mem_ctrl_1.averagePower 552.146785 # Core power per rank (mW)
256system.mem_ctrl_1.totalIdleTime 49582750 # Total Idle time Per DRAM Rank
257system.mem_ctrl_1.memoryStateTime::IDLE 557000 # Time in different power states
258system.mem_ctrl_1.memoryStateTime::REF 1820000 # Time in different power states
259system.mem_ctrl_1.memoryStateTime::SREF 0 # Time in different power states
260system.mem_ctrl_1.memoryStateTime::PRE_PDN 4629500 # Time in different power states
261system.mem_ctrl_1.memoryStateTime::ACT 4495750 # Time in different power states
262system.mem_ctrl_1.memoryStateTime::ACT_PDN 45008750 # Time in different power states
263system.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
264system.cpu.workload.num_syscalls 11 # Number of system calls
265system.cpu.pwrStateResidencyTicks::ON 56511000 # Cumulative time (in ticks) in various power states
266system.cpu.numCycles 56511 # number of cpu cycles simulated
267system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
268system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
269system.cpu.committedInsts 5548 # Number of instructions committed
270system.cpu.committedOps 5548 # Number of ops (including micro ops) committed
271system.cpu.num_int_alu_accesses 4660 # Number of integer alu accesses
272system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses
273system.cpu.num_func_calls 146 # number of times a function call or return occured
274system.cpu.num_conditional_control_insts 835 # number of instructions that are conditional controls
275system.cpu.num_int_insts 4660 # number of integer instructions
276system.cpu.num_fp_insts 0 # number of float instructions
277system.cpu.num_int_register_reads 10977 # number of times the integer registers were read
278system.cpu.num_int_register_writes 5062 # number of times the integer registers were written
279system.cpu.num_fp_register_reads 0 # number of times the floating registers were read
280system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
281system.cpu.num_mem_refs 1404 # number of memory refs
282system.cpu.num_load_insts 726 # Number of load instructions
283system.cpu.num_store_insts 678 # Number of store instructions
284system.cpu.num_idle_cycles 0.001000 # Number of idle cycles
285system.cpu.num_busy_cycles 56510.999000 # Number of busy cycles
286system.cpu.not_idle_fraction 1.000000 # Percentage of non-idle cycles
287system.cpu.idle_fraction 0.000000 # Percentage of idle cycles
288system.cpu.Branches 1187 # Number of branches fetched
289system.cpu.op_class::No_OpClass 173 3.09% 3.09% # Class of executed instruction
290system.cpu.op_class::IntAlu 4014 71.79% 74.89% # Class of executed instruction
291system.cpu.op_class::IntMult 0 0.00% 74.89% # Class of executed instruction
292system.cpu.op_class::IntDiv 0 0.00% 74.89% # Class of executed instruction
293system.cpu.op_class::FloatAdd 0 0.00% 74.89% # Class of executed instruction
294system.cpu.op_class::FloatCmp 0 0.00% 74.89% # Class of executed instruction
295system.cpu.op_class::FloatCvt 0 0.00% 74.89% # Class of executed instruction
296system.cpu.op_class::FloatMult 0 0.00% 74.89% # Class of executed instruction
12sim_insts 5548 # Number of instructions simulated
13sim_ops 5548 # Number of ops (including micro ops) simulated
14system.clk_domain.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1000 # Clock period in ticks
16system.mem_ctrl.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
17system.mem_ctrl.bytes_read::cpu.inst 16448 # Number of bytes read from this memory
18system.mem_ctrl.bytes_read::cpu.data 8768 # Number of bytes read from this memory
19system.mem_ctrl.bytes_read::total 25216 # Number of bytes read from this memory
20system.mem_ctrl.bytes_inst_read::cpu.inst 16448 # Number of instructions bytes read from this memory
21system.mem_ctrl.bytes_inst_read::total 16448 # Number of instructions bytes read from this memory
22system.mem_ctrl.num_reads::cpu.inst 257 # Number of read requests responded to by this memory
23system.mem_ctrl.num_reads::cpu.data 137 # Number of read requests responded to by this memory
24system.mem_ctrl.num_reads::total 394 # Number of read requests responded to by this memory
25system.mem_ctrl.bw_read::cpu.inst 291058378 # Total read bandwidth from this memory (bytes/s)
26system.mem_ctrl.bw_read::cpu.data 155155633 # Total read bandwidth from this memory (bytes/s)
27system.mem_ctrl.bw_read::total 446214011 # Total read bandwidth from this memory (bytes/s)
28system.mem_ctrl.bw_inst_read::cpu.inst 291058378 # Instruction read bandwidth from this memory (bytes/s)
29system.mem_ctrl.bw_inst_read::total 291058378 # Instruction read bandwidth from this memory (bytes/s)
30system.mem_ctrl.bw_total::cpu.inst 291058378 # Total bandwidth to/from this memory (bytes/s)
31system.mem_ctrl.bw_total::cpu.data 155155633 # Total bandwidth to/from this memory (bytes/s)
32system.mem_ctrl.bw_total::total 446214011 # Total bandwidth to/from this memory (bytes/s)
33system.mem_ctrl.readReqs 394 # Number of read requests accepted
34system.mem_ctrl.writeReqs 0 # Number of write requests accepted
35system.mem_ctrl.readBursts 394 # Number of DRAM read bursts, including those serviced by the write queue
36system.mem_ctrl.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
37system.mem_ctrl.bytesReadDRAM 25216 # Total number of bytes read from DRAM
38system.mem_ctrl.bytesReadWrQ 0 # Total number of bytes read from write queue
39system.mem_ctrl.bytesWritten 0 # Total number of bytes written to DRAM
40system.mem_ctrl.bytesReadSys 25216 # Total read bytes from the system interface side
41system.mem_ctrl.bytesWrittenSys 0 # Total written bytes from the system interface side
42system.mem_ctrl.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
43system.mem_ctrl.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
44system.mem_ctrl.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
45system.mem_ctrl.perBankRdBursts::0 21 # Per bank write bursts
46system.mem_ctrl.perBankRdBursts::1 7 # Per bank write bursts
47system.mem_ctrl.perBankRdBursts::2 1 # Per bank write bursts
48system.mem_ctrl.perBankRdBursts::3 7 # Per bank write bursts
49system.mem_ctrl.perBankRdBursts::4 0 # Per bank write bursts
50system.mem_ctrl.perBankRdBursts::5 69 # Per bank write bursts
51system.mem_ctrl.perBankRdBursts::6 79 # Per bank write bursts
52system.mem_ctrl.perBankRdBursts::7 62 # Per bank write bursts
53system.mem_ctrl.perBankRdBursts::8 32 # Per bank write bursts
54system.mem_ctrl.perBankRdBursts::9 17 # Per bank write bursts
55system.mem_ctrl.perBankRdBursts::10 9 # Per bank write bursts
56system.mem_ctrl.perBankRdBursts::11 47 # Per bank write bursts
57system.mem_ctrl.perBankRdBursts::12 10 # Per bank write bursts
58system.mem_ctrl.perBankRdBursts::13 21 # Per bank write bursts
59system.mem_ctrl.perBankRdBursts::14 5 # Per bank write bursts
60system.mem_ctrl.perBankRdBursts::15 7 # Per bank write bursts
61system.mem_ctrl.perBankWrBursts::0 0 # Per bank write bursts
62system.mem_ctrl.perBankWrBursts::1 0 # Per bank write bursts
63system.mem_ctrl.perBankWrBursts::2 0 # Per bank write bursts
64system.mem_ctrl.perBankWrBursts::3 0 # Per bank write bursts
65system.mem_ctrl.perBankWrBursts::4 0 # Per bank write bursts
66system.mem_ctrl.perBankWrBursts::5 0 # Per bank write bursts
67system.mem_ctrl.perBankWrBursts::6 0 # Per bank write bursts
68system.mem_ctrl.perBankWrBursts::7 0 # Per bank write bursts
69system.mem_ctrl.perBankWrBursts::8 0 # Per bank write bursts
70system.mem_ctrl.perBankWrBursts::9 0 # Per bank write bursts
71system.mem_ctrl.perBankWrBursts::10 0 # Per bank write bursts
72system.mem_ctrl.perBankWrBursts::11 0 # Per bank write bursts
73system.mem_ctrl.perBankWrBursts::12 0 # Per bank write bursts
74system.mem_ctrl.perBankWrBursts::13 0 # Per bank write bursts
75system.mem_ctrl.perBankWrBursts::14 0 # Per bank write bursts
76system.mem_ctrl.perBankWrBursts::15 0 # Per bank write bursts
77system.mem_ctrl.numRdRetry 0 # Number of times read queue was full causing retry
78system.mem_ctrl.numWrRetry 0 # Number of times write queue was full causing retry
79system.mem_ctrl.totGap 56394000 # Total gap between requests
80system.mem_ctrl.readPktSize::0 0 # Read request sizes (log2)
81system.mem_ctrl.readPktSize::1 0 # Read request sizes (log2)
82system.mem_ctrl.readPktSize::2 0 # Read request sizes (log2)
83system.mem_ctrl.readPktSize::3 0 # Read request sizes (log2)
84system.mem_ctrl.readPktSize::4 0 # Read request sizes (log2)
85system.mem_ctrl.readPktSize::5 0 # Read request sizes (log2)
86system.mem_ctrl.readPktSize::6 394 # Read request sizes (log2)
87system.mem_ctrl.writePktSize::0 0 # Write request sizes (log2)
88system.mem_ctrl.writePktSize::1 0 # Write request sizes (log2)
89system.mem_ctrl.writePktSize::2 0 # Write request sizes (log2)
90system.mem_ctrl.writePktSize::3 0 # Write request sizes (log2)
91system.mem_ctrl.writePktSize::4 0 # Write request sizes (log2)
92system.mem_ctrl.writePktSize::5 0 # Write request sizes (log2)
93system.mem_ctrl.writePktSize::6 0 # Write request sizes (log2)
94system.mem_ctrl.rdQLenPdf::0 394 # What read queue length does an incoming req see
95system.mem_ctrl.rdQLenPdf::1 0 # What read queue length does an incoming req see
96system.mem_ctrl.rdQLenPdf::2 0 # What read queue length does an incoming req see
97system.mem_ctrl.rdQLenPdf::3 0 # What read queue length does an incoming req see
98system.mem_ctrl.rdQLenPdf::4 0 # What read queue length does an incoming req see
99system.mem_ctrl.rdQLenPdf::5 0 # What read queue length does an incoming req see
100system.mem_ctrl.rdQLenPdf::6 0 # What read queue length does an incoming req see
101system.mem_ctrl.rdQLenPdf::7 0 # What read queue length does an incoming req see
102system.mem_ctrl.rdQLenPdf::8 0 # What read queue length does an incoming req see
103system.mem_ctrl.rdQLenPdf::9 0 # What read queue length does an incoming req see
104system.mem_ctrl.rdQLenPdf::10 0 # What read queue length does an incoming req see
105system.mem_ctrl.rdQLenPdf::11 0 # What read queue length does an incoming req see
106system.mem_ctrl.rdQLenPdf::12 0 # What read queue length does an incoming req see
107system.mem_ctrl.rdQLenPdf::13 0 # What read queue length does an incoming req see
108system.mem_ctrl.rdQLenPdf::14 0 # What read queue length does an incoming req see
109system.mem_ctrl.rdQLenPdf::15 0 # What read queue length does an incoming req see
110system.mem_ctrl.rdQLenPdf::16 0 # What read queue length does an incoming req see
111system.mem_ctrl.rdQLenPdf::17 0 # What read queue length does an incoming req see
112system.mem_ctrl.rdQLenPdf::18 0 # What read queue length does an incoming req see
113system.mem_ctrl.rdQLenPdf::19 0 # What read queue length does an incoming req see
114system.mem_ctrl.rdQLenPdf::20 0 # What read queue length does an incoming req see
115system.mem_ctrl.rdQLenPdf::21 0 # What read queue length does an incoming req see
116system.mem_ctrl.rdQLenPdf::22 0 # What read queue length does an incoming req see
117system.mem_ctrl.rdQLenPdf::23 0 # What read queue length does an incoming req see
118system.mem_ctrl.rdQLenPdf::24 0 # What read queue length does an incoming req see
119system.mem_ctrl.rdQLenPdf::25 0 # What read queue length does an incoming req see
120system.mem_ctrl.rdQLenPdf::26 0 # What read queue length does an incoming req see
121system.mem_ctrl.rdQLenPdf::27 0 # What read queue length does an incoming req see
122system.mem_ctrl.rdQLenPdf::28 0 # What read queue length does an incoming req see
123system.mem_ctrl.rdQLenPdf::29 0 # What read queue length does an incoming req see
124system.mem_ctrl.rdQLenPdf::30 0 # What read queue length does an incoming req see
125system.mem_ctrl.rdQLenPdf::31 0 # What read queue length does an incoming req see
126system.mem_ctrl.wrQLenPdf::0 0 # What write queue length does an incoming req see
127system.mem_ctrl.wrQLenPdf::1 0 # What write queue length does an incoming req see
128system.mem_ctrl.wrQLenPdf::2 0 # What write queue length does an incoming req see
129system.mem_ctrl.wrQLenPdf::3 0 # What write queue length does an incoming req see
130system.mem_ctrl.wrQLenPdf::4 0 # What write queue length does an incoming req see
131system.mem_ctrl.wrQLenPdf::5 0 # What write queue length does an incoming req see
132system.mem_ctrl.wrQLenPdf::6 0 # What write queue length does an incoming req see
133system.mem_ctrl.wrQLenPdf::7 0 # What write queue length does an incoming req see
134system.mem_ctrl.wrQLenPdf::8 0 # What write queue length does an incoming req see
135system.mem_ctrl.wrQLenPdf::9 0 # What write queue length does an incoming req see
136system.mem_ctrl.wrQLenPdf::10 0 # What write queue length does an incoming req see
137system.mem_ctrl.wrQLenPdf::11 0 # What write queue length does an incoming req see
138system.mem_ctrl.wrQLenPdf::12 0 # What write queue length does an incoming req see
139system.mem_ctrl.wrQLenPdf::13 0 # What write queue length does an incoming req see
140system.mem_ctrl.wrQLenPdf::14 0 # What write queue length does an incoming req see
141system.mem_ctrl.wrQLenPdf::15 0 # What write queue length does an incoming req see
142system.mem_ctrl.wrQLenPdf::16 0 # What write queue length does an incoming req see
143system.mem_ctrl.wrQLenPdf::17 0 # What write queue length does an incoming req see
144system.mem_ctrl.wrQLenPdf::18 0 # What write queue length does an incoming req see
145system.mem_ctrl.wrQLenPdf::19 0 # What write queue length does an incoming req see
146system.mem_ctrl.wrQLenPdf::20 0 # What write queue length does an incoming req see
147system.mem_ctrl.wrQLenPdf::21 0 # What write queue length does an incoming req see
148system.mem_ctrl.wrQLenPdf::22 0 # What write queue length does an incoming req see
149system.mem_ctrl.wrQLenPdf::23 0 # What write queue length does an incoming req see
150system.mem_ctrl.wrQLenPdf::24 0 # What write queue length does an incoming req see
151system.mem_ctrl.wrQLenPdf::25 0 # What write queue length does an incoming req see
152system.mem_ctrl.wrQLenPdf::26 0 # What write queue length does an incoming req see
153system.mem_ctrl.wrQLenPdf::27 0 # What write queue length does an incoming req see
154system.mem_ctrl.wrQLenPdf::28 0 # What write queue length does an incoming req see
155system.mem_ctrl.wrQLenPdf::29 0 # What write queue length does an incoming req see
156system.mem_ctrl.wrQLenPdf::30 0 # What write queue length does an incoming req see
157system.mem_ctrl.wrQLenPdf::31 0 # What write queue length does an incoming req see
158system.mem_ctrl.wrQLenPdf::32 0 # What write queue length does an incoming req see
159system.mem_ctrl.wrQLenPdf::33 0 # What write queue length does an incoming req see
160system.mem_ctrl.wrQLenPdf::34 0 # What write queue length does an incoming req see
161system.mem_ctrl.wrQLenPdf::35 0 # What write queue length does an incoming req see
162system.mem_ctrl.wrQLenPdf::36 0 # What write queue length does an incoming req see
163system.mem_ctrl.wrQLenPdf::37 0 # What write queue length does an incoming req see
164system.mem_ctrl.wrQLenPdf::38 0 # What write queue length does an incoming req see
165system.mem_ctrl.wrQLenPdf::39 0 # What write queue length does an incoming req see
166system.mem_ctrl.wrQLenPdf::40 0 # What write queue length does an incoming req see
167system.mem_ctrl.wrQLenPdf::41 0 # What write queue length does an incoming req see
168system.mem_ctrl.wrQLenPdf::42 0 # What write queue length does an incoming req see
169system.mem_ctrl.wrQLenPdf::43 0 # What write queue length does an incoming req see
170system.mem_ctrl.wrQLenPdf::44 0 # What write queue length does an incoming req see
171system.mem_ctrl.wrQLenPdf::45 0 # What write queue length does an incoming req see
172system.mem_ctrl.wrQLenPdf::46 0 # What write queue length does an incoming req see
173system.mem_ctrl.wrQLenPdf::47 0 # What write queue length does an incoming req see
174system.mem_ctrl.wrQLenPdf::48 0 # What write queue length does an incoming req see
175system.mem_ctrl.wrQLenPdf::49 0 # What write queue length does an incoming req see
176system.mem_ctrl.wrQLenPdf::50 0 # What write queue length does an incoming req see
177system.mem_ctrl.wrQLenPdf::51 0 # What write queue length does an incoming req see
178system.mem_ctrl.wrQLenPdf::52 0 # What write queue length does an incoming req see
179system.mem_ctrl.wrQLenPdf::53 0 # What write queue length does an incoming req see
180system.mem_ctrl.wrQLenPdf::54 0 # What write queue length does an incoming req see
181system.mem_ctrl.wrQLenPdf::55 0 # What write queue length does an incoming req see
182system.mem_ctrl.wrQLenPdf::56 0 # What write queue length does an incoming req see
183system.mem_ctrl.wrQLenPdf::57 0 # What write queue length does an incoming req see
184system.mem_ctrl.wrQLenPdf::58 0 # What write queue length does an incoming req see
185system.mem_ctrl.wrQLenPdf::59 0 # What write queue length does an incoming req see
186system.mem_ctrl.wrQLenPdf::60 0 # What write queue length does an incoming req see
187system.mem_ctrl.wrQLenPdf::61 0 # What write queue length does an incoming req see
188system.mem_ctrl.wrQLenPdf::62 0 # What write queue length does an incoming req see
189system.mem_ctrl.wrQLenPdf::63 0 # What write queue length does an incoming req see
190system.mem_ctrl.bytesPerActivate::samples 98 # Bytes accessed per row activation
191system.mem_ctrl.bytesPerActivate::mean 248.816327 # Bytes accessed per row activation
192system.mem_ctrl.bytesPerActivate::gmean 183.748429 # Bytes accessed per row activation
193system.mem_ctrl.bytesPerActivate::stdev 196.431638 # Bytes accessed per row activation
194system.mem_ctrl.bytesPerActivate::0-127 26 26.53% 26.53% # Bytes accessed per row activation
195system.mem_ctrl.bytesPerActivate::128-255 31 31.63% 58.16% # Bytes accessed per row activation
196system.mem_ctrl.bytesPerActivate::256-383 15 15.31% 73.47% # Bytes accessed per row activation
197system.mem_ctrl.bytesPerActivate::384-511 13 13.27% 86.73% # Bytes accessed per row activation
198system.mem_ctrl.bytesPerActivate::512-639 9 9.18% 95.92% # Bytes accessed per row activation
199system.mem_ctrl.bytesPerActivate::640-767 2 2.04% 97.96% # Bytes accessed per row activation
200system.mem_ctrl.bytesPerActivate::896-1023 1 1.02% 98.98% # Bytes accessed per row activation
201system.mem_ctrl.bytesPerActivate::1024-1151 1 1.02% 100.00% # Bytes accessed per row activation
202system.mem_ctrl.bytesPerActivate::total 98 # Bytes accessed per row activation
203system.mem_ctrl.totQLat 5793000 # Total ticks spent queuing
204system.mem_ctrl.totMemAccLat 13180500 # Total ticks spent from burst creation until serviced by the DRAM
205system.mem_ctrl.totBusLat 1970000 # Total ticks spent in databus transfers
206system.mem_ctrl.avgQLat 14703.05 # Average queueing delay per DRAM burst
207system.mem_ctrl.avgBusLat 5000.00 # Average bus latency per DRAM burst
208system.mem_ctrl.avgMemAccLat 33453.05 # Average memory access latency per DRAM burst
209system.mem_ctrl.avgRdBW 446.21 # Average DRAM read bandwidth in MiByte/s
210system.mem_ctrl.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
211system.mem_ctrl.avgRdBWSys 446.21 # Average system read bandwidth in MiByte/s
212system.mem_ctrl.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
213system.mem_ctrl.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
214system.mem_ctrl.busUtil 3.49 # Data bus utilization in percentage
215system.mem_ctrl.busUtilRead 3.49 # Data bus utilization in percentage for reads
216system.mem_ctrl.busUtilWrite 0.00 # Data bus utilization in percentage for writes
217system.mem_ctrl.avgRdQLen 1.00 # Average read queue length when enqueuing
218system.mem_ctrl.avgWrQLen 0.00 # Average write queue length when enqueuing
219system.mem_ctrl.readRowHits 292 # Number of row buffer hits during reads
220system.mem_ctrl.writeRowHits 0 # Number of row buffer hits during writes
221system.mem_ctrl.readRowHitRate 74.11 # Row buffer hit rate for reads
222system.mem_ctrl.writeRowHitRate nan # Row buffer hit rate for writes
223system.mem_ctrl.avgGap 143131.98 # Average gap between requests
224system.mem_ctrl.pageHitRate 74.11 # Row buffer hit rate, read and write combined
225system.mem_ctrl_0.actEnergy 421260 # Energy for activate commands per rank (pJ)
226system.mem_ctrl_0.preEnergy 216315 # Energy for precharge commands per rank (pJ)
227system.mem_ctrl_0.readEnergy 1756440 # Energy for read commands per rank (pJ)
228system.mem_ctrl_0.writeEnergy 0 # Energy for write commands per rank (pJ)
229system.mem_ctrl_0.refreshEnergy 4302480.000000 # Energy for refresh commands per rank (pJ)
230system.mem_ctrl_0.actBackEnergy 4075500 # Energy for active background per rank (pJ)
231system.mem_ctrl_0.preBackEnergy 122880 # Energy for precharge background per rank (pJ)
232system.mem_ctrl_0.actPowerDownEnergy 21123630 # Energy for active power-down per rank (pJ)
233system.mem_ctrl_0.prePowerDownEnergy 357120 # Energy for precharge power-down per rank (pJ)
234system.mem_ctrl_0.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ)
235system.mem_ctrl_0.totalEnergy 32375625 # Total energy per rank (pJ)
236system.mem_ctrl_0.averagePower 572.905837 # Core power per rank (mW)
237system.mem_ctrl_0.totalIdleTime 47002000 # Total Idle time Per DRAM Rank
238system.mem_ctrl_0.memoryStateTime::IDLE 71000 # Time in different power states
239system.mem_ctrl_0.memoryStateTime::REF 1820000 # Time in different power states
240system.mem_ctrl_0.memoryStateTime::SREF 0 # Time in different power states
241system.mem_ctrl_0.memoryStateTime::PRE_PDN 929250 # Time in different power states
242system.mem_ctrl_0.memoryStateTime::ACT 7357750 # Time in different power states
243system.mem_ctrl_0.memoryStateTime::ACT_PDN 46333000 # Time in different power states
244system.mem_ctrl_1.actEnergy 307020 # Energy for activate commands per rank (pJ)
245system.mem_ctrl_1.preEnergy 155595 # Energy for precharge commands per rank (pJ)
246system.mem_ctrl_1.readEnergy 1056720 # Energy for read commands per rank (pJ)
247system.mem_ctrl_1.writeEnergy 0 # Energy for write commands per rank (pJ)
248system.mem_ctrl_1.refreshEnergy 4302480.000000 # Energy for refresh commands per rank (pJ)
249system.mem_ctrl_1.actBackEnergy 2785590 # Energy for active background per rank (pJ)
250system.mem_ctrl_1.preBackEnergy 293760 # Energy for precharge background per rank (pJ)
251system.mem_ctrl_1.actPowerDownEnergy 20523420 # Energy for active power-down per rank (pJ)
252system.mem_ctrl_1.prePowerDownEnergy 1777920 # Energy for precharge power-down per rank (pJ)
253system.mem_ctrl_1.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ)
254system.mem_ctrl_1.totalEnergy 31202505 # Total energy per rank (pJ)
255system.mem_ctrl_1.averagePower 552.146785 # Core power per rank (mW)
256system.mem_ctrl_1.totalIdleTime 49582750 # Total Idle time Per DRAM Rank
257system.mem_ctrl_1.memoryStateTime::IDLE 557000 # Time in different power states
258system.mem_ctrl_1.memoryStateTime::REF 1820000 # Time in different power states
259system.mem_ctrl_1.memoryStateTime::SREF 0 # Time in different power states
260system.mem_ctrl_1.memoryStateTime::PRE_PDN 4629500 # Time in different power states
261system.mem_ctrl_1.memoryStateTime::ACT 4495750 # Time in different power states
262system.mem_ctrl_1.memoryStateTime::ACT_PDN 45008750 # Time in different power states
263system.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
264system.cpu.workload.num_syscalls 11 # Number of system calls
265system.cpu.pwrStateResidencyTicks::ON 56511000 # Cumulative time (in ticks) in various power states
266system.cpu.numCycles 56511 # number of cpu cycles simulated
267system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
268system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
269system.cpu.committedInsts 5548 # Number of instructions committed
270system.cpu.committedOps 5548 # Number of ops (including micro ops) committed
271system.cpu.num_int_alu_accesses 4660 # Number of integer alu accesses
272system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses
273system.cpu.num_func_calls 146 # number of times a function call or return occured
274system.cpu.num_conditional_control_insts 835 # number of instructions that are conditional controls
275system.cpu.num_int_insts 4660 # number of integer instructions
276system.cpu.num_fp_insts 0 # number of float instructions
277system.cpu.num_int_register_reads 10977 # number of times the integer registers were read
278system.cpu.num_int_register_writes 5062 # number of times the integer registers were written
279system.cpu.num_fp_register_reads 0 # number of times the floating registers were read
280system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
281system.cpu.num_mem_refs 1404 # number of memory refs
282system.cpu.num_load_insts 726 # Number of load instructions
283system.cpu.num_store_insts 678 # Number of store instructions
284system.cpu.num_idle_cycles 0.001000 # Number of idle cycles
285system.cpu.num_busy_cycles 56510.999000 # Number of busy cycles
286system.cpu.not_idle_fraction 1.000000 # Percentage of non-idle cycles
287system.cpu.idle_fraction 0.000000 # Percentage of idle cycles
288system.cpu.Branches 1187 # Number of branches fetched
289system.cpu.op_class::No_OpClass 173 3.09% 3.09% # Class of executed instruction
290system.cpu.op_class::IntAlu 4014 71.79% 74.89% # Class of executed instruction
291system.cpu.op_class::IntMult 0 0.00% 74.89% # Class of executed instruction
292system.cpu.op_class::IntDiv 0 0.00% 74.89% # Class of executed instruction
293system.cpu.op_class::FloatAdd 0 0.00% 74.89% # Class of executed instruction
294system.cpu.op_class::FloatCmp 0 0.00% 74.89% # Class of executed instruction
295system.cpu.op_class::FloatCvt 0 0.00% 74.89% # Class of executed instruction
296system.cpu.op_class::FloatMult 0 0.00% 74.89% # Class of executed instruction
297system.cpu.op_class::FloatMultAcc 0 0.00% 74.89% # Class of executed instruction
297system.cpu.op_class::FloatDiv 0 0.00% 74.89% # Class of executed instruction
298system.cpu.op_class::FloatDiv 0 0.00% 74.89% # Class of executed instruction
299system.cpu.op_class::FloatMisc 0 0.00% 74.89% # Class of executed instruction
298system.cpu.op_class::FloatSqrt 0 0.00% 74.89% # Class of executed instruction
299system.cpu.op_class::SimdAdd 0 0.00% 74.89% # Class of executed instruction
300system.cpu.op_class::SimdAddAcc 0 0.00% 74.89% # Class of executed instruction
301system.cpu.op_class::SimdAlu 0 0.00% 74.89% # Class of executed instruction
302system.cpu.op_class::SimdCmp 0 0.00% 74.89% # Class of executed instruction
303system.cpu.op_class::SimdCvt 0 0.00% 74.89% # Class of executed instruction
304system.cpu.op_class::SimdMisc 0 0.00% 74.89% # Class of executed instruction
305system.cpu.op_class::SimdMult 0 0.00% 74.89% # Class of executed instruction
306system.cpu.op_class::SimdMultAcc 0 0.00% 74.89% # Class of executed instruction
307system.cpu.op_class::SimdShift 0 0.00% 74.89% # Class of executed instruction
308system.cpu.op_class::SimdShiftAcc 0 0.00% 74.89% # Class of executed instruction
309system.cpu.op_class::SimdSqrt 0 0.00% 74.89% # Class of executed instruction
310system.cpu.op_class::SimdFloatAdd 0 0.00% 74.89% # Class of executed instruction
311system.cpu.op_class::SimdFloatAlu 0 0.00% 74.89% # Class of executed instruction
312system.cpu.op_class::SimdFloatCmp 0 0.00% 74.89% # Class of executed instruction
313system.cpu.op_class::SimdFloatCvt 0 0.00% 74.89% # Class of executed instruction
314system.cpu.op_class::SimdFloatDiv 0 0.00% 74.89% # Class of executed instruction
315system.cpu.op_class::SimdFloatMisc 0 0.00% 74.89% # Class of executed instruction
316system.cpu.op_class::SimdFloatMult 0 0.00% 74.89% # Class of executed instruction
317system.cpu.op_class::SimdFloatMultAcc 0 0.00% 74.89% # Class of executed instruction
318system.cpu.op_class::SimdFloatSqrt 0 0.00% 74.89% # Class of executed instruction
319system.cpu.op_class::MemRead 726 12.99% 87.87% # Class of executed instruction
320system.cpu.op_class::MemWrite 678 12.13% 100.00% # Class of executed instruction
300system.cpu.op_class::FloatSqrt 0 0.00% 74.89% # Class of executed instruction
301system.cpu.op_class::SimdAdd 0 0.00% 74.89% # Class of executed instruction
302system.cpu.op_class::SimdAddAcc 0 0.00% 74.89% # Class of executed instruction
303system.cpu.op_class::SimdAlu 0 0.00% 74.89% # Class of executed instruction
304system.cpu.op_class::SimdCmp 0 0.00% 74.89% # Class of executed instruction
305system.cpu.op_class::SimdCvt 0 0.00% 74.89% # Class of executed instruction
306system.cpu.op_class::SimdMisc 0 0.00% 74.89% # Class of executed instruction
307system.cpu.op_class::SimdMult 0 0.00% 74.89% # Class of executed instruction
308system.cpu.op_class::SimdMultAcc 0 0.00% 74.89% # Class of executed instruction
309system.cpu.op_class::SimdShift 0 0.00% 74.89% # Class of executed instruction
310system.cpu.op_class::SimdShiftAcc 0 0.00% 74.89% # Class of executed instruction
311system.cpu.op_class::SimdSqrt 0 0.00% 74.89% # Class of executed instruction
312system.cpu.op_class::SimdFloatAdd 0 0.00% 74.89% # Class of executed instruction
313system.cpu.op_class::SimdFloatAlu 0 0.00% 74.89% # Class of executed instruction
314system.cpu.op_class::SimdFloatCmp 0 0.00% 74.89% # Class of executed instruction
315system.cpu.op_class::SimdFloatCvt 0 0.00% 74.89% # Class of executed instruction
316system.cpu.op_class::SimdFloatDiv 0 0.00% 74.89% # Class of executed instruction
317system.cpu.op_class::SimdFloatMisc 0 0.00% 74.89% # Class of executed instruction
318system.cpu.op_class::SimdFloatMult 0 0.00% 74.89% # Class of executed instruction
319system.cpu.op_class::SimdFloatMultAcc 0 0.00% 74.89% # Class of executed instruction
320system.cpu.op_class::SimdFloatSqrt 0 0.00% 74.89% # Class of executed instruction
321system.cpu.op_class::MemRead 726 12.99% 87.87% # Class of executed instruction
322system.cpu.op_class::MemWrite 678 12.13% 100.00% # Class of executed instruction
323system.cpu.op_class::FloatMemRead 0 0.00% 100.00% # Class of executed instruction
324system.cpu.op_class::FloatMemWrite 0 0.00% 100.00% # Class of executed instruction
321system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
322system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
323system.cpu.op_class::total 5591 # Class of executed instruction
324system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
325system.cpu.dcache.tags.replacements 0 # number of replacements
326system.cpu.dcache.tags.tagsinuse 83.847801 # Cycle average of tags in use
327system.cpu.dcache.tags.total_refs 1253 # Total number of references to valid blocks.
328system.cpu.dcache.tags.sampled_refs 138 # Sample count of references to valid blocks.
329system.cpu.dcache.tags.avg_refs 9.079710 # Average number of references to valid blocks.
330system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
331system.cpu.dcache.tags.occ_blocks::cpu.data 83.847801 # Average occupied blocks per requestor
332system.cpu.dcache.tags.occ_percent::cpu.data 0.081883 # Average percentage of cache occupancy
333system.cpu.dcache.tags.occ_percent::total 0.081883 # Average percentage of cache occupancy
334system.cpu.dcache.tags.occ_task_id_blocks::1024 138 # Occupied blocks per task id
335system.cpu.dcache.tags.age_task_id_blocks_1024::0 10 # Occupied blocks per task id
336system.cpu.dcache.tags.age_task_id_blocks_1024::1 128 # Occupied blocks per task id
337system.cpu.dcache.tags.occ_task_id_percent::1024 0.134766 # Percentage of cache occupancy per task id
338system.cpu.dcache.tags.tag_accesses 2920 # Number of tag accesses
339system.cpu.dcache.tags.data_accesses 2920 # Number of data accesses
340system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
341system.cpu.dcache.ReadReq_hits::cpu.data 662 # number of ReadReq hits
342system.cpu.dcache.ReadReq_hits::total 662 # number of ReadReq hits
343system.cpu.dcache.WriteReq_hits::cpu.data 591 # number of WriteReq hits
344system.cpu.dcache.WriteReq_hits::total 591 # number of WriteReq hits
345system.cpu.dcache.demand_hits::cpu.data 1253 # number of demand (read+write) hits
346system.cpu.dcache.demand_hits::total 1253 # number of demand (read+write) hits
347system.cpu.dcache.overall_hits::cpu.data 1253 # number of overall hits
348system.cpu.dcache.overall_hits::total 1253 # number of overall hits
349system.cpu.dcache.ReadReq_misses::cpu.data 56 # number of ReadReq misses
350system.cpu.dcache.ReadReq_misses::total 56 # number of ReadReq misses
351system.cpu.dcache.WriteReq_misses::cpu.data 82 # number of WriteReq misses
352system.cpu.dcache.WriteReq_misses::total 82 # number of WriteReq misses
353system.cpu.dcache.demand_misses::cpu.data 138 # number of demand (read+write) misses
354system.cpu.dcache.demand_misses::total 138 # number of demand (read+write) misses
355system.cpu.dcache.overall_misses::cpu.data 138 # number of overall misses
356system.cpu.dcache.overall_misses::total 138 # number of overall misses
357system.cpu.dcache.ReadReq_miss_latency::cpu.data 6576000 # number of ReadReq miss cycles
358system.cpu.dcache.ReadReq_miss_latency::total 6576000 # number of ReadReq miss cycles
359system.cpu.dcache.WriteReq_miss_latency::cpu.data 8937000 # number of WriteReq miss cycles
360system.cpu.dcache.WriteReq_miss_latency::total 8937000 # number of WriteReq miss cycles
361system.cpu.dcache.demand_miss_latency::cpu.data 15513000 # number of demand (read+write) miss cycles
362system.cpu.dcache.demand_miss_latency::total 15513000 # number of demand (read+write) miss cycles
363system.cpu.dcache.overall_miss_latency::cpu.data 15513000 # number of overall miss cycles
364system.cpu.dcache.overall_miss_latency::total 15513000 # number of overall miss cycles
365system.cpu.dcache.ReadReq_accesses::cpu.data 718 # number of ReadReq accesses(hits+misses)
366system.cpu.dcache.ReadReq_accesses::total 718 # number of ReadReq accesses(hits+misses)
367system.cpu.dcache.WriteReq_accesses::cpu.data 673 # number of WriteReq accesses(hits+misses)
368system.cpu.dcache.WriteReq_accesses::total 673 # number of WriteReq accesses(hits+misses)
369system.cpu.dcache.demand_accesses::cpu.data 1391 # number of demand (read+write) accesses
370system.cpu.dcache.demand_accesses::total 1391 # number of demand (read+write) accesses
371system.cpu.dcache.overall_accesses::cpu.data 1391 # number of overall (read+write) accesses
372system.cpu.dcache.overall_accesses::total 1391 # number of overall (read+write) accesses
373system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.077994 # miss rate for ReadReq accesses
374system.cpu.dcache.ReadReq_miss_rate::total 0.077994 # miss rate for ReadReq accesses
375system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.121842 # miss rate for WriteReq accesses
376system.cpu.dcache.WriteReq_miss_rate::total 0.121842 # miss rate for WriteReq accesses
377system.cpu.dcache.demand_miss_rate::cpu.data 0.099209 # miss rate for demand accesses
378system.cpu.dcache.demand_miss_rate::total 0.099209 # miss rate for demand accesses
379system.cpu.dcache.overall_miss_rate::cpu.data 0.099209 # miss rate for overall accesses
380system.cpu.dcache.overall_miss_rate::total 0.099209 # miss rate for overall accesses
381system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 117428.571429 # average ReadReq miss latency
382system.cpu.dcache.ReadReq_avg_miss_latency::total 117428.571429 # average ReadReq miss latency
383system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 108987.804878 # average WriteReq miss latency
384system.cpu.dcache.WriteReq_avg_miss_latency::total 108987.804878 # average WriteReq miss latency
385system.cpu.dcache.demand_avg_miss_latency::cpu.data 112413.043478 # average overall miss latency
386system.cpu.dcache.demand_avg_miss_latency::total 112413.043478 # average overall miss latency
387system.cpu.dcache.overall_avg_miss_latency::cpu.data 112413.043478 # average overall miss latency
388system.cpu.dcache.overall_avg_miss_latency::total 112413.043478 # average overall miss latency
389system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
390system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
391system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
392system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
393system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
394system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
395system.cpu.dcache.ReadReq_mshr_misses::cpu.data 56 # number of ReadReq MSHR misses
396system.cpu.dcache.ReadReq_mshr_misses::total 56 # number of ReadReq MSHR misses
397system.cpu.dcache.WriteReq_mshr_misses::cpu.data 82 # number of WriteReq MSHR misses
398system.cpu.dcache.WriteReq_mshr_misses::total 82 # number of WriteReq MSHR misses
399system.cpu.dcache.demand_mshr_misses::cpu.data 138 # number of demand (read+write) MSHR misses
400system.cpu.dcache.demand_mshr_misses::total 138 # number of demand (read+write) MSHR misses
401system.cpu.dcache.overall_mshr_misses::cpu.data 138 # number of overall MSHR misses
402system.cpu.dcache.overall_mshr_misses::total 138 # number of overall MSHR misses
403system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6464000 # number of ReadReq MSHR miss cycles
404system.cpu.dcache.ReadReq_mshr_miss_latency::total 6464000 # number of ReadReq MSHR miss cycles
405system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8773000 # number of WriteReq MSHR miss cycles
406system.cpu.dcache.WriteReq_mshr_miss_latency::total 8773000 # number of WriteReq MSHR miss cycles
407system.cpu.dcache.demand_mshr_miss_latency::cpu.data 15237000 # number of demand (read+write) MSHR miss cycles
408system.cpu.dcache.demand_mshr_miss_latency::total 15237000 # number of demand (read+write) MSHR miss cycles
409system.cpu.dcache.overall_mshr_miss_latency::cpu.data 15237000 # number of overall MSHR miss cycles
410system.cpu.dcache.overall_mshr_miss_latency::total 15237000 # number of overall MSHR miss cycles
411system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.077994 # mshr miss rate for ReadReq accesses
412system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.077994 # mshr miss rate for ReadReq accesses
413system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.121842 # mshr miss rate for WriteReq accesses
414system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.121842 # mshr miss rate for WriteReq accesses
415system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.099209 # mshr miss rate for demand accesses
416system.cpu.dcache.demand_mshr_miss_rate::total 0.099209 # mshr miss rate for demand accesses
417system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.099209 # mshr miss rate for overall accesses
418system.cpu.dcache.overall_mshr_miss_rate::total 0.099209 # mshr miss rate for overall accesses
419system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 115428.571429 # average ReadReq mshr miss latency
420system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 115428.571429 # average ReadReq mshr miss latency
421system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 106987.804878 # average WriteReq mshr miss latency
422system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 106987.804878 # average WriteReq mshr miss latency
423system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 110413.043478 # average overall mshr miss latency
424system.cpu.dcache.demand_avg_mshr_miss_latency::total 110413.043478 # average overall mshr miss latency
425system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 110413.043478 # average overall mshr miss latency
426system.cpu.dcache.overall_avg_mshr_miss_latency::total 110413.043478 # average overall mshr miss latency
427system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
428system.cpu.icache.tags.replacements 71 # number of replacements
429system.cpu.icache.tags.tagsinuse 98.324434 # Cycle average of tags in use
430system.cpu.icache.tags.total_refs 5333 # Total number of references to valid blocks.
431system.cpu.icache.tags.sampled_refs 259 # Sample count of references to valid blocks.
432system.cpu.icache.tags.avg_refs 20.590734 # Average number of references to valid blocks.
433system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
434system.cpu.icache.tags.occ_blocks::cpu.inst 98.324434 # Average occupied blocks per requestor
435system.cpu.icache.tags.occ_percent::cpu.inst 0.384080 # Average percentage of cache occupancy
436system.cpu.icache.tags.occ_percent::total 0.384080 # Average percentage of cache occupancy
437system.cpu.icache.tags.occ_task_id_blocks::1024 188 # Occupied blocks per task id
438system.cpu.icache.tags.age_task_id_blocks_1024::0 54 # Occupied blocks per task id
439system.cpu.icache.tags.age_task_id_blocks_1024::1 134 # Occupied blocks per task id
440system.cpu.icache.tags.occ_task_id_percent::1024 0.734375 # Percentage of cache occupancy per task id
441system.cpu.icache.tags.tag_accesses 11443 # Number of tag accesses
442system.cpu.icache.tags.data_accesses 11443 # Number of data accesses
443system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
444system.cpu.icache.ReadReq_hits::cpu.inst 5333 # number of ReadReq hits
445system.cpu.icache.ReadReq_hits::total 5333 # number of ReadReq hits
446system.cpu.icache.demand_hits::cpu.inst 5333 # number of demand (read+write) hits
447system.cpu.icache.demand_hits::total 5333 # number of demand (read+write) hits
448system.cpu.icache.overall_hits::cpu.inst 5333 # number of overall hits
449system.cpu.icache.overall_hits::total 5333 # number of overall hits
450system.cpu.icache.ReadReq_misses::cpu.inst 259 # number of ReadReq misses
451system.cpu.icache.ReadReq_misses::total 259 # number of ReadReq misses
452system.cpu.icache.demand_misses::cpu.inst 259 # number of demand (read+write) misses
453system.cpu.icache.demand_misses::total 259 # number of demand (read+write) misses
454system.cpu.icache.overall_misses::cpu.inst 259 # number of overall misses
455system.cpu.icache.overall_misses::total 259 # number of overall misses
456system.cpu.icache.ReadReq_miss_latency::cpu.inst 27828000 # number of ReadReq miss cycles
457system.cpu.icache.ReadReq_miss_latency::total 27828000 # number of ReadReq miss cycles
458system.cpu.icache.demand_miss_latency::cpu.inst 27828000 # number of demand (read+write) miss cycles
459system.cpu.icache.demand_miss_latency::total 27828000 # number of demand (read+write) miss cycles
460system.cpu.icache.overall_miss_latency::cpu.inst 27828000 # number of overall miss cycles
461system.cpu.icache.overall_miss_latency::total 27828000 # number of overall miss cycles
462system.cpu.icache.ReadReq_accesses::cpu.inst 5592 # number of ReadReq accesses(hits+misses)
463system.cpu.icache.ReadReq_accesses::total 5592 # number of ReadReq accesses(hits+misses)
464system.cpu.icache.demand_accesses::cpu.inst 5592 # number of demand (read+write) accesses
465system.cpu.icache.demand_accesses::total 5592 # number of demand (read+write) accesses
466system.cpu.icache.overall_accesses::cpu.inst 5592 # number of overall (read+write) accesses
467system.cpu.icache.overall_accesses::total 5592 # number of overall (read+write) accesses
468system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.046316 # miss rate for ReadReq accesses
469system.cpu.icache.ReadReq_miss_rate::total 0.046316 # miss rate for ReadReq accesses
470system.cpu.icache.demand_miss_rate::cpu.inst 0.046316 # miss rate for demand accesses
471system.cpu.icache.demand_miss_rate::total 0.046316 # miss rate for demand accesses
472system.cpu.icache.overall_miss_rate::cpu.inst 0.046316 # miss rate for overall accesses
473system.cpu.icache.overall_miss_rate::total 0.046316 # miss rate for overall accesses
474system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 107444.015444 # average ReadReq miss latency
475system.cpu.icache.ReadReq_avg_miss_latency::total 107444.015444 # average ReadReq miss latency
476system.cpu.icache.demand_avg_miss_latency::cpu.inst 107444.015444 # average overall miss latency
477system.cpu.icache.demand_avg_miss_latency::total 107444.015444 # average overall miss latency
478system.cpu.icache.overall_avg_miss_latency::cpu.inst 107444.015444 # average overall miss latency
479system.cpu.icache.overall_avg_miss_latency::total 107444.015444 # average overall miss latency
480system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
481system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
482system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
483system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
484system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
485system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
486system.cpu.icache.ReadReq_mshr_misses::cpu.inst 259 # number of ReadReq MSHR misses
487system.cpu.icache.ReadReq_mshr_misses::total 259 # number of ReadReq MSHR misses
488system.cpu.icache.demand_mshr_misses::cpu.inst 259 # number of demand (read+write) MSHR misses
489system.cpu.icache.demand_mshr_misses::total 259 # number of demand (read+write) MSHR misses
490system.cpu.icache.overall_mshr_misses::cpu.inst 259 # number of overall MSHR misses
491system.cpu.icache.overall_mshr_misses::total 259 # number of overall MSHR misses
492system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 27310000 # number of ReadReq MSHR miss cycles
493system.cpu.icache.ReadReq_mshr_miss_latency::total 27310000 # number of ReadReq MSHR miss cycles
494system.cpu.icache.demand_mshr_miss_latency::cpu.inst 27310000 # number of demand (read+write) MSHR miss cycles
495system.cpu.icache.demand_mshr_miss_latency::total 27310000 # number of demand (read+write) MSHR miss cycles
496system.cpu.icache.overall_mshr_miss_latency::cpu.inst 27310000 # number of overall MSHR miss cycles
497system.cpu.icache.overall_mshr_miss_latency::total 27310000 # number of overall MSHR miss cycles
498system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.046316 # mshr miss rate for ReadReq accesses
499system.cpu.icache.ReadReq_mshr_miss_rate::total 0.046316 # mshr miss rate for ReadReq accesses
500system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.046316 # mshr miss rate for demand accesses
501system.cpu.icache.demand_mshr_miss_rate::total 0.046316 # mshr miss rate for demand accesses
502system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.046316 # mshr miss rate for overall accesses
503system.cpu.icache.overall_mshr_miss_rate::total 0.046316 # mshr miss rate for overall accesses
504system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 105444.015444 # average ReadReq mshr miss latency
505system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 105444.015444 # average ReadReq mshr miss latency
506system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 105444.015444 # average overall mshr miss latency
507system.cpu.icache.demand_avg_mshr_miss_latency::total 105444.015444 # average overall mshr miss latency
508system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 105444.015444 # average overall mshr miss latency
509system.cpu.icache.overall_avg_mshr_miss_latency::total 105444.015444 # average overall mshr miss latency
510system.l2bus.snoop_filter.tot_requests 468 # Total number of requests made to the snoop filter.
511system.l2bus.snoop_filter.hit_single_requests 73 # Number of requests hitting in the snoop filter with a single holder of the requested data.
512system.l2bus.snoop_filter.hit_multi_requests 1 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
513system.l2bus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
514system.l2bus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
515system.l2bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
516system.l2bus.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
517system.l2bus.trans_dist::ReadResp 315 # Transaction distribution
518system.l2bus.trans_dist::CleanEvict 71 # Transaction distribution
519system.l2bus.trans_dist::ReadExReq 82 # Transaction distribution
520system.l2bus.trans_dist::ReadExResp 82 # Transaction distribution
521system.l2bus.trans_dist::ReadSharedReq 315 # Transaction distribution
522system.l2bus.pkt_count_system.cpu.icache.mem_side::system.l2cache.cpu_side 589 # Packet count per connected master and slave (bytes)
523system.l2bus.pkt_count_system.cpu.dcache.mem_side::system.l2cache.cpu_side 276 # Packet count per connected master and slave (bytes)
524system.l2bus.pkt_count::total 865 # Packet count per connected master and slave (bytes)
525system.l2bus.pkt_size_system.cpu.icache.mem_side::system.l2cache.cpu_side 16576 # Cumulative packet size per connected master and slave (bytes)
526system.l2bus.pkt_size_system.cpu.dcache.mem_side::system.l2cache.cpu_side 8832 # Cumulative packet size per connected master and slave (bytes)
527system.l2bus.pkt_size::total 25408 # Cumulative packet size per connected master and slave (bytes)
528system.l2bus.snoops 0 # Total snoops (count)
529system.l2bus.snoopTraffic 0 # Total snoop traffic (bytes)
530system.l2bus.snoop_fanout::samples 397 # Request fanout histogram
531system.l2bus.snoop_fanout::mean 0.007557 # Request fanout histogram
532system.l2bus.snoop_fanout::stdev 0.086709 # Request fanout histogram
533system.l2bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
534system.l2bus.snoop_fanout::0 394 99.24% 99.24% # Request fanout histogram
535system.l2bus.snoop_fanout::1 3 0.76% 100.00% # Request fanout histogram
536system.l2bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
537system.l2bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
538system.l2bus.snoop_fanout::min_value 0 # Request fanout histogram
539system.l2bus.snoop_fanout::max_value 1 # Request fanout histogram
540system.l2bus.snoop_fanout::total 397 # Request fanout histogram
541system.l2bus.reqLayer0.occupancy 468000 # Layer occupancy (ticks)
542system.l2bus.reqLayer0.utilization 0.8 # Layer utilization (%)
543system.l2bus.respLayer0.occupancy 777000 # Layer occupancy (ticks)
544system.l2bus.respLayer0.utilization 1.4 # Layer utilization (%)
545system.l2bus.respLayer1.occupancy 414000 # Layer occupancy (ticks)
546system.l2bus.respLayer1.utilization 0.7 # Layer utilization (%)
547system.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
548system.l2cache.tags.replacements 0 # number of replacements
549system.l2cache.tags.tagsinuse 201.052259 # Cycle average of tags in use
550system.l2cache.tags.total_refs 73 # Total number of references to valid blocks.
551system.l2cache.tags.sampled_refs 394 # Sample count of references to valid blocks.
552system.l2cache.tags.avg_refs 0.185279 # Average number of references to valid blocks.
553system.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
554system.l2cache.tags.occ_blocks::cpu.inst 118.133782 # Average occupied blocks per requestor
555system.l2cache.tags.occ_blocks::cpu.data 82.918477 # Average occupied blocks per requestor
556system.l2cache.tags.occ_percent::cpu.inst 0.028841 # Average percentage of cache occupancy
557system.l2cache.tags.occ_percent::cpu.data 0.020244 # Average percentage of cache occupancy
558system.l2cache.tags.occ_percent::total 0.049085 # Average percentage of cache occupancy
559system.l2cache.tags.occ_task_id_blocks::1024 394 # Occupied blocks per task id
560system.l2cache.tags.age_task_id_blocks_1024::0 62 # Occupied blocks per task id
561system.l2cache.tags.age_task_id_blocks_1024::1 332 # Occupied blocks per task id
562system.l2cache.tags.occ_task_id_percent::1024 0.096191 # Percentage of cache occupancy per task id
563system.l2cache.tags.tag_accesses 4130 # Number of tag accesses
564system.l2cache.tags.data_accesses 4130 # Number of data accesses
565system.l2cache.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
566system.l2cache.ReadSharedReq_hits::cpu.inst 2 # number of ReadSharedReq hits
567system.l2cache.ReadSharedReq_hits::cpu.data 1 # number of ReadSharedReq hits
568system.l2cache.ReadSharedReq_hits::total 3 # number of ReadSharedReq hits
569system.l2cache.demand_hits::cpu.inst 2 # number of demand (read+write) hits
570system.l2cache.demand_hits::cpu.data 1 # number of demand (read+write) hits
571system.l2cache.demand_hits::total 3 # number of demand (read+write) hits
572system.l2cache.overall_hits::cpu.inst 2 # number of overall hits
573system.l2cache.overall_hits::cpu.data 1 # number of overall hits
574system.l2cache.overall_hits::total 3 # number of overall hits
575system.l2cache.ReadExReq_misses::cpu.data 82 # number of ReadExReq misses
576system.l2cache.ReadExReq_misses::total 82 # number of ReadExReq misses
577system.l2cache.ReadSharedReq_misses::cpu.inst 257 # number of ReadSharedReq misses
578system.l2cache.ReadSharedReq_misses::cpu.data 55 # number of ReadSharedReq misses
579system.l2cache.ReadSharedReq_misses::total 312 # number of ReadSharedReq misses
580system.l2cache.demand_misses::cpu.inst 257 # number of demand (read+write) misses
581system.l2cache.demand_misses::cpu.data 137 # number of demand (read+write) misses
582system.l2cache.demand_misses::total 394 # number of demand (read+write) misses
583system.l2cache.overall_misses::cpu.inst 257 # number of overall misses
584system.l2cache.overall_misses::cpu.data 137 # number of overall misses
585system.l2cache.overall_misses::total 394 # number of overall misses
586system.l2cache.ReadExReq_miss_latency::cpu.data 8527000 # number of ReadExReq miss cycles
587system.l2cache.ReadExReq_miss_latency::total 8527000 # number of ReadExReq miss cycles
588system.l2cache.ReadSharedReq_miss_latency::cpu.inst 26487000 # number of ReadSharedReq miss cycles
589system.l2cache.ReadSharedReq_miss_latency::cpu.data 6273000 # number of ReadSharedReq miss cycles
590system.l2cache.ReadSharedReq_miss_latency::total 32760000 # number of ReadSharedReq miss cycles
591system.l2cache.demand_miss_latency::cpu.inst 26487000 # number of demand (read+write) miss cycles
592system.l2cache.demand_miss_latency::cpu.data 14800000 # number of demand (read+write) miss cycles
593system.l2cache.demand_miss_latency::total 41287000 # number of demand (read+write) miss cycles
594system.l2cache.overall_miss_latency::cpu.inst 26487000 # number of overall miss cycles
595system.l2cache.overall_miss_latency::cpu.data 14800000 # number of overall miss cycles
596system.l2cache.overall_miss_latency::total 41287000 # number of overall miss cycles
597system.l2cache.ReadExReq_accesses::cpu.data 82 # number of ReadExReq accesses(hits+misses)
598system.l2cache.ReadExReq_accesses::total 82 # number of ReadExReq accesses(hits+misses)
599system.l2cache.ReadSharedReq_accesses::cpu.inst 259 # number of ReadSharedReq accesses(hits+misses)
600system.l2cache.ReadSharedReq_accesses::cpu.data 56 # number of ReadSharedReq accesses(hits+misses)
601system.l2cache.ReadSharedReq_accesses::total 315 # number of ReadSharedReq accesses(hits+misses)
602system.l2cache.demand_accesses::cpu.inst 259 # number of demand (read+write) accesses
603system.l2cache.demand_accesses::cpu.data 138 # number of demand (read+write) accesses
604system.l2cache.demand_accesses::total 397 # number of demand (read+write) accesses
605system.l2cache.overall_accesses::cpu.inst 259 # number of overall (read+write) accesses
606system.l2cache.overall_accesses::cpu.data 138 # number of overall (read+write) accesses
607system.l2cache.overall_accesses::total 397 # number of overall (read+write) accesses
608system.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
609system.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
610system.l2cache.ReadSharedReq_miss_rate::cpu.inst 0.992278 # miss rate for ReadSharedReq accesses
611system.l2cache.ReadSharedReq_miss_rate::cpu.data 0.982143 # miss rate for ReadSharedReq accesses
612system.l2cache.ReadSharedReq_miss_rate::total 0.990476 # miss rate for ReadSharedReq accesses
613system.l2cache.demand_miss_rate::cpu.inst 0.992278 # miss rate for demand accesses
614system.l2cache.demand_miss_rate::cpu.data 0.992754 # miss rate for demand accesses
615system.l2cache.demand_miss_rate::total 0.992443 # miss rate for demand accesses
616system.l2cache.overall_miss_rate::cpu.inst 0.992278 # miss rate for overall accesses
617system.l2cache.overall_miss_rate::cpu.data 0.992754 # miss rate for overall accesses
618system.l2cache.overall_miss_rate::total 0.992443 # miss rate for overall accesses
619system.l2cache.ReadExReq_avg_miss_latency::cpu.data 103987.804878 # average ReadExReq miss latency
620system.l2cache.ReadExReq_avg_miss_latency::total 103987.804878 # average ReadExReq miss latency
621system.l2cache.ReadSharedReq_avg_miss_latency::cpu.inst 103062.256809 # average ReadSharedReq miss latency
622system.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 114054.545455 # average ReadSharedReq miss latency
623system.l2cache.ReadSharedReq_avg_miss_latency::total 105000 # average ReadSharedReq miss latency
624system.l2cache.demand_avg_miss_latency::cpu.inst 103062.256809 # average overall miss latency
625system.l2cache.demand_avg_miss_latency::cpu.data 108029.197080 # average overall miss latency
626system.l2cache.demand_avg_miss_latency::total 104789.340102 # average overall miss latency
627system.l2cache.overall_avg_miss_latency::cpu.inst 103062.256809 # average overall miss latency
628system.l2cache.overall_avg_miss_latency::cpu.data 108029.197080 # average overall miss latency
629system.l2cache.overall_avg_miss_latency::total 104789.340102 # average overall miss latency
630system.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
631system.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
632system.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
633system.l2cache.blocked::no_targets 0 # number of cycles access was blocked
634system.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
635system.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
636system.l2cache.ReadExReq_mshr_misses::cpu.data 82 # number of ReadExReq MSHR misses
637system.l2cache.ReadExReq_mshr_misses::total 82 # number of ReadExReq MSHR misses
638system.l2cache.ReadSharedReq_mshr_misses::cpu.inst 257 # number of ReadSharedReq MSHR misses
639system.l2cache.ReadSharedReq_mshr_misses::cpu.data 55 # number of ReadSharedReq MSHR misses
640system.l2cache.ReadSharedReq_mshr_misses::total 312 # number of ReadSharedReq MSHR misses
641system.l2cache.demand_mshr_misses::cpu.inst 257 # number of demand (read+write) MSHR misses
642system.l2cache.demand_mshr_misses::cpu.data 137 # number of demand (read+write) MSHR misses
643system.l2cache.demand_mshr_misses::total 394 # number of demand (read+write) MSHR misses
644system.l2cache.overall_mshr_misses::cpu.inst 257 # number of overall MSHR misses
645system.l2cache.overall_mshr_misses::cpu.data 137 # number of overall MSHR misses
646system.l2cache.overall_mshr_misses::total 394 # number of overall MSHR misses
647system.l2cache.ReadExReq_mshr_miss_latency::cpu.data 6887000 # number of ReadExReq MSHR miss cycles
648system.l2cache.ReadExReq_mshr_miss_latency::total 6887000 # number of ReadExReq MSHR miss cycles
649system.l2cache.ReadSharedReq_mshr_miss_latency::cpu.inst 21347000 # number of ReadSharedReq MSHR miss cycles
650system.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 5173000 # number of ReadSharedReq MSHR miss cycles
651system.l2cache.ReadSharedReq_mshr_miss_latency::total 26520000 # number of ReadSharedReq MSHR miss cycles
652system.l2cache.demand_mshr_miss_latency::cpu.inst 21347000 # number of demand (read+write) MSHR miss cycles
653system.l2cache.demand_mshr_miss_latency::cpu.data 12060000 # number of demand (read+write) MSHR miss cycles
654system.l2cache.demand_mshr_miss_latency::total 33407000 # number of demand (read+write) MSHR miss cycles
655system.l2cache.overall_mshr_miss_latency::cpu.inst 21347000 # number of overall MSHR miss cycles
656system.l2cache.overall_mshr_miss_latency::cpu.data 12060000 # number of overall MSHR miss cycles
657system.l2cache.overall_mshr_miss_latency::total 33407000 # number of overall MSHR miss cycles
658system.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
659system.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
660system.l2cache.ReadSharedReq_mshr_miss_rate::cpu.inst 0.992278 # mshr miss rate for ReadSharedReq accesses
661system.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.982143 # mshr miss rate for ReadSharedReq accesses
662system.l2cache.ReadSharedReq_mshr_miss_rate::total 0.990476 # mshr miss rate for ReadSharedReq accesses
663system.l2cache.demand_mshr_miss_rate::cpu.inst 0.992278 # mshr miss rate for demand accesses
664system.l2cache.demand_mshr_miss_rate::cpu.data 0.992754 # mshr miss rate for demand accesses
665system.l2cache.demand_mshr_miss_rate::total 0.992443 # mshr miss rate for demand accesses
666system.l2cache.overall_mshr_miss_rate::cpu.inst 0.992278 # mshr miss rate for overall accesses
667system.l2cache.overall_mshr_miss_rate::cpu.data 0.992754 # mshr miss rate for overall accesses
668system.l2cache.overall_mshr_miss_rate::total 0.992443 # mshr miss rate for overall accesses
669system.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 83987.804878 # average ReadExReq mshr miss latency
670system.l2cache.ReadExReq_avg_mshr_miss_latency::total 83987.804878 # average ReadExReq mshr miss latency
671system.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.inst 83062.256809 # average ReadSharedReq mshr miss latency
672system.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 94054.545455 # average ReadSharedReq mshr miss latency
673system.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 85000 # average ReadSharedReq mshr miss latency
674system.l2cache.demand_avg_mshr_miss_latency::cpu.inst 83062.256809 # average overall mshr miss latency
675system.l2cache.demand_avg_mshr_miss_latency::cpu.data 88029.197080 # average overall mshr miss latency
676system.l2cache.demand_avg_mshr_miss_latency::total 84789.340102 # average overall mshr miss latency
677system.l2cache.overall_avg_mshr_miss_latency::cpu.inst 83062.256809 # average overall mshr miss latency
678system.l2cache.overall_avg_mshr_miss_latency::cpu.data 88029.197080 # average overall mshr miss latency
679system.l2cache.overall_avg_mshr_miss_latency::total 84789.340102 # average overall mshr miss latency
680system.membus.snoop_filter.tot_requests 394 # Total number of requests made to the snoop filter.
681system.membus.snoop_filter.hit_single_requests 0 # Number of requests hitting in the snoop filter with a single holder of the requested data.
682system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
683system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
684system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
685system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
686system.membus.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
687system.membus.trans_dist::ReadResp 312 # Transaction distribution
688system.membus.trans_dist::ReadExReq 82 # Transaction distribution
689system.membus.trans_dist::ReadExResp 82 # Transaction distribution
690system.membus.trans_dist::ReadSharedReq 312 # Transaction distribution
691system.membus.pkt_count_system.l2cache.mem_side::system.mem_ctrl.port 788 # Packet count per connected master and slave (bytes)
692system.membus.pkt_count::total 788 # Packet count per connected master and slave (bytes)
693system.membus.pkt_size_system.l2cache.mem_side::system.mem_ctrl.port 25216 # Cumulative packet size per connected master and slave (bytes)
694system.membus.pkt_size::total 25216 # Cumulative packet size per connected master and slave (bytes)
695system.membus.snoops 0 # Total snoops (count)
696system.membus.snoopTraffic 0 # Total snoop traffic (bytes)
697system.membus.snoop_fanout::samples 394 # Request fanout histogram
698system.membus.snoop_fanout::mean 0 # Request fanout histogram
699system.membus.snoop_fanout::stdev 0 # Request fanout histogram
700system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
701system.membus.snoop_fanout::0 394 100.00% 100.00% # Request fanout histogram
702system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
703system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
704system.membus.snoop_fanout::min_value 0 # Request fanout histogram
705system.membus.snoop_fanout::max_value 0 # Request fanout histogram
706system.membus.snoop_fanout::total 394 # Request fanout histogram
707system.membus.reqLayer0.occupancy 394000 # Layer occupancy (ticks)
708system.membus.reqLayer0.utilization 0.7 # Layer utilization (%)
709system.membus.respLayer0.occupancy 2102500 # Layer occupancy (ticks)
710system.membus.respLayer0.utilization 3.7 # Layer utilization (%)
711
712---------- End Simulation Statistics ----------
325system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
326system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
327system.cpu.op_class::total 5591 # Class of executed instruction
328system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
329system.cpu.dcache.tags.replacements 0 # number of replacements
330system.cpu.dcache.tags.tagsinuse 83.847801 # Cycle average of tags in use
331system.cpu.dcache.tags.total_refs 1253 # Total number of references to valid blocks.
332system.cpu.dcache.tags.sampled_refs 138 # Sample count of references to valid blocks.
333system.cpu.dcache.tags.avg_refs 9.079710 # Average number of references to valid blocks.
334system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
335system.cpu.dcache.tags.occ_blocks::cpu.data 83.847801 # Average occupied blocks per requestor
336system.cpu.dcache.tags.occ_percent::cpu.data 0.081883 # Average percentage of cache occupancy
337system.cpu.dcache.tags.occ_percent::total 0.081883 # Average percentage of cache occupancy
338system.cpu.dcache.tags.occ_task_id_blocks::1024 138 # Occupied blocks per task id
339system.cpu.dcache.tags.age_task_id_blocks_1024::0 10 # Occupied blocks per task id
340system.cpu.dcache.tags.age_task_id_blocks_1024::1 128 # Occupied blocks per task id
341system.cpu.dcache.tags.occ_task_id_percent::1024 0.134766 # Percentage of cache occupancy per task id
342system.cpu.dcache.tags.tag_accesses 2920 # Number of tag accesses
343system.cpu.dcache.tags.data_accesses 2920 # Number of data accesses
344system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
345system.cpu.dcache.ReadReq_hits::cpu.data 662 # number of ReadReq hits
346system.cpu.dcache.ReadReq_hits::total 662 # number of ReadReq hits
347system.cpu.dcache.WriteReq_hits::cpu.data 591 # number of WriteReq hits
348system.cpu.dcache.WriteReq_hits::total 591 # number of WriteReq hits
349system.cpu.dcache.demand_hits::cpu.data 1253 # number of demand (read+write) hits
350system.cpu.dcache.demand_hits::total 1253 # number of demand (read+write) hits
351system.cpu.dcache.overall_hits::cpu.data 1253 # number of overall hits
352system.cpu.dcache.overall_hits::total 1253 # number of overall hits
353system.cpu.dcache.ReadReq_misses::cpu.data 56 # number of ReadReq misses
354system.cpu.dcache.ReadReq_misses::total 56 # number of ReadReq misses
355system.cpu.dcache.WriteReq_misses::cpu.data 82 # number of WriteReq misses
356system.cpu.dcache.WriteReq_misses::total 82 # number of WriteReq misses
357system.cpu.dcache.demand_misses::cpu.data 138 # number of demand (read+write) misses
358system.cpu.dcache.demand_misses::total 138 # number of demand (read+write) misses
359system.cpu.dcache.overall_misses::cpu.data 138 # number of overall misses
360system.cpu.dcache.overall_misses::total 138 # number of overall misses
361system.cpu.dcache.ReadReq_miss_latency::cpu.data 6576000 # number of ReadReq miss cycles
362system.cpu.dcache.ReadReq_miss_latency::total 6576000 # number of ReadReq miss cycles
363system.cpu.dcache.WriteReq_miss_latency::cpu.data 8937000 # number of WriteReq miss cycles
364system.cpu.dcache.WriteReq_miss_latency::total 8937000 # number of WriteReq miss cycles
365system.cpu.dcache.demand_miss_latency::cpu.data 15513000 # number of demand (read+write) miss cycles
366system.cpu.dcache.demand_miss_latency::total 15513000 # number of demand (read+write) miss cycles
367system.cpu.dcache.overall_miss_latency::cpu.data 15513000 # number of overall miss cycles
368system.cpu.dcache.overall_miss_latency::total 15513000 # number of overall miss cycles
369system.cpu.dcache.ReadReq_accesses::cpu.data 718 # number of ReadReq accesses(hits+misses)
370system.cpu.dcache.ReadReq_accesses::total 718 # number of ReadReq accesses(hits+misses)
371system.cpu.dcache.WriteReq_accesses::cpu.data 673 # number of WriteReq accesses(hits+misses)
372system.cpu.dcache.WriteReq_accesses::total 673 # number of WriteReq accesses(hits+misses)
373system.cpu.dcache.demand_accesses::cpu.data 1391 # number of demand (read+write) accesses
374system.cpu.dcache.demand_accesses::total 1391 # number of demand (read+write) accesses
375system.cpu.dcache.overall_accesses::cpu.data 1391 # number of overall (read+write) accesses
376system.cpu.dcache.overall_accesses::total 1391 # number of overall (read+write) accesses
377system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.077994 # miss rate for ReadReq accesses
378system.cpu.dcache.ReadReq_miss_rate::total 0.077994 # miss rate for ReadReq accesses
379system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.121842 # miss rate for WriteReq accesses
380system.cpu.dcache.WriteReq_miss_rate::total 0.121842 # miss rate for WriteReq accesses
381system.cpu.dcache.demand_miss_rate::cpu.data 0.099209 # miss rate for demand accesses
382system.cpu.dcache.demand_miss_rate::total 0.099209 # miss rate for demand accesses
383system.cpu.dcache.overall_miss_rate::cpu.data 0.099209 # miss rate for overall accesses
384system.cpu.dcache.overall_miss_rate::total 0.099209 # miss rate for overall accesses
385system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 117428.571429 # average ReadReq miss latency
386system.cpu.dcache.ReadReq_avg_miss_latency::total 117428.571429 # average ReadReq miss latency
387system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 108987.804878 # average WriteReq miss latency
388system.cpu.dcache.WriteReq_avg_miss_latency::total 108987.804878 # average WriteReq miss latency
389system.cpu.dcache.demand_avg_miss_latency::cpu.data 112413.043478 # average overall miss latency
390system.cpu.dcache.demand_avg_miss_latency::total 112413.043478 # average overall miss latency
391system.cpu.dcache.overall_avg_miss_latency::cpu.data 112413.043478 # average overall miss latency
392system.cpu.dcache.overall_avg_miss_latency::total 112413.043478 # average overall miss latency
393system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
394system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
395system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
396system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
397system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
398system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
399system.cpu.dcache.ReadReq_mshr_misses::cpu.data 56 # number of ReadReq MSHR misses
400system.cpu.dcache.ReadReq_mshr_misses::total 56 # number of ReadReq MSHR misses
401system.cpu.dcache.WriteReq_mshr_misses::cpu.data 82 # number of WriteReq MSHR misses
402system.cpu.dcache.WriteReq_mshr_misses::total 82 # number of WriteReq MSHR misses
403system.cpu.dcache.demand_mshr_misses::cpu.data 138 # number of demand (read+write) MSHR misses
404system.cpu.dcache.demand_mshr_misses::total 138 # number of demand (read+write) MSHR misses
405system.cpu.dcache.overall_mshr_misses::cpu.data 138 # number of overall MSHR misses
406system.cpu.dcache.overall_mshr_misses::total 138 # number of overall MSHR misses
407system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6464000 # number of ReadReq MSHR miss cycles
408system.cpu.dcache.ReadReq_mshr_miss_latency::total 6464000 # number of ReadReq MSHR miss cycles
409system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8773000 # number of WriteReq MSHR miss cycles
410system.cpu.dcache.WriteReq_mshr_miss_latency::total 8773000 # number of WriteReq MSHR miss cycles
411system.cpu.dcache.demand_mshr_miss_latency::cpu.data 15237000 # number of demand (read+write) MSHR miss cycles
412system.cpu.dcache.demand_mshr_miss_latency::total 15237000 # number of demand (read+write) MSHR miss cycles
413system.cpu.dcache.overall_mshr_miss_latency::cpu.data 15237000 # number of overall MSHR miss cycles
414system.cpu.dcache.overall_mshr_miss_latency::total 15237000 # number of overall MSHR miss cycles
415system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.077994 # mshr miss rate for ReadReq accesses
416system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.077994 # mshr miss rate for ReadReq accesses
417system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.121842 # mshr miss rate for WriteReq accesses
418system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.121842 # mshr miss rate for WriteReq accesses
419system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.099209 # mshr miss rate for demand accesses
420system.cpu.dcache.demand_mshr_miss_rate::total 0.099209 # mshr miss rate for demand accesses
421system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.099209 # mshr miss rate for overall accesses
422system.cpu.dcache.overall_mshr_miss_rate::total 0.099209 # mshr miss rate for overall accesses
423system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 115428.571429 # average ReadReq mshr miss latency
424system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 115428.571429 # average ReadReq mshr miss latency
425system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 106987.804878 # average WriteReq mshr miss latency
426system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 106987.804878 # average WriteReq mshr miss latency
427system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 110413.043478 # average overall mshr miss latency
428system.cpu.dcache.demand_avg_mshr_miss_latency::total 110413.043478 # average overall mshr miss latency
429system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 110413.043478 # average overall mshr miss latency
430system.cpu.dcache.overall_avg_mshr_miss_latency::total 110413.043478 # average overall mshr miss latency
431system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
432system.cpu.icache.tags.replacements 71 # number of replacements
433system.cpu.icache.tags.tagsinuse 98.324434 # Cycle average of tags in use
434system.cpu.icache.tags.total_refs 5333 # Total number of references to valid blocks.
435system.cpu.icache.tags.sampled_refs 259 # Sample count of references to valid blocks.
436system.cpu.icache.tags.avg_refs 20.590734 # Average number of references to valid blocks.
437system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
438system.cpu.icache.tags.occ_blocks::cpu.inst 98.324434 # Average occupied blocks per requestor
439system.cpu.icache.tags.occ_percent::cpu.inst 0.384080 # Average percentage of cache occupancy
440system.cpu.icache.tags.occ_percent::total 0.384080 # Average percentage of cache occupancy
441system.cpu.icache.tags.occ_task_id_blocks::1024 188 # Occupied blocks per task id
442system.cpu.icache.tags.age_task_id_blocks_1024::0 54 # Occupied blocks per task id
443system.cpu.icache.tags.age_task_id_blocks_1024::1 134 # Occupied blocks per task id
444system.cpu.icache.tags.occ_task_id_percent::1024 0.734375 # Percentage of cache occupancy per task id
445system.cpu.icache.tags.tag_accesses 11443 # Number of tag accesses
446system.cpu.icache.tags.data_accesses 11443 # Number of data accesses
447system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
448system.cpu.icache.ReadReq_hits::cpu.inst 5333 # number of ReadReq hits
449system.cpu.icache.ReadReq_hits::total 5333 # number of ReadReq hits
450system.cpu.icache.demand_hits::cpu.inst 5333 # number of demand (read+write) hits
451system.cpu.icache.demand_hits::total 5333 # number of demand (read+write) hits
452system.cpu.icache.overall_hits::cpu.inst 5333 # number of overall hits
453system.cpu.icache.overall_hits::total 5333 # number of overall hits
454system.cpu.icache.ReadReq_misses::cpu.inst 259 # number of ReadReq misses
455system.cpu.icache.ReadReq_misses::total 259 # number of ReadReq misses
456system.cpu.icache.demand_misses::cpu.inst 259 # number of demand (read+write) misses
457system.cpu.icache.demand_misses::total 259 # number of demand (read+write) misses
458system.cpu.icache.overall_misses::cpu.inst 259 # number of overall misses
459system.cpu.icache.overall_misses::total 259 # number of overall misses
460system.cpu.icache.ReadReq_miss_latency::cpu.inst 27828000 # number of ReadReq miss cycles
461system.cpu.icache.ReadReq_miss_latency::total 27828000 # number of ReadReq miss cycles
462system.cpu.icache.demand_miss_latency::cpu.inst 27828000 # number of demand (read+write) miss cycles
463system.cpu.icache.demand_miss_latency::total 27828000 # number of demand (read+write) miss cycles
464system.cpu.icache.overall_miss_latency::cpu.inst 27828000 # number of overall miss cycles
465system.cpu.icache.overall_miss_latency::total 27828000 # number of overall miss cycles
466system.cpu.icache.ReadReq_accesses::cpu.inst 5592 # number of ReadReq accesses(hits+misses)
467system.cpu.icache.ReadReq_accesses::total 5592 # number of ReadReq accesses(hits+misses)
468system.cpu.icache.demand_accesses::cpu.inst 5592 # number of demand (read+write) accesses
469system.cpu.icache.demand_accesses::total 5592 # number of demand (read+write) accesses
470system.cpu.icache.overall_accesses::cpu.inst 5592 # number of overall (read+write) accesses
471system.cpu.icache.overall_accesses::total 5592 # number of overall (read+write) accesses
472system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.046316 # miss rate for ReadReq accesses
473system.cpu.icache.ReadReq_miss_rate::total 0.046316 # miss rate for ReadReq accesses
474system.cpu.icache.demand_miss_rate::cpu.inst 0.046316 # miss rate for demand accesses
475system.cpu.icache.demand_miss_rate::total 0.046316 # miss rate for demand accesses
476system.cpu.icache.overall_miss_rate::cpu.inst 0.046316 # miss rate for overall accesses
477system.cpu.icache.overall_miss_rate::total 0.046316 # miss rate for overall accesses
478system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 107444.015444 # average ReadReq miss latency
479system.cpu.icache.ReadReq_avg_miss_latency::total 107444.015444 # average ReadReq miss latency
480system.cpu.icache.demand_avg_miss_latency::cpu.inst 107444.015444 # average overall miss latency
481system.cpu.icache.demand_avg_miss_latency::total 107444.015444 # average overall miss latency
482system.cpu.icache.overall_avg_miss_latency::cpu.inst 107444.015444 # average overall miss latency
483system.cpu.icache.overall_avg_miss_latency::total 107444.015444 # average overall miss latency
484system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
485system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
486system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
487system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
488system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
489system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
490system.cpu.icache.ReadReq_mshr_misses::cpu.inst 259 # number of ReadReq MSHR misses
491system.cpu.icache.ReadReq_mshr_misses::total 259 # number of ReadReq MSHR misses
492system.cpu.icache.demand_mshr_misses::cpu.inst 259 # number of demand (read+write) MSHR misses
493system.cpu.icache.demand_mshr_misses::total 259 # number of demand (read+write) MSHR misses
494system.cpu.icache.overall_mshr_misses::cpu.inst 259 # number of overall MSHR misses
495system.cpu.icache.overall_mshr_misses::total 259 # number of overall MSHR misses
496system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 27310000 # number of ReadReq MSHR miss cycles
497system.cpu.icache.ReadReq_mshr_miss_latency::total 27310000 # number of ReadReq MSHR miss cycles
498system.cpu.icache.demand_mshr_miss_latency::cpu.inst 27310000 # number of demand (read+write) MSHR miss cycles
499system.cpu.icache.demand_mshr_miss_latency::total 27310000 # number of demand (read+write) MSHR miss cycles
500system.cpu.icache.overall_mshr_miss_latency::cpu.inst 27310000 # number of overall MSHR miss cycles
501system.cpu.icache.overall_mshr_miss_latency::total 27310000 # number of overall MSHR miss cycles
502system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.046316 # mshr miss rate for ReadReq accesses
503system.cpu.icache.ReadReq_mshr_miss_rate::total 0.046316 # mshr miss rate for ReadReq accesses
504system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.046316 # mshr miss rate for demand accesses
505system.cpu.icache.demand_mshr_miss_rate::total 0.046316 # mshr miss rate for demand accesses
506system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.046316 # mshr miss rate for overall accesses
507system.cpu.icache.overall_mshr_miss_rate::total 0.046316 # mshr miss rate for overall accesses
508system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 105444.015444 # average ReadReq mshr miss latency
509system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 105444.015444 # average ReadReq mshr miss latency
510system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 105444.015444 # average overall mshr miss latency
511system.cpu.icache.demand_avg_mshr_miss_latency::total 105444.015444 # average overall mshr miss latency
512system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 105444.015444 # average overall mshr miss latency
513system.cpu.icache.overall_avg_mshr_miss_latency::total 105444.015444 # average overall mshr miss latency
514system.l2bus.snoop_filter.tot_requests 468 # Total number of requests made to the snoop filter.
515system.l2bus.snoop_filter.hit_single_requests 73 # Number of requests hitting in the snoop filter with a single holder of the requested data.
516system.l2bus.snoop_filter.hit_multi_requests 1 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
517system.l2bus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
518system.l2bus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
519system.l2bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
520system.l2bus.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
521system.l2bus.trans_dist::ReadResp 315 # Transaction distribution
522system.l2bus.trans_dist::CleanEvict 71 # Transaction distribution
523system.l2bus.trans_dist::ReadExReq 82 # Transaction distribution
524system.l2bus.trans_dist::ReadExResp 82 # Transaction distribution
525system.l2bus.trans_dist::ReadSharedReq 315 # Transaction distribution
526system.l2bus.pkt_count_system.cpu.icache.mem_side::system.l2cache.cpu_side 589 # Packet count per connected master and slave (bytes)
527system.l2bus.pkt_count_system.cpu.dcache.mem_side::system.l2cache.cpu_side 276 # Packet count per connected master and slave (bytes)
528system.l2bus.pkt_count::total 865 # Packet count per connected master and slave (bytes)
529system.l2bus.pkt_size_system.cpu.icache.mem_side::system.l2cache.cpu_side 16576 # Cumulative packet size per connected master and slave (bytes)
530system.l2bus.pkt_size_system.cpu.dcache.mem_side::system.l2cache.cpu_side 8832 # Cumulative packet size per connected master and slave (bytes)
531system.l2bus.pkt_size::total 25408 # Cumulative packet size per connected master and slave (bytes)
532system.l2bus.snoops 0 # Total snoops (count)
533system.l2bus.snoopTraffic 0 # Total snoop traffic (bytes)
534system.l2bus.snoop_fanout::samples 397 # Request fanout histogram
535system.l2bus.snoop_fanout::mean 0.007557 # Request fanout histogram
536system.l2bus.snoop_fanout::stdev 0.086709 # Request fanout histogram
537system.l2bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
538system.l2bus.snoop_fanout::0 394 99.24% 99.24% # Request fanout histogram
539system.l2bus.snoop_fanout::1 3 0.76% 100.00% # Request fanout histogram
540system.l2bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
541system.l2bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
542system.l2bus.snoop_fanout::min_value 0 # Request fanout histogram
543system.l2bus.snoop_fanout::max_value 1 # Request fanout histogram
544system.l2bus.snoop_fanout::total 397 # Request fanout histogram
545system.l2bus.reqLayer0.occupancy 468000 # Layer occupancy (ticks)
546system.l2bus.reqLayer0.utilization 0.8 # Layer utilization (%)
547system.l2bus.respLayer0.occupancy 777000 # Layer occupancy (ticks)
548system.l2bus.respLayer0.utilization 1.4 # Layer utilization (%)
549system.l2bus.respLayer1.occupancy 414000 # Layer occupancy (ticks)
550system.l2bus.respLayer1.utilization 0.7 # Layer utilization (%)
551system.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
552system.l2cache.tags.replacements 0 # number of replacements
553system.l2cache.tags.tagsinuse 201.052259 # Cycle average of tags in use
554system.l2cache.tags.total_refs 73 # Total number of references to valid blocks.
555system.l2cache.tags.sampled_refs 394 # Sample count of references to valid blocks.
556system.l2cache.tags.avg_refs 0.185279 # Average number of references to valid blocks.
557system.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
558system.l2cache.tags.occ_blocks::cpu.inst 118.133782 # Average occupied blocks per requestor
559system.l2cache.tags.occ_blocks::cpu.data 82.918477 # Average occupied blocks per requestor
560system.l2cache.tags.occ_percent::cpu.inst 0.028841 # Average percentage of cache occupancy
561system.l2cache.tags.occ_percent::cpu.data 0.020244 # Average percentage of cache occupancy
562system.l2cache.tags.occ_percent::total 0.049085 # Average percentage of cache occupancy
563system.l2cache.tags.occ_task_id_blocks::1024 394 # Occupied blocks per task id
564system.l2cache.tags.age_task_id_blocks_1024::0 62 # Occupied blocks per task id
565system.l2cache.tags.age_task_id_blocks_1024::1 332 # Occupied blocks per task id
566system.l2cache.tags.occ_task_id_percent::1024 0.096191 # Percentage of cache occupancy per task id
567system.l2cache.tags.tag_accesses 4130 # Number of tag accesses
568system.l2cache.tags.data_accesses 4130 # Number of data accesses
569system.l2cache.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
570system.l2cache.ReadSharedReq_hits::cpu.inst 2 # number of ReadSharedReq hits
571system.l2cache.ReadSharedReq_hits::cpu.data 1 # number of ReadSharedReq hits
572system.l2cache.ReadSharedReq_hits::total 3 # number of ReadSharedReq hits
573system.l2cache.demand_hits::cpu.inst 2 # number of demand (read+write) hits
574system.l2cache.demand_hits::cpu.data 1 # number of demand (read+write) hits
575system.l2cache.demand_hits::total 3 # number of demand (read+write) hits
576system.l2cache.overall_hits::cpu.inst 2 # number of overall hits
577system.l2cache.overall_hits::cpu.data 1 # number of overall hits
578system.l2cache.overall_hits::total 3 # number of overall hits
579system.l2cache.ReadExReq_misses::cpu.data 82 # number of ReadExReq misses
580system.l2cache.ReadExReq_misses::total 82 # number of ReadExReq misses
581system.l2cache.ReadSharedReq_misses::cpu.inst 257 # number of ReadSharedReq misses
582system.l2cache.ReadSharedReq_misses::cpu.data 55 # number of ReadSharedReq misses
583system.l2cache.ReadSharedReq_misses::total 312 # number of ReadSharedReq misses
584system.l2cache.demand_misses::cpu.inst 257 # number of demand (read+write) misses
585system.l2cache.demand_misses::cpu.data 137 # number of demand (read+write) misses
586system.l2cache.demand_misses::total 394 # number of demand (read+write) misses
587system.l2cache.overall_misses::cpu.inst 257 # number of overall misses
588system.l2cache.overall_misses::cpu.data 137 # number of overall misses
589system.l2cache.overall_misses::total 394 # number of overall misses
590system.l2cache.ReadExReq_miss_latency::cpu.data 8527000 # number of ReadExReq miss cycles
591system.l2cache.ReadExReq_miss_latency::total 8527000 # number of ReadExReq miss cycles
592system.l2cache.ReadSharedReq_miss_latency::cpu.inst 26487000 # number of ReadSharedReq miss cycles
593system.l2cache.ReadSharedReq_miss_latency::cpu.data 6273000 # number of ReadSharedReq miss cycles
594system.l2cache.ReadSharedReq_miss_latency::total 32760000 # number of ReadSharedReq miss cycles
595system.l2cache.demand_miss_latency::cpu.inst 26487000 # number of demand (read+write) miss cycles
596system.l2cache.demand_miss_latency::cpu.data 14800000 # number of demand (read+write) miss cycles
597system.l2cache.demand_miss_latency::total 41287000 # number of demand (read+write) miss cycles
598system.l2cache.overall_miss_latency::cpu.inst 26487000 # number of overall miss cycles
599system.l2cache.overall_miss_latency::cpu.data 14800000 # number of overall miss cycles
600system.l2cache.overall_miss_latency::total 41287000 # number of overall miss cycles
601system.l2cache.ReadExReq_accesses::cpu.data 82 # number of ReadExReq accesses(hits+misses)
602system.l2cache.ReadExReq_accesses::total 82 # number of ReadExReq accesses(hits+misses)
603system.l2cache.ReadSharedReq_accesses::cpu.inst 259 # number of ReadSharedReq accesses(hits+misses)
604system.l2cache.ReadSharedReq_accesses::cpu.data 56 # number of ReadSharedReq accesses(hits+misses)
605system.l2cache.ReadSharedReq_accesses::total 315 # number of ReadSharedReq accesses(hits+misses)
606system.l2cache.demand_accesses::cpu.inst 259 # number of demand (read+write) accesses
607system.l2cache.demand_accesses::cpu.data 138 # number of demand (read+write) accesses
608system.l2cache.demand_accesses::total 397 # number of demand (read+write) accesses
609system.l2cache.overall_accesses::cpu.inst 259 # number of overall (read+write) accesses
610system.l2cache.overall_accesses::cpu.data 138 # number of overall (read+write) accesses
611system.l2cache.overall_accesses::total 397 # number of overall (read+write) accesses
612system.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
613system.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
614system.l2cache.ReadSharedReq_miss_rate::cpu.inst 0.992278 # miss rate for ReadSharedReq accesses
615system.l2cache.ReadSharedReq_miss_rate::cpu.data 0.982143 # miss rate for ReadSharedReq accesses
616system.l2cache.ReadSharedReq_miss_rate::total 0.990476 # miss rate for ReadSharedReq accesses
617system.l2cache.demand_miss_rate::cpu.inst 0.992278 # miss rate for demand accesses
618system.l2cache.demand_miss_rate::cpu.data 0.992754 # miss rate for demand accesses
619system.l2cache.demand_miss_rate::total 0.992443 # miss rate for demand accesses
620system.l2cache.overall_miss_rate::cpu.inst 0.992278 # miss rate for overall accesses
621system.l2cache.overall_miss_rate::cpu.data 0.992754 # miss rate for overall accesses
622system.l2cache.overall_miss_rate::total 0.992443 # miss rate for overall accesses
623system.l2cache.ReadExReq_avg_miss_latency::cpu.data 103987.804878 # average ReadExReq miss latency
624system.l2cache.ReadExReq_avg_miss_latency::total 103987.804878 # average ReadExReq miss latency
625system.l2cache.ReadSharedReq_avg_miss_latency::cpu.inst 103062.256809 # average ReadSharedReq miss latency
626system.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 114054.545455 # average ReadSharedReq miss latency
627system.l2cache.ReadSharedReq_avg_miss_latency::total 105000 # average ReadSharedReq miss latency
628system.l2cache.demand_avg_miss_latency::cpu.inst 103062.256809 # average overall miss latency
629system.l2cache.demand_avg_miss_latency::cpu.data 108029.197080 # average overall miss latency
630system.l2cache.demand_avg_miss_latency::total 104789.340102 # average overall miss latency
631system.l2cache.overall_avg_miss_latency::cpu.inst 103062.256809 # average overall miss latency
632system.l2cache.overall_avg_miss_latency::cpu.data 108029.197080 # average overall miss latency
633system.l2cache.overall_avg_miss_latency::total 104789.340102 # average overall miss latency
634system.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
635system.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
636system.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
637system.l2cache.blocked::no_targets 0 # number of cycles access was blocked
638system.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
639system.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
640system.l2cache.ReadExReq_mshr_misses::cpu.data 82 # number of ReadExReq MSHR misses
641system.l2cache.ReadExReq_mshr_misses::total 82 # number of ReadExReq MSHR misses
642system.l2cache.ReadSharedReq_mshr_misses::cpu.inst 257 # number of ReadSharedReq MSHR misses
643system.l2cache.ReadSharedReq_mshr_misses::cpu.data 55 # number of ReadSharedReq MSHR misses
644system.l2cache.ReadSharedReq_mshr_misses::total 312 # number of ReadSharedReq MSHR misses
645system.l2cache.demand_mshr_misses::cpu.inst 257 # number of demand (read+write) MSHR misses
646system.l2cache.demand_mshr_misses::cpu.data 137 # number of demand (read+write) MSHR misses
647system.l2cache.demand_mshr_misses::total 394 # number of demand (read+write) MSHR misses
648system.l2cache.overall_mshr_misses::cpu.inst 257 # number of overall MSHR misses
649system.l2cache.overall_mshr_misses::cpu.data 137 # number of overall MSHR misses
650system.l2cache.overall_mshr_misses::total 394 # number of overall MSHR misses
651system.l2cache.ReadExReq_mshr_miss_latency::cpu.data 6887000 # number of ReadExReq MSHR miss cycles
652system.l2cache.ReadExReq_mshr_miss_latency::total 6887000 # number of ReadExReq MSHR miss cycles
653system.l2cache.ReadSharedReq_mshr_miss_latency::cpu.inst 21347000 # number of ReadSharedReq MSHR miss cycles
654system.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 5173000 # number of ReadSharedReq MSHR miss cycles
655system.l2cache.ReadSharedReq_mshr_miss_latency::total 26520000 # number of ReadSharedReq MSHR miss cycles
656system.l2cache.demand_mshr_miss_latency::cpu.inst 21347000 # number of demand (read+write) MSHR miss cycles
657system.l2cache.demand_mshr_miss_latency::cpu.data 12060000 # number of demand (read+write) MSHR miss cycles
658system.l2cache.demand_mshr_miss_latency::total 33407000 # number of demand (read+write) MSHR miss cycles
659system.l2cache.overall_mshr_miss_latency::cpu.inst 21347000 # number of overall MSHR miss cycles
660system.l2cache.overall_mshr_miss_latency::cpu.data 12060000 # number of overall MSHR miss cycles
661system.l2cache.overall_mshr_miss_latency::total 33407000 # number of overall MSHR miss cycles
662system.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
663system.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
664system.l2cache.ReadSharedReq_mshr_miss_rate::cpu.inst 0.992278 # mshr miss rate for ReadSharedReq accesses
665system.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.982143 # mshr miss rate for ReadSharedReq accesses
666system.l2cache.ReadSharedReq_mshr_miss_rate::total 0.990476 # mshr miss rate for ReadSharedReq accesses
667system.l2cache.demand_mshr_miss_rate::cpu.inst 0.992278 # mshr miss rate for demand accesses
668system.l2cache.demand_mshr_miss_rate::cpu.data 0.992754 # mshr miss rate for demand accesses
669system.l2cache.demand_mshr_miss_rate::total 0.992443 # mshr miss rate for demand accesses
670system.l2cache.overall_mshr_miss_rate::cpu.inst 0.992278 # mshr miss rate for overall accesses
671system.l2cache.overall_mshr_miss_rate::cpu.data 0.992754 # mshr miss rate for overall accesses
672system.l2cache.overall_mshr_miss_rate::total 0.992443 # mshr miss rate for overall accesses
673system.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 83987.804878 # average ReadExReq mshr miss latency
674system.l2cache.ReadExReq_avg_mshr_miss_latency::total 83987.804878 # average ReadExReq mshr miss latency
675system.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.inst 83062.256809 # average ReadSharedReq mshr miss latency
676system.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 94054.545455 # average ReadSharedReq mshr miss latency
677system.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 85000 # average ReadSharedReq mshr miss latency
678system.l2cache.demand_avg_mshr_miss_latency::cpu.inst 83062.256809 # average overall mshr miss latency
679system.l2cache.demand_avg_mshr_miss_latency::cpu.data 88029.197080 # average overall mshr miss latency
680system.l2cache.demand_avg_mshr_miss_latency::total 84789.340102 # average overall mshr miss latency
681system.l2cache.overall_avg_mshr_miss_latency::cpu.inst 83062.256809 # average overall mshr miss latency
682system.l2cache.overall_avg_mshr_miss_latency::cpu.data 88029.197080 # average overall mshr miss latency
683system.l2cache.overall_avg_mshr_miss_latency::total 84789.340102 # average overall mshr miss latency
684system.membus.snoop_filter.tot_requests 394 # Total number of requests made to the snoop filter.
685system.membus.snoop_filter.hit_single_requests 0 # Number of requests hitting in the snoop filter with a single holder of the requested data.
686system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
687system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
688system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
689system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
690system.membus.pwrStateResidencyTicks::UNDEFINED 56511000 # Cumulative time (in ticks) in various power states
691system.membus.trans_dist::ReadResp 312 # Transaction distribution
692system.membus.trans_dist::ReadExReq 82 # Transaction distribution
693system.membus.trans_dist::ReadExResp 82 # Transaction distribution
694system.membus.trans_dist::ReadSharedReq 312 # Transaction distribution
695system.membus.pkt_count_system.l2cache.mem_side::system.mem_ctrl.port 788 # Packet count per connected master and slave (bytes)
696system.membus.pkt_count::total 788 # Packet count per connected master and slave (bytes)
697system.membus.pkt_size_system.l2cache.mem_side::system.mem_ctrl.port 25216 # Cumulative packet size per connected master and slave (bytes)
698system.membus.pkt_size::total 25216 # Cumulative packet size per connected master and slave (bytes)
699system.membus.snoops 0 # Total snoops (count)
700system.membus.snoopTraffic 0 # Total snoop traffic (bytes)
701system.membus.snoop_fanout::samples 394 # Request fanout histogram
702system.membus.snoop_fanout::mean 0 # Request fanout histogram
703system.membus.snoop_fanout::stdev 0 # Request fanout histogram
704system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
705system.membus.snoop_fanout::0 394 100.00% 100.00% # Request fanout histogram
706system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
707system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
708system.membus.snoop_fanout::min_value 0 # Request fanout histogram
709system.membus.snoop_fanout::max_value 0 # Request fanout histogram
710system.membus.snoop_fanout::total 394 # Request fanout histogram
711system.membus.reqLayer0.occupancy 394000 # Layer occupancy (ticks)
712system.membus.reqLayer0.utilization 0.7 # Layer utilization (%)
713system.membus.respLayer0.occupancy 2102500 # Layer occupancy (ticks)
714system.membus.respLayer0.utilization 3.7 # Layer utilization (%)
715
716---------- End Simulation Statistics ----------