stats.txt (11515:c48c7cc5a522) stats.txt (11530:6e143fd2cabf)
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.000326 # Number of seconds simulated
4sim_ticks 325849000 # Number of ticks simulated
5final_tick 325849000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
1
2---------- Begin Simulation Statistics ----------
3sim_seconds 0.000326 # Number of seconds simulated
4sim_ticks 325849000 # Number of ticks simulated
5final_tick 325849000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq 1000000000000 # Frequency of simulated ticks
7host_inst_rate 204518 # Simulator instruction rate (inst/s)
8host_op_rate 236491 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 13350749795 # Simulator tick rate (ticks/s)
10host_mem_usage 689808 # Number of bytes of host memory used
7host_inst_rate 301831 # Simulator instruction rate (inst/s)
8host_op_rate 348968 # Simulator op (including micro ops) rate (op/s)
9host_tick_rate 19697741357 # Simulator tick rate (ticks/s)
10host_mem_usage 691496 # Number of bytes of host memory used
11host_seconds 0.02 # Real time elapsed on the host
12sim_insts 4988 # Number of instructions simulated
13sim_ops 5770 # Number of ops (including micro ops) simulated
14system.clk_domain.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1000 # Clock period in ticks
11host_seconds 0.02 # Real time elapsed on the host
12sim_insts 4988 # Number of instructions simulated
13sim_ops 5770 # Number of ops (including micro ops) simulated
14system.clk_domain.voltage_domain.voltage 1 # Voltage in Volts
15system.clk_domain.clock 1000 # Clock period in ticks
16system.mem_ctrl.pwrStateResidencyTicks::UNDEFINED 325849000 # Cumulative time (in ticks) in various power states
16system.mem_ctrl.bytes_read::cpu.inst 20108 # Number of bytes read from this memory
17system.mem_ctrl.bytes_read::cpu.data 4672 # Number of bytes read from this memory
18system.mem_ctrl.bytes_read::total 24780 # Number of bytes read from this memory
19system.mem_ctrl.bytes_inst_read::cpu.inst 20108 # Number of instructions bytes read from this memory
20system.mem_ctrl.bytes_inst_read::total 20108 # Number of instructions bytes read from this memory
21system.mem_ctrl.bytes_written::cpu.data 3696 # Number of bytes written to this memory
22system.mem_ctrl.bytes_written::total 3696 # Number of bytes written to this memory
23system.mem_ctrl.num_reads::cpu.inst 5027 # Number of read requests responded to by this memory
24system.mem_ctrl.num_reads::cpu.data 1061 # Number of read requests responded to by this memory
25system.mem_ctrl.num_reads::total 6088 # Number of read requests responded to by this memory
26system.mem_ctrl.num_writes::cpu.data 936 # Number of write requests responded to by this memory
27system.mem_ctrl.num_writes::total 936 # Number of write requests responded to by this memory
28system.mem_ctrl.bw_read::cpu.inst 61709565 # Total read bandwidth from this memory (bytes/s)
29system.mem_ctrl.bw_read::cpu.data 14337930 # Total read bandwidth from this memory (bytes/s)
30system.mem_ctrl.bw_read::total 76047494 # Total read bandwidth from this memory (bytes/s)
31system.mem_ctrl.bw_inst_read::cpu.inst 61709565 # Instruction read bandwidth from this memory (bytes/s)
32system.mem_ctrl.bw_inst_read::total 61709565 # Instruction read bandwidth from this memory (bytes/s)
33system.mem_ctrl.bw_write::cpu.data 11342677 # Write bandwidth from this memory (bytes/s)
34system.mem_ctrl.bw_write::total 11342677 # Write bandwidth from this memory (bytes/s)
35system.mem_ctrl.bw_total::cpu.inst 61709565 # Total bandwidth to/from this memory (bytes/s)
36system.mem_ctrl.bw_total::cpu.data 25680607 # Total bandwidth to/from this memory (bytes/s)
37system.mem_ctrl.bw_total::total 87390172 # Total bandwidth to/from this memory (bytes/s)
38system.mem_ctrl.readReqs 6089 # Number of read requests accepted
39system.mem_ctrl.writeReqs 936 # Number of write requests accepted
40system.mem_ctrl.readBursts 6089 # Number of DRAM read bursts, including those serviced by the write queue
41system.mem_ctrl.writeBursts 936 # Number of DRAM write bursts, including those merged in the write queue
42system.mem_ctrl.bytesReadDRAM 384000 # Total number of bytes read from DRAM
43system.mem_ctrl.bytesReadWrQ 5696 # Total number of bytes read from write queue
44system.mem_ctrl.bytesWritten 3072 # Total number of bytes written to DRAM
45system.mem_ctrl.bytesReadSys 24784 # Total read bytes from the system interface side
46system.mem_ctrl.bytesWrittenSys 3696 # Total written bytes from the system interface side
47system.mem_ctrl.servicedByWrQ 89 # Number of DRAM read bursts serviced by the write queue
48system.mem_ctrl.mergedWrBursts 856 # Number of DRAM write bursts merged with an existing one
49system.mem_ctrl.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
50system.mem_ctrl.perBankRdBursts::0 911 # Per bank write bursts
51system.mem_ctrl.perBankRdBursts::1 1454 # Per bank write bursts
52system.mem_ctrl.perBankRdBursts::2 724 # Per bank write bursts
53system.mem_ctrl.perBankRdBursts::3 364 # Per bank write bursts
54system.mem_ctrl.perBankRdBursts::4 505 # Per bank write bursts
55system.mem_ctrl.perBankRdBursts::5 303 # Per bank write bursts
56system.mem_ctrl.perBankRdBursts::6 487 # Per bank write bursts
57system.mem_ctrl.perBankRdBursts::7 206 # Per bank write bursts
58system.mem_ctrl.perBankRdBursts::8 42 # Per bank write bursts
59system.mem_ctrl.perBankRdBursts::9 155 # Per bank write bursts
60system.mem_ctrl.perBankRdBursts::10 194 # Per bank write bursts
61system.mem_ctrl.perBankRdBursts::11 431 # Per bank write bursts
62system.mem_ctrl.perBankRdBursts::12 108 # Per bank write bursts
63system.mem_ctrl.perBankRdBursts::13 36 # Per bank write bursts
64system.mem_ctrl.perBankRdBursts::14 0 # Per bank write bursts
65system.mem_ctrl.perBankRdBursts::15 80 # Per bank write bursts
66system.mem_ctrl.perBankWrBursts::0 0 # Per bank write bursts
67system.mem_ctrl.perBankWrBursts::1 0 # Per bank write bursts
68system.mem_ctrl.perBankWrBursts::2 0 # Per bank write bursts
69system.mem_ctrl.perBankWrBursts::3 0 # Per bank write bursts
70system.mem_ctrl.perBankWrBursts::4 0 # Per bank write bursts
71system.mem_ctrl.perBankWrBursts::5 0 # Per bank write bursts
72system.mem_ctrl.perBankWrBursts::6 0 # Per bank write bursts
73system.mem_ctrl.perBankWrBursts::7 0 # Per bank write bursts
74system.mem_ctrl.perBankWrBursts::8 0 # Per bank write bursts
75system.mem_ctrl.perBankWrBursts::9 0 # Per bank write bursts
76system.mem_ctrl.perBankWrBursts::10 13 # Per bank write bursts
77system.mem_ctrl.perBankWrBursts::11 30 # Per bank write bursts
78system.mem_ctrl.perBankWrBursts::12 5 # Per bank write bursts
79system.mem_ctrl.perBankWrBursts::13 0 # Per bank write bursts
80system.mem_ctrl.perBankWrBursts::14 0 # Per bank write bursts
81system.mem_ctrl.perBankWrBursts::15 0 # Per bank write bursts
82system.mem_ctrl.numRdRetry 0 # Number of times read queue was full causing retry
83system.mem_ctrl.numWrRetry 0 # Number of times write queue was full causing retry
84system.mem_ctrl.totGap 325773000 # Total gap between requests
85system.mem_ctrl.readPktSize::0 70 # Read request sizes (log2)
86system.mem_ctrl.readPktSize::1 1 # Read request sizes (log2)
87system.mem_ctrl.readPktSize::2 5858 # Read request sizes (log2)
88system.mem_ctrl.readPktSize::3 160 # Read request sizes (log2)
89system.mem_ctrl.readPktSize::4 0 # Read request sizes (log2)
90system.mem_ctrl.readPktSize::5 0 # Read request sizes (log2)
91system.mem_ctrl.readPktSize::6 0 # Read request sizes (log2)
92system.mem_ctrl.writePktSize::0 16 # Write request sizes (log2)
93system.mem_ctrl.writePktSize::1 0 # Write request sizes (log2)
94system.mem_ctrl.writePktSize::2 920 # Write request sizes (log2)
95system.mem_ctrl.writePktSize::3 0 # Write request sizes (log2)
96system.mem_ctrl.writePktSize::4 0 # Write request sizes (log2)
97system.mem_ctrl.writePktSize::5 0 # Write request sizes (log2)
98system.mem_ctrl.writePktSize::6 0 # Write request sizes (log2)
99system.mem_ctrl.rdQLenPdf::0 5991 # What read queue length does an incoming req see
100system.mem_ctrl.rdQLenPdf::1 9 # What read queue length does an incoming req see
101system.mem_ctrl.rdQLenPdf::2 0 # What read queue length does an incoming req see
102system.mem_ctrl.rdQLenPdf::3 0 # What read queue length does an incoming req see
103system.mem_ctrl.rdQLenPdf::4 0 # What read queue length does an incoming req see
104system.mem_ctrl.rdQLenPdf::5 0 # What read queue length does an incoming req see
105system.mem_ctrl.rdQLenPdf::6 0 # What read queue length does an incoming req see
106system.mem_ctrl.rdQLenPdf::7 0 # What read queue length does an incoming req see
107system.mem_ctrl.rdQLenPdf::8 0 # What read queue length does an incoming req see
108system.mem_ctrl.rdQLenPdf::9 0 # What read queue length does an incoming req see
109system.mem_ctrl.rdQLenPdf::10 0 # What read queue length does an incoming req see
110system.mem_ctrl.rdQLenPdf::11 0 # What read queue length does an incoming req see
111system.mem_ctrl.rdQLenPdf::12 0 # What read queue length does an incoming req see
112system.mem_ctrl.rdQLenPdf::13 0 # What read queue length does an incoming req see
113system.mem_ctrl.rdQLenPdf::14 0 # What read queue length does an incoming req see
114system.mem_ctrl.rdQLenPdf::15 0 # What read queue length does an incoming req see
115system.mem_ctrl.rdQLenPdf::16 0 # What read queue length does an incoming req see
116system.mem_ctrl.rdQLenPdf::17 0 # What read queue length does an incoming req see
117system.mem_ctrl.rdQLenPdf::18 0 # What read queue length does an incoming req see
118system.mem_ctrl.rdQLenPdf::19 0 # What read queue length does an incoming req see
119system.mem_ctrl.rdQLenPdf::20 0 # What read queue length does an incoming req see
120system.mem_ctrl.rdQLenPdf::21 0 # What read queue length does an incoming req see
121system.mem_ctrl.rdQLenPdf::22 0 # What read queue length does an incoming req see
122system.mem_ctrl.rdQLenPdf::23 0 # What read queue length does an incoming req see
123system.mem_ctrl.rdQLenPdf::24 0 # What read queue length does an incoming req see
124system.mem_ctrl.rdQLenPdf::25 0 # What read queue length does an incoming req see
125system.mem_ctrl.rdQLenPdf::26 0 # What read queue length does an incoming req see
126system.mem_ctrl.rdQLenPdf::27 0 # What read queue length does an incoming req see
127system.mem_ctrl.rdQLenPdf::28 0 # What read queue length does an incoming req see
128system.mem_ctrl.rdQLenPdf::29 0 # What read queue length does an incoming req see
129system.mem_ctrl.rdQLenPdf::30 0 # What read queue length does an incoming req see
130system.mem_ctrl.rdQLenPdf::31 0 # What read queue length does an incoming req see
131system.mem_ctrl.wrQLenPdf::0 1 # What write queue length does an incoming req see
132system.mem_ctrl.wrQLenPdf::1 1 # What write queue length does an incoming req see
133system.mem_ctrl.wrQLenPdf::2 1 # What write queue length does an incoming req see
134system.mem_ctrl.wrQLenPdf::3 1 # What write queue length does an incoming req see
135system.mem_ctrl.wrQLenPdf::4 1 # What write queue length does an incoming req see
136system.mem_ctrl.wrQLenPdf::5 1 # What write queue length does an incoming req see
137system.mem_ctrl.wrQLenPdf::6 1 # What write queue length does an incoming req see
138system.mem_ctrl.wrQLenPdf::7 1 # What write queue length does an incoming req see
139system.mem_ctrl.wrQLenPdf::8 1 # What write queue length does an incoming req see
140system.mem_ctrl.wrQLenPdf::9 1 # What write queue length does an incoming req see
141system.mem_ctrl.wrQLenPdf::10 1 # What write queue length does an incoming req see
142system.mem_ctrl.wrQLenPdf::11 1 # What write queue length does an incoming req see
143system.mem_ctrl.wrQLenPdf::12 1 # What write queue length does an incoming req see
144system.mem_ctrl.wrQLenPdf::13 1 # What write queue length does an incoming req see
145system.mem_ctrl.wrQLenPdf::14 1 # What write queue length does an incoming req see
146system.mem_ctrl.wrQLenPdf::15 1 # What write queue length does an incoming req see
147system.mem_ctrl.wrQLenPdf::16 1 # What write queue length does an incoming req see
148system.mem_ctrl.wrQLenPdf::17 4 # What write queue length does an incoming req see
149system.mem_ctrl.wrQLenPdf::18 4 # What write queue length does an incoming req see
150system.mem_ctrl.wrQLenPdf::19 4 # What write queue length does an incoming req see
151system.mem_ctrl.wrQLenPdf::20 4 # What write queue length does an incoming req see
152system.mem_ctrl.wrQLenPdf::21 4 # What write queue length does an incoming req see
153system.mem_ctrl.wrQLenPdf::22 4 # What write queue length does an incoming req see
154system.mem_ctrl.wrQLenPdf::23 4 # What write queue length does an incoming req see
155system.mem_ctrl.wrQLenPdf::24 4 # What write queue length does an incoming req see
156system.mem_ctrl.wrQLenPdf::25 4 # What write queue length does an incoming req see
157system.mem_ctrl.wrQLenPdf::26 4 # What write queue length does an incoming req see
158system.mem_ctrl.wrQLenPdf::27 4 # What write queue length does an incoming req see
159system.mem_ctrl.wrQLenPdf::28 4 # What write queue length does an incoming req see
160system.mem_ctrl.wrQLenPdf::29 4 # What write queue length does an incoming req see
161system.mem_ctrl.wrQLenPdf::30 4 # What write queue length does an incoming req see
162system.mem_ctrl.wrQLenPdf::31 4 # What write queue length does an incoming req see
163system.mem_ctrl.wrQLenPdf::32 3 # What write queue length does an incoming req see
164system.mem_ctrl.wrQLenPdf::33 0 # What write queue length does an incoming req see
165system.mem_ctrl.wrQLenPdf::34 0 # What write queue length does an incoming req see
166system.mem_ctrl.wrQLenPdf::35 0 # What write queue length does an incoming req see
167system.mem_ctrl.wrQLenPdf::36 0 # What write queue length does an incoming req see
168system.mem_ctrl.wrQLenPdf::37 0 # What write queue length does an incoming req see
169system.mem_ctrl.wrQLenPdf::38 0 # What write queue length does an incoming req see
170system.mem_ctrl.wrQLenPdf::39 0 # What write queue length does an incoming req see
171system.mem_ctrl.wrQLenPdf::40 0 # What write queue length does an incoming req see
172system.mem_ctrl.wrQLenPdf::41 0 # What write queue length does an incoming req see
173system.mem_ctrl.wrQLenPdf::42 0 # What write queue length does an incoming req see
174system.mem_ctrl.wrQLenPdf::43 0 # What write queue length does an incoming req see
175system.mem_ctrl.wrQLenPdf::44 0 # What write queue length does an incoming req see
176system.mem_ctrl.wrQLenPdf::45 0 # What write queue length does an incoming req see
177system.mem_ctrl.wrQLenPdf::46 0 # What write queue length does an incoming req see
178system.mem_ctrl.wrQLenPdf::47 0 # What write queue length does an incoming req see
179system.mem_ctrl.wrQLenPdf::48 0 # What write queue length does an incoming req see
180system.mem_ctrl.wrQLenPdf::49 0 # What write queue length does an incoming req see
181system.mem_ctrl.wrQLenPdf::50 0 # What write queue length does an incoming req see
182system.mem_ctrl.wrQLenPdf::51 0 # What write queue length does an incoming req see
183system.mem_ctrl.wrQLenPdf::52 0 # What write queue length does an incoming req see
184system.mem_ctrl.wrQLenPdf::53 0 # What write queue length does an incoming req see
185system.mem_ctrl.wrQLenPdf::54 0 # What write queue length does an incoming req see
186system.mem_ctrl.wrQLenPdf::55 0 # What write queue length does an incoming req see
187system.mem_ctrl.wrQLenPdf::56 0 # What write queue length does an incoming req see
188system.mem_ctrl.wrQLenPdf::57 0 # What write queue length does an incoming req see
189system.mem_ctrl.wrQLenPdf::58 0 # What write queue length does an incoming req see
190system.mem_ctrl.wrQLenPdf::59 0 # What write queue length does an incoming req see
191system.mem_ctrl.wrQLenPdf::60 0 # What write queue length does an incoming req see
192system.mem_ctrl.wrQLenPdf::61 0 # What write queue length does an incoming req see
193system.mem_ctrl.wrQLenPdf::62 0 # What write queue length does an incoming req see
194system.mem_ctrl.wrQLenPdf::63 0 # What write queue length does an incoming req see
195system.mem_ctrl.bytesPerActivate::samples 495 # Bytes accessed per row activation
196system.mem_ctrl.bytesPerActivate::mean 775.886869 # Bytes accessed per row activation
197system.mem_ctrl.bytesPerActivate::gmean 648.412049 # Bytes accessed per row activation
198system.mem_ctrl.bytesPerActivate::stdev 330.044561 # Bytes accessed per row activation
199system.mem_ctrl.bytesPerActivate::0-127 19 3.84% 3.84% # Bytes accessed per row activation
200system.mem_ctrl.bytesPerActivate::128-255 31 6.26% 10.10% # Bytes accessed per row activation
201system.mem_ctrl.bytesPerActivate::256-383 37 7.47% 17.58% # Bytes accessed per row activation
202system.mem_ctrl.bytesPerActivate::384-511 33 6.67% 24.24% # Bytes accessed per row activation
203system.mem_ctrl.bytesPerActivate::512-639 20 4.04% 28.28% # Bytes accessed per row activation
204system.mem_ctrl.bytesPerActivate::640-767 33 6.67% 34.95% # Bytes accessed per row activation
205system.mem_ctrl.bytesPerActivate::768-895 27 5.45% 40.40% # Bytes accessed per row activation
206system.mem_ctrl.bytesPerActivate::896-1023 25 5.05% 45.45% # Bytes accessed per row activation
207system.mem_ctrl.bytesPerActivate::1024-1151 270 54.55% 100.00% # Bytes accessed per row activation
208system.mem_ctrl.bytesPerActivate::total 495 # Bytes accessed per row activation
209system.mem_ctrl.rdPerTurnAround::samples 3 # Reads before turning the bus around for writes
210system.mem_ctrl.rdPerTurnAround::mean 1299.666667 # Reads before turning the bus around for writes
211system.mem_ctrl.rdPerTurnAround::gmean 1199.462709 # Reads before turning the bus around for writes
212system.mem_ctrl.rdPerTurnAround::stdev 577.403094 # Reads before turning the bus around for writes
213system.mem_ctrl.rdPerTurnAround::640-703 1 33.33% 33.33% # Reads before turning the bus around for writes
214system.mem_ctrl.rdPerTurnAround::1408-1471 1 33.33% 66.67% # Reads before turning the bus around for writes
215system.mem_ctrl.rdPerTurnAround::1792-1855 1 33.33% 100.00% # Reads before turning the bus around for writes
216system.mem_ctrl.rdPerTurnAround::total 3 # Reads before turning the bus around for writes
217system.mem_ctrl.wrPerTurnAround::samples 3 # Writes before turning the bus around for reads
218system.mem_ctrl.wrPerTurnAround::mean 16 # Writes before turning the bus around for reads
219system.mem_ctrl.wrPerTurnAround::gmean 16.000000 # Writes before turning the bus around for reads
220system.mem_ctrl.wrPerTurnAround::16 3 100.00% 100.00% # Writes before turning the bus around for reads
221system.mem_ctrl.wrPerTurnAround::total 3 # Writes before turning the bus around for reads
222system.mem_ctrl.totQLat 17801000 # Total ticks spent queuing
223system.mem_ctrl.totMemAccLat 130301000 # Total ticks spent from burst creation until serviced by the DRAM
224system.mem_ctrl.totBusLat 30000000 # Total ticks spent in databus transfers
225system.mem_ctrl.avgQLat 2966.83 # Average queueing delay per DRAM burst
226system.mem_ctrl.avgBusLat 5000.00 # Average bus latency per DRAM burst
227system.mem_ctrl.avgMemAccLat 21716.83 # Average memory access latency per DRAM burst
228system.mem_ctrl.avgRdBW 1178.46 # Average DRAM read bandwidth in MiByte/s
229system.mem_ctrl.avgWrBW 9.43 # Average achieved write bandwidth in MiByte/s
230system.mem_ctrl.avgRdBWSys 76.06 # Average system read bandwidth in MiByte/s
231system.mem_ctrl.avgWrBWSys 11.34 # Average system write bandwidth in MiByte/s
232system.mem_ctrl.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
233system.mem_ctrl.busUtil 9.28 # Data bus utilization in percentage
234system.mem_ctrl.busUtilRead 9.21 # Data bus utilization in percentage for reads
235system.mem_ctrl.busUtilWrite 0.07 # Data bus utilization in percentage for writes
236system.mem_ctrl.avgRdQLen 1.00 # Average read queue length when enqueuing
237system.mem_ctrl.avgWrQLen 24.64 # Average write queue length when enqueuing
238system.mem_ctrl.readRowHits 5504 # Number of row buffer hits during reads
239system.mem_ctrl.writeRowHits 44 # Number of row buffer hits during writes
240system.mem_ctrl.readRowHitRate 91.73 # Row buffer hit rate for reads
241system.mem_ctrl.writeRowHitRate 55.00 # Row buffer hit rate for writes
242system.mem_ctrl.avgGap 46373.38 # Average gap between requests
243system.mem_ctrl.pageHitRate 91.25 # Row buffer hit rate, read and write combined
244system.mem_ctrl_0.actEnergy 2782080 # Energy for activate commands per rank (pJ)
245system.mem_ctrl_0.preEnergy 1518000 # Energy for precharge commands per rank (pJ)
246system.mem_ctrl_0.readEnergy 37915800 # Energy for read commands per rank (pJ)
247system.mem_ctrl_0.writeEnergy 0 # Energy for write commands per rank (pJ)
248system.mem_ctrl_0.refreshEnergy 20850960 # Energy for refresh commands per rank (pJ)
249system.mem_ctrl_0.actBackEnergy 212134050 # Energy for active background per rank (pJ)
250system.mem_ctrl_0.preBackEnergy 5616000 # Energy for precharge background per rank (pJ)
251system.mem_ctrl_0.totalEnergy 280816890 # Total energy per rank (pJ)
252system.mem_ctrl_0.averagePower 878.932981 # Core power per rank (mW)
253system.mem_ctrl_0.memoryStateTime::IDLE 6234500 # Time in different power states
254system.mem_ctrl_0.memoryStateTime::REF 10660000 # Time in different power states
255system.mem_ctrl_0.memoryStateTime::PRE_PDN 0 # Time in different power states
256system.mem_ctrl_0.memoryStateTime::ACT 303655500 # Time in different power states
257system.mem_ctrl_0.memoryStateTime::ACT_PDN 0 # Time in different power states
258system.mem_ctrl_1.actEnergy 922320 # Energy for activate commands per rank (pJ)
259system.mem_ctrl_1.preEnergy 503250 # Energy for precharge commands per rank (pJ)
260system.mem_ctrl_1.readEnergy 7932600 # Energy for read commands per rank (pJ)
261system.mem_ctrl_1.writeEnergy 311040 # Energy for write commands per rank (pJ)
262system.mem_ctrl_1.refreshEnergy 20850960 # Energy for refresh commands per rank (pJ)
263system.mem_ctrl_1.actBackEnergy 182238975 # Energy for active background per rank (pJ)
264system.mem_ctrl_1.preBackEnergy 31839000 # Energy for precharge background per rank (pJ)
265system.mem_ctrl_1.totalEnergy 244598145 # Total energy per rank (pJ)
266system.mem_ctrl_1.averagePower 765.574385 # Core power per rank (mW)
267system.mem_ctrl_1.memoryStateTime::IDLE 52679500 # Time in different power states
268system.mem_ctrl_1.memoryStateTime::REF 10660000 # Time in different power states
269system.mem_ctrl_1.memoryStateTime::PRE_PDN 0 # Time in different power states
270system.mem_ctrl_1.memoryStateTime::ACT 256888500 # Time in different power states
271system.mem_ctrl_1.memoryStateTime::ACT_PDN 0 # Time in different power states
17system.mem_ctrl.bytes_read::cpu.inst 20108 # Number of bytes read from this memory
18system.mem_ctrl.bytes_read::cpu.data 4672 # Number of bytes read from this memory
19system.mem_ctrl.bytes_read::total 24780 # Number of bytes read from this memory
20system.mem_ctrl.bytes_inst_read::cpu.inst 20108 # Number of instructions bytes read from this memory
21system.mem_ctrl.bytes_inst_read::total 20108 # Number of instructions bytes read from this memory
22system.mem_ctrl.bytes_written::cpu.data 3696 # Number of bytes written to this memory
23system.mem_ctrl.bytes_written::total 3696 # Number of bytes written to this memory
24system.mem_ctrl.num_reads::cpu.inst 5027 # Number of read requests responded to by this memory
25system.mem_ctrl.num_reads::cpu.data 1061 # Number of read requests responded to by this memory
26system.mem_ctrl.num_reads::total 6088 # Number of read requests responded to by this memory
27system.mem_ctrl.num_writes::cpu.data 936 # Number of write requests responded to by this memory
28system.mem_ctrl.num_writes::total 936 # Number of write requests responded to by this memory
29system.mem_ctrl.bw_read::cpu.inst 61709565 # Total read bandwidth from this memory (bytes/s)
30system.mem_ctrl.bw_read::cpu.data 14337930 # Total read bandwidth from this memory (bytes/s)
31system.mem_ctrl.bw_read::total 76047494 # Total read bandwidth from this memory (bytes/s)
32system.mem_ctrl.bw_inst_read::cpu.inst 61709565 # Instruction read bandwidth from this memory (bytes/s)
33system.mem_ctrl.bw_inst_read::total 61709565 # Instruction read bandwidth from this memory (bytes/s)
34system.mem_ctrl.bw_write::cpu.data 11342677 # Write bandwidth from this memory (bytes/s)
35system.mem_ctrl.bw_write::total 11342677 # Write bandwidth from this memory (bytes/s)
36system.mem_ctrl.bw_total::cpu.inst 61709565 # Total bandwidth to/from this memory (bytes/s)
37system.mem_ctrl.bw_total::cpu.data 25680607 # Total bandwidth to/from this memory (bytes/s)
38system.mem_ctrl.bw_total::total 87390172 # Total bandwidth to/from this memory (bytes/s)
39system.mem_ctrl.readReqs 6089 # Number of read requests accepted
40system.mem_ctrl.writeReqs 936 # Number of write requests accepted
41system.mem_ctrl.readBursts 6089 # Number of DRAM read bursts, including those serviced by the write queue
42system.mem_ctrl.writeBursts 936 # Number of DRAM write bursts, including those merged in the write queue
43system.mem_ctrl.bytesReadDRAM 384000 # Total number of bytes read from DRAM
44system.mem_ctrl.bytesReadWrQ 5696 # Total number of bytes read from write queue
45system.mem_ctrl.bytesWritten 3072 # Total number of bytes written to DRAM
46system.mem_ctrl.bytesReadSys 24784 # Total read bytes from the system interface side
47system.mem_ctrl.bytesWrittenSys 3696 # Total written bytes from the system interface side
48system.mem_ctrl.servicedByWrQ 89 # Number of DRAM read bursts serviced by the write queue
49system.mem_ctrl.mergedWrBursts 856 # Number of DRAM write bursts merged with an existing one
50system.mem_ctrl.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
51system.mem_ctrl.perBankRdBursts::0 911 # Per bank write bursts
52system.mem_ctrl.perBankRdBursts::1 1454 # Per bank write bursts
53system.mem_ctrl.perBankRdBursts::2 724 # Per bank write bursts
54system.mem_ctrl.perBankRdBursts::3 364 # Per bank write bursts
55system.mem_ctrl.perBankRdBursts::4 505 # Per bank write bursts
56system.mem_ctrl.perBankRdBursts::5 303 # Per bank write bursts
57system.mem_ctrl.perBankRdBursts::6 487 # Per bank write bursts
58system.mem_ctrl.perBankRdBursts::7 206 # Per bank write bursts
59system.mem_ctrl.perBankRdBursts::8 42 # Per bank write bursts
60system.mem_ctrl.perBankRdBursts::9 155 # Per bank write bursts
61system.mem_ctrl.perBankRdBursts::10 194 # Per bank write bursts
62system.mem_ctrl.perBankRdBursts::11 431 # Per bank write bursts
63system.mem_ctrl.perBankRdBursts::12 108 # Per bank write bursts
64system.mem_ctrl.perBankRdBursts::13 36 # Per bank write bursts
65system.mem_ctrl.perBankRdBursts::14 0 # Per bank write bursts
66system.mem_ctrl.perBankRdBursts::15 80 # Per bank write bursts
67system.mem_ctrl.perBankWrBursts::0 0 # Per bank write bursts
68system.mem_ctrl.perBankWrBursts::1 0 # Per bank write bursts
69system.mem_ctrl.perBankWrBursts::2 0 # Per bank write bursts
70system.mem_ctrl.perBankWrBursts::3 0 # Per bank write bursts
71system.mem_ctrl.perBankWrBursts::4 0 # Per bank write bursts
72system.mem_ctrl.perBankWrBursts::5 0 # Per bank write bursts
73system.mem_ctrl.perBankWrBursts::6 0 # Per bank write bursts
74system.mem_ctrl.perBankWrBursts::7 0 # Per bank write bursts
75system.mem_ctrl.perBankWrBursts::8 0 # Per bank write bursts
76system.mem_ctrl.perBankWrBursts::9 0 # Per bank write bursts
77system.mem_ctrl.perBankWrBursts::10 13 # Per bank write bursts
78system.mem_ctrl.perBankWrBursts::11 30 # Per bank write bursts
79system.mem_ctrl.perBankWrBursts::12 5 # Per bank write bursts
80system.mem_ctrl.perBankWrBursts::13 0 # Per bank write bursts
81system.mem_ctrl.perBankWrBursts::14 0 # Per bank write bursts
82system.mem_ctrl.perBankWrBursts::15 0 # Per bank write bursts
83system.mem_ctrl.numRdRetry 0 # Number of times read queue was full causing retry
84system.mem_ctrl.numWrRetry 0 # Number of times write queue was full causing retry
85system.mem_ctrl.totGap 325773000 # Total gap between requests
86system.mem_ctrl.readPktSize::0 70 # Read request sizes (log2)
87system.mem_ctrl.readPktSize::1 1 # Read request sizes (log2)
88system.mem_ctrl.readPktSize::2 5858 # Read request sizes (log2)
89system.mem_ctrl.readPktSize::3 160 # Read request sizes (log2)
90system.mem_ctrl.readPktSize::4 0 # Read request sizes (log2)
91system.mem_ctrl.readPktSize::5 0 # Read request sizes (log2)
92system.mem_ctrl.readPktSize::6 0 # Read request sizes (log2)
93system.mem_ctrl.writePktSize::0 16 # Write request sizes (log2)
94system.mem_ctrl.writePktSize::1 0 # Write request sizes (log2)
95system.mem_ctrl.writePktSize::2 920 # Write request sizes (log2)
96system.mem_ctrl.writePktSize::3 0 # Write request sizes (log2)
97system.mem_ctrl.writePktSize::4 0 # Write request sizes (log2)
98system.mem_ctrl.writePktSize::5 0 # Write request sizes (log2)
99system.mem_ctrl.writePktSize::6 0 # Write request sizes (log2)
100system.mem_ctrl.rdQLenPdf::0 5991 # What read queue length does an incoming req see
101system.mem_ctrl.rdQLenPdf::1 9 # What read queue length does an incoming req see
102system.mem_ctrl.rdQLenPdf::2 0 # What read queue length does an incoming req see
103system.mem_ctrl.rdQLenPdf::3 0 # What read queue length does an incoming req see
104system.mem_ctrl.rdQLenPdf::4 0 # What read queue length does an incoming req see
105system.mem_ctrl.rdQLenPdf::5 0 # What read queue length does an incoming req see
106system.mem_ctrl.rdQLenPdf::6 0 # What read queue length does an incoming req see
107system.mem_ctrl.rdQLenPdf::7 0 # What read queue length does an incoming req see
108system.mem_ctrl.rdQLenPdf::8 0 # What read queue length does an incoming req see
109system.mem_ctrl.rdQLenPdf::9 0 # What read queue length does an incoming req see
110system.mem_ctrl.rdQLenPdf::10 0 # What read queue length does an incoming req see
111system.mem_ctrl.rdQLenPdf::11 0 # What read queue length does an incoming req see
112system.mem_ctrl.rdQLenPdf::12 0 # What read queue length does an incoming req see
113system.mem_ctrl.rdQLenPdf::13 0 # What read queue length does an incoming req see
114system.mem_ctrl.rdQLenPdf::14 0 # What read queue length does an incoming req see
115system.mem_ctrl.rdQLenPdf::15 0 # What read queue length does an incoming req see
116system.mem_ctrl.rdQLenPdf::16 0 # What read queue length does an incoming req see
117system.mem_ctrl.rdQLenPdf::17 0 # What read queue length does an incoming req see
118system.mem_ctrl.rdQLenPdf::18 0 # What read queue length does an incoming req see
119system.mem_ctrl.rdQLenPdf::19 0 # What read queue length does an incoming req see
120system.mem_ctrl.rdQLenPdf::20 0 # What read queue length does an incoming req see
121system.mem_ctrl.rdQLenPdf::21 0 # What read queue length does an incoming req see
122system.mem_ctrl.rdQLenPdf::22 0 # What read queue length does an incoming req see
123system.mem_ctrl.rdQLenPdf::23 0 # What read queue length does an incoming req see
124system.mem_ctrl.rdQLenPdf::24 0 # What read queue length does an incoming req see
125system.mem_ctrl.rdQLenPdf::25 0 # What read queue length does an incoming req see
126system.mem_ctrl.rdQLenPdf::26 0 # What read queue length does an incoming req see
127system.mem_ctrl.rdQLenPdf::27 0 # What read queue length does an incoming req see
128system.mem_ctrl.rdQLenPdf::28 0 # What read queue length does an incoming req see
129system.mem_ctrl.rdQLenPdf::29 0 # What read queue length does an incoming req see
130system.mem_ctrl.rdQLenPdf::30 0 # What read queue length does an incoming req see
131system.mem_ctrl.rdQLenPdf::31 0 # What read queue length does an incoming req see
132system.mem_ctrl.wrQLenPdf::0 1 # What write queue length does an incoming req see
133system.mem_ctrl.wrQLenPdf::1 1 # What write queue length does an incoming req see
134system.mem_ctrl.wrQLenPdf::2 1 # What write queue length does an incoming req see
135system.mem_ctrl.wrQLenPdf::3 1 # What write queue length does an incoming req see
136system.mem_ctrl.wrQLenPdf::4 1 # What write queue length does an incoming req see
137system.mem_ctrl.wrQLenPdf::5 1 # What write queue length does an incoming req see
138system.mem_ctrl.wrQLenPdf::6 1 # What write queue length does an incoming req see
139system.mem_ctrl.wrQLenPdf::7 1 # What write queue length does an incoming req see
140system.mem_ctrl.wrQLenPdf::8 1 # What write queue length does an incoming req see
141system.mem_ctrl.wrQLenPdf::9 1 # What write queue length does an incoming req see
142system.mem_ctrl.wrQLenPdf::10 1 # What write queue length does an incoming req see
143system.mem_ctrl.wrQLenPdf::11 1 # What write queue length does an incoming req see
144system.mem_ctrl.wrQLenPdf::12 1 # What write queue length does an incoming req see
145system.mem_ctrl.wrQLenPdf::13 1 # What write queue length does an incoming req see
146system.mem_ctrl.wrQLenPdf::14 1 # What write queue length does an incoming req see
147system.mem_ctrl.wrQLenPdf::15 1 # What write queue length does an incoming req see
148system.mem_ctrl.wrQLenPdf::16 1 # What write queue length does an incoming req see
149system.mem_ctrl.wrQLenPdf::17 4 # What write queue length does an incoming req see
150system.mem_ctrl.wrQLenPdf::18 4 # What write queue length does an incoming req see
151system.mem_ctrl.wrQLenPdf::19 4 # What write queue length does an incoming req see
152system.mem_ctrl.wrQLenPdf::20 4 # What write queue length does an incoming req see
153system.mem_ctrl.wrQLenPdf::21 4 # What write queue length does an incoming req see
154system.mem_ctrl.wrQLenPdf::22 4 # What write queue length does an incoming req see
155system.mem_ctrl.wrQLenPdf::23 4 # What write queue length does an incoming req see
156system.mem_ctrl.wrQLenPdf::24 4 # What write queue length does an incoming req see
157system.mem_ctrl.wrQLenPdf::25 4 # What write queue length does an incoming req see
158system.mem_ctrl.wrQLenPdf::26 4 # What write queue length does an incoming req see
159system.mem_ctrl.wrQLenPdf::27 4 # What write queue length does an incoming req see
160system.mem_ctrl.wrQLenPdf::28 4 # What write queue length does an incoming req see
161system.mem_ctrl.wrQLenPdf::29 4 # What write queue length does an incoming req see
162system.mem_ctrl.wrQLenPdf::30 4 # What write queue length does an incoming req see
163system.mem_ctrl.wrQLenPdf::31 4 # What write queue length does an incoming req see
164system.mem_ctrl.wrQLenPdf::32 3 # What write queue length does an incoming req see
165system.mem_ctrl.wrQLenPdf::33 0 # What write queue length does an incoming req see
166system.mem_ctrl.wrQLenPdf::34 0 # What write queue length does an incoming req see
167system.mem_ctrl.wrQLenPdf::35 0 # What write queue length does an incoming req see
168system.mem_ctrl.wrQLenPdf::36 0 # What write queue length does an incoming req see
169system.mem_ctrl.wrQLenPdf::37 0 # What write queue length does an incoming req see
170system.mem_ctrl.wrQLenPdf::38 0 # What write queue length does an incoming req see
171system.mem_ctrl.wrQLenPdf::39 0 # What write queue length does an incoming req see
172system.mem_ctrl.wrQLenPdf::40 0 # What write queue length does an incoming req see
173system.mem_ctrl.wrQLenPdf::41 0 # What write queue length does an incoming req see
174system.mem_ctrl.wrQLenPdf::42 0 # What write queue length does an incoming req see
175system.mem_ctrl.wrQLenPdf::43 0 # What write queue length does an incoming req see
176system.mem_ctrl.wrQLenPdf::44 0 # What write queue length does an incoming req see
177system.mem_ctrl.wrQLenPdf::45 0 # What write queue length does an incoming req see
178system.mem_ctrl.wrQLenPdf::46 0 # What write queue length does an incoming req see
179system.mem_ctrl.wrQLenPdf::47 0 # What write queue length does an incoming req see
180system.mem_ctrl.wrQLenPdf::48 0 # What write queue length does an incoming req see
181system.mem_ctrl.wrQLenPdf::49 0 # What write queue length does an incoming req see
182system.mem_ctrl.wrQLenPdf::50 0 # What write queue length does an incoming req see
183system.mem_ctrl.wrQLenPdf::51 0 # What write queue length does an incoming req see
184system.mem_ctrl.wrQLenPdf::52 0 # What write queue length does an incoming req see
185system.mem_ctrl.wrQLenPdf::53 0 # What write queue length does an incoming req see
186system.mem_ctrl.wrQLenPdf::54 0 # What write queue length does an incoming req see
187system.mem_ctrl.wrQLenPdf::55 0 # What write queue length does an incoming req see
188system.mem_ctrl.wrQLenPdf::56 0 # What write queue length does an incoming req see
189system.mem_ctrl.wrQLenPdf::57 0 # What write queue length does an incoming req see
190system.mem_ctrl.wrQLenPdf::58 0 # What write queue length does an incoming req see
191system.mem_ctrl.wrQLenPdf::59 0 # What write queue length does an incoming req see
192system.mem_ctrl.wrQLenPdf::60 0 # What write queue length does an incoming req see
193system.mem_ctrl.wrQLenPdf::61 0 # What write queue length does an incoming req see
194system.mem_ctrl.wrQLenPdf::62 0 # What write queue length does an incoming req see
195system.mem_ctrl.wrQLenPdf::63 0 # What write queue length does an incoming req see
196system.mem_ctrl.bytesPerActivate::samples 495 # Bytes accessed per row activation
197system.mem_ctrl.bytesPerActivate::mean 775.886869 # Bytes accessed per row activation
198system.mem_ctrl.bytesPerActivate::gmean 648.412049 # Bytes accessed per row activation
199system.mem_ctrl.bytesPerActivate::stdev 330.044561 # Bytes accessed per row activation
200system.mem_ctrl.bytesPerActivate::0-127 19 3.84% 3.84% # Bytes accessed per row activation
201system.mem_ctrl.bytesPerActivate::128-255 31 6.26% 10.10% # Bytes accessed per row activation
202system.mem_ctrl.bytesPerActivate::256-383 37 7.47% 17.58% # Bytes accessed per row activation
203system.mem_ctrl.bytesPerActivate::384-511 33 6.67% 24.24% # Bytes accessed per row activation
204system.mem_ctrl.bytesPerActivate::512-639 20 4.04% 28.28% # Bytes accessed per row activation
205system.mem_ctrl.bytesPerActivate::640-767 33 6.67% 34.95% # Bytes accessed per row activation
206system.mem_ctrl.bytesPerActivate::768-895 27 5.45% 40.40% # Bytes accessed per row activation
207system.mem_ctrl.bytesPerActivate::896-1023 25 5.05% 45.45% # Bytes accessed per row activation
208system.mem_ctrl.bytesPerActivate::1024-1151 270 54.55% 100.00% # Bytes accessed per row activation
209system.mem_ctrl.bytesPerActivate::total 495 # Bytes accessed per row activation
210system.mem_ctrl.rdPerTurnAround::samples 3 # Reads before turning the bus around for writes
211system.mem_ctrl.rdPerTurnAround::mean 1299.666667 # Reads before turning the bus around for writes
212system.mem_ctrl.rdPerTurnAround::gmean 1199.462709 # Reads before turning the bus around for writes
213system.mem_ctrl.rdPerTurnAround::stdev 577.403094 # Reads before turning the bus around for writes
214system.mem_ctrl.rdPerTurnAround::640-703 1 33.33% 33.33% # Reads before turning the bus around for writes
215system.mem_ctrl.rdPerTurnAround::1408-1471 1 33.33% 66.67% # Reads before turning the bus around for writes
216system.mem_ctrl.rdPerTurnAround::1792-1855 1 33.33% 100.00% # Reads before turning the bus around for writes
217system.mem_ctrl.rdPerTurnAround::total 3 # Reads before turning the bus around for writes
218system.mem_ctrl.wrPerTurnAround::samples 3 # Writes before turning the bus around for reads
219system.mem_ctrl.wrPerTurnAround::mean 16 # Writes before turning the bus around for reads
220system.mem_ctrl.wrPerTurnAround::gmean 16.000000 # Writes before turning the bus around for reads
221system.mem_ctrl.wrPerTurnAround::16 3 100.00% 100.00% # Writes before turning the bus around for reads
222system.mem_ctrl.wrPerTurnAround::total 3 # Writes before turning the bus around for reads
223system.mem_ctrl.totQLat 17801000 # Total ticks spent queuing
224system.mem_ctrl.totMemAccLat 130301000 # Total ticks spent from burst creation until serviced by the DRAM
225system.mem_ctrl.totBusLat 30000000 # Total ticks spent in databus transfers
226system.mem_ctrl.avgQLat 2966.83 # Average queueing delay per DRAM burst
227system.mem_ctrl.avgBusLat 5000.00 # Average bus latency per DRAM burst
228system.mem_ctrl.avgMemAccLat 21716.83 # Average memory access latency per DRAM burst
229system.mem_ctrl.avgRdBW 1178.46 # Average DRAM read bandwidth in MiByte/s
230system.mem_ctrl.avgWrBW 9.43 # Average achieved write bandwidth in MiByte/s
231system.mem_ctrl.avgRdBWSys 76.06 # Average system read bandwidth in MiByte/s
232system.mem_ctrl.avgWrBWSys 11.34 # Average system write bandwidth in MiByte/s
233system.mem_ctrl.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
234system.mem_ctrl.busUtil 9.28 # Data bus utilization in percentage
235system.mem_ctrl.busUtilRead 9.21 # Data bus utilization in percentage for reads
236system.mem_ctrl.busUtilWrite 0.07 # Data bus utilization in percentage for writes
237system.mem_ctrl.avgRdQLen 1.00 # Average read queue length when enqueuing
238system.mem_ctrl.avgWrQLen 24.64 # Average write queue length when enqueuing
239system.mem_ctrl.readRowHits 5504 # Number of row buffer hits during reads
240system.mem_ctrl.writeRowHits 44 # Number of row buffer hits during writes
241system.mem_ctrl.readRowHitRate 91.73 # Row buffer hit rate for reads
242system.mem_ctrl.writeRowHitRate 55.00 # Row buffer hit rate for writes
243system.mem_ctrl.avgGap 46373.38 # Average gap between requests
244system.mem_ctrl.pageHitRate 91.25 # Row buffer hit rate, read and write combined
245system.mem_ctrl_0.actEnergy 2782080 # Energy for activate commands per rank (pJ)
246system.mem_ctrl_0.preEnergy 1518000 # Energy for precharge commands per rank (pJ)
247system.mem_ctrl_0.readEnergy 37915800 # Energy for read commands per rank (pJ)
248system.mem_ctrl_0.writeEnergy 0 # Energy for write commands per rank (pJ)
249system.mem_ctrl_0.refreshEnergy 20850960 # Energy for refresh commands per rank (pJ)
250system.mem_ctrl_0.actBackEnergy 212134050 # Energy for active background per rank (pJ)
251system.mem_ctrl_0.preBackEnergy 5616000 # Energy for precharge background per rank (pJ)
252system.mem_ctrl_0.totalEnergy 280816890 # Total energy per rank (pJ)
253system.mem_ctrl_0.averagePower 878.932981 # Core power per rank (mW)
254system.mem_ctrl_0.memoryStateTime::IDLE 6234500 # Time in different power states
255system.mem_ctrl_0.memoryStateTime::REF 10660000 # Time in different power states
256system.mem_ctrl_0.memoryStateTime::PRE_PDN 0 # Time in different power states
257system.mem_ctrl_0.memoryStateTime::ACT 303655500 # Time in different power states
258system.mem_ctrl_0.memoryStateTime::ACT_PDN 0 # Time in different power states
259system.mem_ctrl_1.actEnergy 922320 # Energy for activate commands per rank (pJ)
260system.mem_ctrl_1.preEnergy 503250 # Energy for precharge commands per rank (pJ)
261system.mem_ctrl_1.readEnergy 7932600 # Energy for read commands per rank (pJ)
262system.mem_ctrl_1.writeEnergy 311040 # Energy for write commands per rank (pJ)
263system.mem_ctrl_1.refreshEnergy 20850960 # Energy for refresh commands per rank (pJ)
264system.mem_ctrl_1.actBackEnergy 182238975 # Energy for active background per rank (pJ)
265system.mem_ctrl_1.preBackEnergy 31839000 # Energy for precharge background per rank (pJ)
266system.mem_ctrl_1.totalEnergy 244598145 # Total energy per rank (pJ)
267system.mem_ctrl_1.averagePower 765.574385 # Core power per rank (mW)
268system.mem_ctrl_1.memoryStateTime::IDLE 52679500 # Time in different power states
269system.mem_ctrl_1.memoryStateTime::REF 10660000 # Time in different power states
270system.mem_ctrl_1.memoryStateTime::PRE_PDN 0 # Time in different power states
271system.mem_ctrl_1.memoryStateTime::ACT 256888500 # Time in different power states
272system.mem_ctrl_1.memoryStateTime::ACT_PDN 0 # Time in different power states
273system.pwrStateResidencyTicks::UNDEFINED 325849000 # Cumulative time (in ticks) in various power states
274system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 325849000 # Cumulative time (in ticks) in various power states
272system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
273system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
274system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
275system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
276system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
277system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
278system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
279system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
280system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
281system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
282system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
283system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
284system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
285system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
286system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
287system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
288system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
289system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
290system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
291system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
292system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
293system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
294system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
295system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
296system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
297system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
298system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
299system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
300system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
275system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
276system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
277system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
278system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
279system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
280system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
281system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
282system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
283system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
284system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
285system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
286system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
287system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
288system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
289system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
290system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
291system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
292system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
293system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
294system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
295system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
296system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
297system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
298system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
299system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
300system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
301system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
302system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
303system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
304system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 325849000 # Cumulative time (in ticks) in various power states
301system.cpu.dtb.walker.walks 0 # Table walker walks requested
302system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
303system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
304system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
305system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
306system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
307system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
308system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
309system.cpu.dtb.inst_hits 0 # ITB inst hits
310system.cpu.dtb.inst_misses 0 # ITB inst misses
311system.cpu.dtb.read_hits 0 # DTB read hits
312system.cpu.dtb.read_misses 0 # DTB read misses
313system.cpu.dtb.write_hits 0 # DTB write hits
314system.cpu.dtb.write_misses 0 # DTB write misses
315system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
316system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
317system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
318system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
319system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
320system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
321system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
322system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
323system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
324system.cpu.dtb.read_accesses 0 # DTB read accesses
325system.cpu.dtb.write_accesses 0 # DTB write accesses
326system.cpu.dtb.inst_accesses 0 # ITB inst accesses
327system.cpu.dtb.hits 0 # DTB hits
328system.cpu.dtb.misses 0 # DTB misses
329system.cpu.dtb.accesses 0 # DTB accesses
305system.cpu.dtb.walker.walks 0 # Table walker walks requested
306system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
307system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
308system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
309system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
310system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
311system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
312system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
313system.cpu.dtb.inst_hits 0 # ITB inst hits
314system.cpu.dtb.inst_misses 0 # ITB inst misses
315system.cpu.dtb.read_hits 0 # DTB read hits
316system.cpu.dtb.read_misses 0 # DTB read misses
317system.cpu.dtb.write_hits 0 # DTB write hits
318system.cpu.dtb.write_misses 0 # DTB write misses
319system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
320system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
321system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
322system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
323system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
324system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
325system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
326system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
327system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
328system.cpu.dtb.read_accesses 0 # DTB read accesses
329system.cpu.dtb.write_accesses 0 # DTB write accesses
330system.cpu.dtb.inst_accesses 0 # ITB inst accesses
331system.cpu.dtb.hits 0 # DTB hits
332system.cpu.dtb.misses 0 # DTB misses
333system.cpu.dtb.accesses 0 # DTB accesses
334system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 325849000 # Cumulative time (in ticks) in various power states
330system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
331system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
332system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
333system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
334system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
335system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
336system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
337system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
338system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
339system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
340system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
341system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
342system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
343system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
344system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
345system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
346system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
347system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
348system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
349system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
350system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
351system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
352system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
353system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
354system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
355system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
356system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
357system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
358system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
335system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
336system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
337system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
338system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
339system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
340system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
341system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
342system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
343system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
344system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
345system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
346system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
347system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
348system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
349system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
350system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
351system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
352system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
353system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
354system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
355system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
356system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
357system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
358system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
359system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
360system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
361system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
362system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
363system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
364system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 325849000 # Cumulative time (in ticks) in various power states
359system.cpu.itb.walker.walks 0 # Table walker walks requested
360system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
361system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
362system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
363system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
364system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
365system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
366system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
367system.cpu.itb.inst_hits 0 # ITB inst hits
368system.cpu.itb.inst_misses 0 # ITB inst misses
369system.cpu.itb.read_hits 0 # DTB read hits
370system.cpu.itb.read_misses 0 # DTB read misses
371system.cpu.itb.write_hits 0 # DTB write hits
372system.cpu.itb.write_misses 0 # DTB write misses
373system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
374system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
375system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
376system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
377system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
378system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
379system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
380system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
381system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
382system.cpu.itb.read_accesses 0 # DTB read accesses
383system.cpu.itb.write_accesses 0 # DTB write accesses
384system.cpu.itb.inst_accesses 0 # ITB inst accesses
385system.cpu.itb.hits 0 # DTB hits
386system.cpu.itb.misses 0 # DTB misses
387system.cpu.itb.accesses 0 # DTB accesses
388system.cpu.workload.num_syscalls 13 # Number of system calls
365system.cpu.itb.walker.walks 0 # Table walker walks requested
366system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
367system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
368system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
369system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
370system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
371system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
372system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
373system.cpu.itb.inst_hits 0 # ITB inst hits
374system.cpu.itb.inst_misses 0 # ITB inst misses
375system.cpu.itb.read_hits 0 # DTB read hits
376system.cpu.itb.read_misses 0 # DTB read misses
377system.cpu.itb.write_hits 0 # DTB write hits
378system.cpu.itb.write_misses 0 # DTB write misses
379system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
380system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
381system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
382system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
383system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
384system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
385system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
386system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
387system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
388system.cpu.itb.read_accesses 0 # DTB read accesses
389system.cpu.itb.write_accesses 0 # DTB write accesses
390system.cpu.itb.inst_accesses 0 # ITB inst accesses
391system.cpu.itb.hits 0 # DTB hits
392system.cpu.itb.misses 0 # DTB misses
393system.cpu.itb.accesses 0 # DTB accesses
394system.cpu.workload.num_syscalls 13 # Number of system calls
395system.cpu.pwrStateResidencyTicks::ON 325849000 # Cumulative time (in ticks) in various power states
389system.cpu.numCycles 325849 # number of cpu cycles simulated
390system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
391system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
392system.cpu.committedInsts 4988 # Number of instructions committed
393system.cpu.committedOps 5770 # Number of ops (including micro ops) committed
394system.cpu.num_int_alu_accesses 4977 # Number of integer alu accesses
395system.cpu.num_fp_alu_accesses 16 # Number of float alu accesses
396system.cpu.num_func_calls 215 # number of times a function call or return occured
397system.cpu.num_conditional_control_insts 800 # number of instructions that are conditional controls
398system.cpu.num_int_insts 4977 # number of integer instructions
399system.cpu.num_fp_insts 16 # number of float instructions
400system.cpu.num_int_register_reads 8049 # number of times the integer registers were read
401system.cpu.num_int_register_writes 2992 # number of times the integer registers were written
402system.cpu.num_fp_register_reads 16 # number of times the floating registers were read
403system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
404system.cpu.num_cc_register_reads 20681 # number of times the CC registers were read
405system.cpu.num_cc_register_writes 2647 # number of times the CC registers were written
406system.cpu.num_mem_refs 2035 # number of memory refs
407system.cpu.num_load_insts 1085 # Number of load instructions
408system.cpu.num_store_insts 950 # Number of store instructions
409system.cpu.num_idle_cycles 0.001000 # Number of idle cycles
410system.cpu.num_busy_cycles 325848.999000 # Number of busy cycles
411system.cpu.not_idle_fraction 1.000000 # Percentage of non-idle cycles
412system.cpu.idle_fraction 0.000000 # Percentage of idle cycles
413system.cpu.Branches 1107 # Number of branches fetched
414system.cpu.op_class::No_OpClass 0 0.00% 0.00% # Class of executed instruction
415system.cpu.op_class::IntAlu 3789 64.98% 64.98% # Class of executed instruction
416system.cpu.op_class::IntMult 4 0.07% 65.05% # Class of executed instruction
417system.cpu.op_class::IntDiv 0 0.00% 65.05% # Class of executed instruction
418system.cpu.op_class::FloatAdd 0 0.00% 65.05% # Class of executed instruction
419system.cpu.op_class::FloatCmp 0 0.00% 65.05% # Class of executed instruction
420system.cpu.op_class::FloatCvt 0 0.00% 65.05% # Class of executed instruction
421system.cpu.op_class::FloatMult 0 0.00% 65.05% # Class of executed instruction
422system.cpu.op_class::FloatDiv 0 0.00% 65.05% # Class of executed instruction
423system.cpu.op_class::FloatSqrt 0 0.00% 65.05% # Class of executed instruction
424system.cpu.op_class::SimdAdd 0 0.00% 65.05% # Class of executed instruction
425system.cpu.op_class::SimdAddAcc 0 0.00% 65.05% # Class of executed instruction
426system.cpu.op_class::SimdAlu 0 0.00% 65.05% # Class of executed instruction
427system.cpu.op_class::SimdCmp 0 0.00% 65.05% # Class of executed instruction
428system.cpu.op_class::SimdCvt 0 0.00% 65.05% # Class of executed instruction
429system.cpu.op_class::SimdMisc 0 0.00% 65.05% # Class of executed instruction
430system.cpu.op_class::SimdMult 0 0.00% 65.05% # Class of executed instruction
431system.cpu.op_class::SimdMultAcc 0 0.00% 65.05% # Class of executed instruction
432system.cpu.op_class::SimdShift 0 0.00% 65.05% # Class of executed instruction
433system.cpu.op_class::SimdShiftAcc 0 0.00% 65.05% # Class of executed instruction
434system.cpu.op_class::SimdSqrt 0 0.00% 65.05% # Class of executed instruction
435system.cpu.op_class::SimdFloatAdd 0 0.00% 65.05% # Class of executed instruction
436system.cpu.op_class::SimdFloatAlu 0 0.00% 65.05% # Class of executed instruction
437system.cpu.op_class::SimdFloatCmp 0 0.00% 65.05% # Class of executed instruction
438system.cpu.op_class::SimdFloatCvt 0 0.00% 65.05% # Class of executed instruction
439system.cpu.op_class::SimdFloatDiv 0 0.00% 65.05% # Class of executed instruction
440system.cpu.op_class::SimdFloatMisc 3 0.05% 65.10% # Class of executed instruction
441system.cpu.op_class::SimdFloatMult 0 0.00% 65.10% # Class of executed instruction
442system.cpu.op_class::SimdFloatMultAcc 0 0.00% 65.10% # Class of executed instruction
443system.cpu.op_class::SimdFloatSqrt 0 0.00% 65.10% # Class of executed instruction
444system.cpu.op_class::MemRead 1085 18.61% 83.71% # Class of executed instruction
445system.cpu.op_class::MemWrite 950 16.29% 100.00% # Class of executed instruction
446system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
447system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
448system.cpu.op_class::total 5831 # Class of executed instruction
396system.cpu.numCycles 325849 # number of cpu cycles simulated
397system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
398system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
399system.cpu.committedInsts 4988 # Number of instructions committed
400system.cpu.committedOps 5770 # Number of ops (including micro ops) committed
401system.cpu.num_int_alu_accesses 4977 # Number of integer alu accesses
402system.cpu.num_fp_alu_accesses 16 # Number of float alu accesses
403system.cpu.num_func_calls 215 # number of times a function call or return occured
404system.cpu.num_conditional_control_insts 800 # number of instructions that are conditional controls
405system.cpu.num_int_insts 4977 # number of integer instructions
406system.cpu.num_fp_insts 16 # number of float instructions
407system.cpu.num_int_register_reads 8049 # number of times the integer registers were read
408system.cpu.num_int_register_writes 2992 # number of times the integer registers were written
409system.cpu.num_fp_register_reads 16 # number of times the floating registers were read
410system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
411system.cpu.num_cc_register_reads 20681 # number of times the CC registers were read
412system.cpu.num_cc_register_writes 2647 # number of times the CC registers were written
413system.cpu.num_mem_refs 2035 # number of memory refs
414system.cpu.num_load_insts 1085 # Number of load instructions
415system.cpu.num_store_insts 950 # Number of store instructions
416system.cpu.num_idle_cycles 0.001000 # Number of idle cycles
417system.cpu.num_busy_cycles 325848.999000 # Number of busy cycles
418system.cpu.not_idle_fraction 1.000000 # Percentage of non-idle cycles
419system.cpu.idle_fraction 0.000000 # Percentage of idle cycles
420system.cpu.Branches 1107 # Number of branches fetched
421system.cpu.op_class::No_OpClass 0 0.00% 0.00% # Class of executed instruction
422system.cpu.op_class::IntAlu 3789 64.98% 64.98% # Class of executed instruction
423system.cpu.op_class::IntMult 4 0.07% 65.05% # Class of executed instruction
424system.cpu.op_class::IntDiv 0 0.00% 65.05% # Class of executed instruction
425system.cpu.op_class::FloatAdd 0 0.00% 65.05% # Class of executed instruction
426system.cpu.op_class::FloatCmp 0 0.00% 65.05% # Class of executed instruction
427system.cpu.op_class::FloatCvt 0 0.00% 65.05% # Class of executed instruction
428system.cpu.op_class::FloatMult 0 0.00% 65.05% # Class of executed instruction
429system.cpu.op_class::FloatDiv 0 0.00% 65.05% # Class of executed instruction
430system.cpu.op_class::FloatSqrt 0 0.00% 65.05% # Class of executed instruction
431system.cpu.op_class::SimdAdd 0 0.00% 65.05% # Class of executed instruction
432system.cpu.op_class::SimdAddAcc 0 0.00% 65.05% # Class of executed instruction
433system.cpu.op_class::SimdAlu 0 0.00% 65.05% # Class of executed instruction
434system.cpu.op_class::SimdCmp 0 0.00% 65.05% # Class of executed instruction
435system.cpu.op_class::SimdCvt 0 0.00% 65.05% # Class of executed instruction
436system.cpu.op_class::SimdMisc 0 0.00% 65.05% # Class of executed instruction
437system.cpu.op_class::SimdMult 0 0.00% 65.05% # Class of executed instruction
438system.cpu.op_class::SimdMultAcc 0 0.00% 65.05% # Class of executed instruction
439system.cpu.op_class::SimdShift 0 0.00% 65.05% # Class of executed instruction
440system.cpu.op_class::SimdShiftAcc 0 0.00% 65.05% # Class of executed instruction
441system.cpu.op_class::SimdSqrt 0 0.00% 65.05% # Class of executed instruction
442system.cpu.op_class::SimdFloatAdd 0 0.00% 65.05% # Class of executed instruction
443system.cpu.op_class::SimdFloatAlu 0 0.00% 65.05% # Class of executed instruction
444system.cpu.op_class::SimdFloatCmp 0 0.00% 65.05% # Class of executed instruction
445system.cpu.op_class::SimdFloatCvt 0 0.00% 65.05% # Class of executed instruction
446system.cpu.op_class::SimdFloatDiv 0 0.00% 65.05% # Class of executed instruction
447system.cpu.op_class::SimdFloatMisc 3 0.05% 65.10% # Class of executed instruction
448system.cpu.op_class::SimdFloatMult 0 0.00% 65.10% # Class of executed instruction
449system.cpu.op_class::SimdFloatMultAcc 0 0.00% 65.10% # Class of executed instruction
450system.cpu.op_class::SimdFloatSqrt 0 0.00% 65.10% # Class of executed instruction
451system.cpu.op_class::MemRead 1085 18.61% 83.71% # Class of executed instruction
452system.cpu.op_class::MemWrite 950 16.29% 100.00% # Class of executed instruction
453system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
454system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
455system.cpu.op_class::total 5831 # Class of executed instruction
456system.membus.pwrStateResidencyTicks::UNDEFINED 325849000 # Cumulative time (in ticks) in various power states
449system.membus.trans_dist::ReadReq 6078 # Transaction distribution
450system.membus.trans_dist::ReadResp 6088 # Transaction distribution
451system.membus.trans_dist::WriteReq 925 # Transaction distribution
452system.membus.trans_dist::WriteResp 925 # Transaction distribution
453system.membus.trans_dist::LoadLockedReq 11 # Transaction distribution
454system.membus.trans_dist::StoreCondReq 11 # Transaction distribution
455system.membus.trans_dist::StoreCondResp 11 # Transaction distribution
456system.membus.pkt_count_system.cpu.icache_port::system.mem_ctrl.port 10055 # Packet count per connected master and slave (bytes)
457system.membus.pkt_count_system.cpu.dcache_port::system.mem_ctrl.port 3994 # Packet count per connected master and slave (bytes)
458system.membus.pkt_count::total 14049 # Packet count per connected master and slave (bytes)
459system.membus.pkt_size_system.cpu.icache_port::system.mem_ctrl.port 20108 # Cumulative packet size per connected master and slave (bytes)
460system.membus.pkt_size_system.cpu.dcache_port::system.mem_ctrl.port 8368 # Cumulative packet size per connected master and slave (bytes)
461system.membus.pkt_size::total 28476 # Cumulative packet size per connected master and slave (bytes)
462system.membus.snoops 0 # Total snoops (count)
463system.membus.snoop_fanout::samples 7025 # Request fanout histogram
464system.membus.snoop_fanout::mean 0.715730 # Request fanout histogram
465system.membus.snoop_fanout::stdev 0.451098 # Request fanout histogram
466system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
467system.membus.snoop_fanout::0 1997 28.43% 28.43% # Request fanout histogram
468system.membus.snoop_fanout::1 5028 71.57% 100.00% # Request fanout histogram
469system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
470system.membus.snoop_fanout::min_value 0 # Request fanout histogram
471system.membus.snoop_fanout::max_value 1 # Request fanout histogram
472system.membus.snoop_fanout::total 7025 # Request fanout histogram
473system.membus.reqLayer0.occupancy 7961000 # Layer occupancy (ticks)
474system.membus.reqLayer0.utilization 2.4 # Layer utilization (%)
475system.membus.respLayer0.occupancy 11411750 # Layer occupancy (ticks)
476system.membus.respLayer0.utilization 3.5 # Layer utilization (%)
477system.membus.respLayer1.occupancy 3326000 # Layer occupancy (ticks)
478system.membus.respLayer1.utilization 1.0 # Layer utilization (%)
479
480---------- End Simulation Statistics ----------
457system.membus.trans_dist::ReadReq 6078 # Transaction distribution
458system.membus.trans_dist::ReadResp 6088 # Transaction distribution
459system.membus.trans_dist::WriteReq 925 # Transaction distribution
460system.membus.trans_dist::WriteResp 925 # Transaction distribution
461system.membus.trans_dist::LoadLockedReq 11 # Transaction distribution
462system.membus.trans_dist::StoreCondReq 11 # Transaction distribution
463system.membus.trans_dist::StoreCondResp 11 # Transaction distribution
464system.membus.pkt_count_system.cpu.icache_port::system.mem_ctrl.port 10055 # Packet count per connected master and slave (bytes)
465system.membus.pkt_count_system.cpu.dcache_port::system.mem_ctrl.port 3994 # Packet count per connected master and slave (bytes)
466system.membus.pkt_count::total 14049 # Packet count per connected master and slave (bytes)
467system.membus.pkt_size_system.cpu.icache_port::system.mem_ctrl.port 20108 # Cumulative packet size per connected master and slave (bytes)
468system.membus.pkt_size_system.cpu.dcache_port::system.mem_ctrl.port 8368 # Cumulative packet size per connected master and slave (bytes)
469system.membus.pkt_size::total 28476 # Cumulative packet size per connected master and slave (bytes)
470system.membus.snoops 0 # Total snoops (count)
471system.membus.snoop_fanout::samples 7025 # Request fanout histogram
472system.membus.snoop_fanout::mean 0.715730 # Request fanout histogram
473system.membus.snoop_fanout::stdev 0.451098 # Request fanout histogram
474system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
475system.membus.snoop_fanout::0 1997 28.43% 28.43% # Request fanout histogram
476system.membus.snoop_fanout::1 5028 71.57% 100.00% # Request fanout histogram
477system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
478system.membus.snoop_fanout::min_value 0 # Request fanout histogram
479system.membus.snoop_fanout::max_value 1 # Request fanout histogram
480system.membus.snoop_fanout::total 7025 # Request fanout histogram
481system.membus.reqLayer0.occupancy 7961000 # Layer occupancy (ticks)
482system.membus.reqLayer0.utilization 2.4 # Layer utilization (%)
483system.membus.respLayer0.occupancy 11411750 # Layer occupancy (ticks)
484system.membus.respLayer0.utilization 3.5 # Layer utilization (%)
485system.membus.respLayer1.occupancy 3326000 # Layer occupancy (ticks)
486system.membus.respLayer1.utilization 1.0 # Layer utilization (%)
487
488---------- End Simulation Statistics ----------